# Arm<sup>®</sup> A32/T32 Instruction Set Architecture Armv8, for Armv8-A architecture profile

Beta



## Arm A32/T32 Instruction Set Architecture Armv8, for Armv8-A architecture profile

Copyright © 2010-2019 Arm Limited (or its affiliates). All rights reserved.

#### Release Information

For information on the change history and known issues for this release, see the Release Notes in the A32/T32 ISA XML for Armv8.5 (00bet10).

#### **Proprietary Notice**

This document is protected by copyright and other related rights and the practice or implementation of the information contained in this document may be protected by one or more patents or pending patent applications. No part of this document may be reproduced in any form by any means without the express prior written permission of Arm. No license, express or implied, by estoppel or otherwise to any intellectual property rights is granted by this document unless specifically stated.

Your access to the information in this document is conditional upon your acceptance that you will not use or permit others to use the information for the purposes of determining whether implementations infringe any third party patents.

THIS DOCUMENT IS PROVIDED "AS IS". ARM PROVIDES NO REPRESENTATIONS AND NO WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING, WITHOUT LIMITATION, THE IMPLIED WARRANTIES OF MERCHANTABILITY, SATISFACTORY QUALITY, NON-INFRINGEMENT OR FITNESS FOR A PARTICULAR PURPOSE WITH RESPECT TO THE DOCUMENT. For the avoidance of doubt, Arm makes no representation with respect to, and has undertaken no analysis to identify or understand the scope and content of, patents, copyrights, trade secrets, or other rights.

This document may include technical inaccuracies or typographical errors.

TO THE EXTENT NOT PROHIBITED BY LAW, IN NO EVENT WILL ARM BE LIABLE FOR ANY DAMAGES, INCLUDING WITHOUT LIMITATION ANY DIRECT, INDIRECT, SPECIAL, INCIDENTAL, PUNITIVE, OR CONSEQUENTIAL DAMAGES, HOWEVER CAUSED AND REGARDLESS OF THE THEORY OF LIABILITY, ARISING OUT OF ANY USE OF THIS DOCUMENT, EVEN IF ARM HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

This document consists solely of commercial items. You shall be responsible for ensuring that any use, duplication or disclosure of this document complies fully with any relevant export laws and regulations to assure that this document or any portion thereof is not exported, directly or indirectly, in violation of such export laws. Use of the word "partner" in reference to Arm's customers is not intended to create or refer to any partnership relationship with any other company. Arm may make changes to this document at any time and without notice.

If any of the provisions contained in these terms conflict with any of the provisions of any click through or signed written agreement covering this document with Arm, then the click through or signed written agreement prevails over and supersedes the conflicting provisions of these terms. This document may be translated into other languages for convenience, and you agree that if there is any conflict between the English version of this document and any translation, the terms of the English version of the Agreement shall prevail.

The Arm corporate logo and words marked with or are registered trademarks or trademarks of Arm Limited (or its subsidiaries) in the US and/or elsewhere. All rights reserved. Other brands and names mentioned in this document may be the trademarks of their respective owners. You must follow the Arm's trademark usage guidelines <a href="http://www.arm.com/company/policies/trademarks">http://www.arm.com/company/policies/trademarks</a>.

Copyright © 2010-2019 Arm Limited (or its affiliates). All rights reserved.

Arm Limited. Company 02557590 registered in England. 110 Fulbourn Road, Cambridge, England CB1 9NJ.

LES-PRE-20349

#### **Confidentiality Status**

This document is Non-Confidential. The right to use, copy and disclose this document may be subject to license restrictions in accordance with the terms of the agreement entered into by Arm and the party that Arm delivered this document to.

## **Product Status**

The information in this document is for a Beta product, that is a product under development.

#### Web Address

http://www.arm.com

## **AArch32 -- Base Instructions (alphabetic order)**

ADC, ADCS (immediate): Add with Carry (immediate). ADC, ADCS (register): Add with Carry (register). ADC, ADCS (register-shifted register): Add with Carry (register-shifted register). ADD (immediate, to PC): Add to PC: an alias of ADR. ADD, ADDS (immediate): Add (immediate). ADD, ADDS (register): Add (register). ADD, ADDS (register-shifted register): Add (register-shifted register). ADD, ADDS (SP plus immediate): Add to SP (immediate). ADD, ADDS (SP plus register): Add to SP (register). ADR: Form PC-relative address. AND, ANDS (immediate): Bitwise AND (immediate). AND, ANDS (register): Bitwise AND (register). AND, ANDS (register-shifted register): Bitwise AND (register-shifted register). ASR (immediate): Arithmetic Shift Right (immediate): an alias of MOV, MOVS (register). ASR (register): Arithmetic Shift Right (register): an alias of MOV, MOVS (register-shifted register). ASRS (immediate): Arithmetic Shift Right, setting flags (immediate): an alias of MOV, MOVS (register). ASRS (register): Arithmetic Shift Right, setting flags (register): an alias of MOV, MOVS (register-shifted register). B: Branch. **BFC**: Bit Field Clear. **BFI**: Bit Field Insert. BIC, BICS (immediate): Bitwise Bit Clear (immediate). BIC, BICS (register): Bitwise Bit Clear (register). BIC, BICS (register-shifted register): Bitwise Bit Clear (register-shifted register). **BKPT**: Breakpoint. BL, BLX (immediate): Branch with Link and optional Exchange (immediate). BLX (register): Branch with Link and Exchange (register). BX: Branch and Exchange. BXJ: Branch and Exchange, previously Branch and Exchange Jazelle. CBNZ, CBZ: Compare and Branch on Nonzero or Zero. **CLREX**: Clear-Exclusive. **CLZ**: Count Leading Zeros. **CMN** (immediate): Compare Negative (immediate). **CMN** (register): Compare Negative (register).

**CMN** (register-shifted register): Compare Negative (register-shifted register).

```
CMP (immediate): Compare (immediate).
CMP (register): Compare (register).
CMP (register-shifted register): Compare (register-shifted register).
CPS, CPSID, CPSIE: Change PE State.
CRC32: CRC32.
CRC32C: CRC32C.
CSDB: Consumption of Speculative Data Barrier.
DBG: Debug hint.
DCPS1: Debug Change PE State to EL1.
DCPS2: Debug Change PE State to EL2.
DCPS3: Debug Change PE State to EL3.
DMB: Data Memory Barrier.
DSB: Data Synchronization Barrier.
EOR, EORS (immediate): Bitwise Exclusive OR (immediate).
EOR, EORS (register): Bitwise Exclusive OR (register).
EOR, EORS (register-shifted register): Bitwise Exclusive OR (register-shifted register).
ERET: Exception Return.
ESB: Error Synchronization Barrier.
HLT: Halting Breakpoint.
HVC: Hypervisor Call.
ISB: Instruction Synchronization Barrier.
IT: If-Then.
LDA: Load-Acquire Word.
LDAB: Load-Acquire Byte.
LDAEX: Load-Acquire Exclusive Word.
LDAEXB: Load-Acquire Exclusive Byte.
LDAEXD: Load-Acquire Exclusive Doubleword.
LDAEXH: Load-Acquire Exclusive Halfword.
LDAH: Load-Acquire Halfword.
LDC (immediate): Load data to System register (immediate).
LDC (literal): Load data to System register (literal).
LDM (exception return): Load Multiple (exception return).
LDM (User registers): Load Multiple (User registers).
LDM, LDMIA, LDMFD: Load Multiple (Increment After, Full Descending).
LDMDA, LDMFA: Load Multiple Decrement After (Full Ascending).
```

LDMDB, LDMEA: Load Multiple Decrement Before (Empty Ascending).

```
LDMIB, LDMED: Load Multiple Increment Before (Empty Descending).
LDR (immediate): Load Register (immediate).
LDR (literal): Load Register (literal).
LDR (register): Load Register (register).
LDRB (immediate): Load Register Byte (immediate).
LDRB (literal): Load Register Byte (literal).
LDRB (register): Load Register Byte (register).
LDRBT: Load Register Byte Unprivileged.
LDRD (immediate): Load Register Dual (immediate).
LDRD (literal): Load Register Dual (literal).
LDRD (register): Load Register Dual (register).
LDREX: Load Register Exclusive.
LDREXB: Load Register Exclusive Byte.
LDREXD: Load Register Exclusive Doubleword.
LDREXH: Load Register Exclusive Halfword.
LDRH (immediate): Load Register Halfword (immediate).
LDRH (literal): Load Register Halfword (literal).
LDRH (register): Load Register Halfword (register).
LDRHT: Load Register Halfword Unprivileged.
LDRSB (immediate): Load Register Signed Byte (immediate).
LDRSB (literal): Load Register Signed Byte (literal).
LDRSB (register): Load Register Signed Byte (register).
LDRSBT: Load Register Signed Byte Unprivileged.
LDRSH (immediate): Load Register Signed Halfword (immediate).
LDRSH (literal): Load Register Signed Halfword (literal).
LDRSH (register): Load Register Signed Halfword (register).
LDRSHT: Load Register Signed Halfword Unprivileged.
LDRT: Load Register Unprivileged.
LSL (immediate): Logical Shift Left (immediate): an alias of MOV, MOVS (register).
LSL (register): Logical Shift Left (register): an alias of MOV, MOVS (register-shifted register).
LSLS (immediate): Logical Shift Left, setting flags (immediate): an alias of MOV, MOVS (register).
LSLS (register): Logical Shift Left, setting flags (register): an alias of MOV, MOVS (register-shifted register).
LSR (immediate): Logical Shift Right (immediate): an alias of MOV, MOVS (register).
LSR (register): Logical Shift Right (register): an alias of MOV, MOVS (register-shifted register).
LSRS (immediate): Logical Shift Right, setting flags (immediate): an alias of MOV, MOVS (register).
```

LSRS (register): Logical Shift Right, setting flags (register): an alias of MOV, MOVS (register-shifted register).

AArch32 -- Base Instructions (alphabetic order) MCR: Move to System register from general-purpose register or execute a System instruction. MCRR: Move to System register from two general-purpose registers. MLA, MLAS: Multiply Accumulate. MLS: Multiply and Subtract. MOV, MOVS (immediate): Move (immediate). MOV, MOVS (register): Move (register). MOV, MOVS (register-shifted register): Move (register-shifted register). MOVT: Move Top. MRC: Move to general-purpose register from System register. MRRC: Move to two general-purpose registers from System register. MRS: Move Special register to general-purpose register. MRS (Banked register): Move Banked or Special register to general-purpose register. MSR (Banked register): Move general-purpose register to Banked or Special register. MSR (immediate): Move immediate value to Special register. MSR (register): Move general-purpose register to Special register. MUL, MULS: Multiply. MVN, MVNS (immediate): Bitwise NOT (immediate). MVN, MVNS (register): Bitwise NOT (register). MVN, MVNS (register-shifted register): Bitwise NOT (register-shifted register). NOP: No Operation. ORN, ORNS (immediate): Bitwise OR NOT (immediate). ORN, ORNS (register): Bitwise OR NOT (register). ORR, ORRS (immediate): Bitwise OR (immediate). ORR, ORRS (register): Bitwise OR (register). ORR, ORRS (register-shifted register): Bitwise OR (register-shifted register). PKHBT, PKHTB: Pack Halfword. PLD (literal): Preload Data (literal). PLD, PLDW (immediate): Preload Data (immediate). PLD, PLDW (register): Preload Data (register). PLI (immediate, literal): Preload Instruction (immediate, literal). PLI (register): Preload Instruction (register).

POP: Pop Multiple Registers from Stack.

POP (multiple registers): Pop Multiple Registers from Stack: an alias of LDM, LDMIA, LDMFD.

POP (single register): Pop Single Register from Stack: an alias of LDR (immediate).

PSSBB: Physical Speculative Store Bypass Barrier.

PUSH: Push Multiple Registers to Stack.

```
PUSH (multiple registers): Push multiple registers to Stack: an alias of STMDB, STMFD.
PUSH (single register): Push Single Register to Stack: an alias of STR (immediate).
QADD: Saturating Add.
QADD16: Saturating Add 16.
QADD8: Saturating Add 8.
QASX: Saturating Add and Subtract with Exchange.
QDADD: Saturating Double and Add.
QDSUB: Saturating Double and Subtract.
QSAX: Saturating Subtract and Add with Exchange.
QSUB: Saturating Subtract.
QSUB16: Saturating Subtract 16.
QSUB8: Saturating Subtract 8.
RBIT: Reverse Bits.
REV: Byte-Reverse Word.
REV16: Byte-Reverse Packed Halfword.
REVSH: Byte-Reverse Signed Halfword.
RFE, RFEDA, RFEDB, RFEIA, RFEIB: Return From Exception.
ROR (immediate): Rotate Right (immediate): an alias of MOV, MOVS (register).
ROR (register): Rotate Right (register): an alias of MOV, MOVS (register-shifted register).
RORS (immediate): Rotate Right, setting flags (immediate): an alias of MOV, MOVS (register).
RORS (register): Rotate Right, setting flags (register): an alias of MOV, MOVS (register-shifted register).
RRX: Rotate Right with Extend: an alias of MOV, MOVS (register).
RRXS: Rotate Right with Extend, setting flags: an alias of MOV, MOVS (register).
RSB, RSBS (immediate): Reverse Subtract (immediate).
RSB, RSBS (register): Reverse Subtract (register).
RSB, RSBS (register-shifted register): Reverse Subtract (register-shifted register).
RSC, RSCS (immediate): Reverse Subtract with Carry (immediate).
RSC, RSCS (register): Reverse Subtract with Carry (register).
RSC, RSCS (register-shifted register): Reverse Subtract (register-shifted register).
SADD16: Signed Add 16.
SADD8: Signed Add 8.
SASX: Signed Add and Subtract with Exchange.
SB: Speculation Barrier.
SBC, SBCS (immediate): Subtract with Carry (immediate).
SBC, SBCS (register): Subtract with Carry (register).
```

SBC, SBCS (register-shifted register): Subtract with Carry (register-shifted register).

```
SBFX: Signed Bit Field Extract.
SDIV: Signed Divide.
SEL: Select Bytes.
SETEND: Set Endianness.
SETPAN: Set Privileged Access Never.
SEV: Send Event.
SEVL: Send Event Local.
SHADD16: Signed Halving Add 16.
SHADD8: Signed Halving Add 8.
SHASX: Signed Halving Add and Subtract with Exchange.
SHSAX: Signed Halving Subtract and Add with Exchange.
SHSUB16: Signed Halving Subtract 16.
SHSUB8: Signed Halving Subtract 8.
SMC: Secure Monitor Call.
SMLABB, SMLABT, SMLATB, SMLATT: Signed Multiply Accumulate (halfwords).
SMLAD, SMLADX: Signed Multiply Accumulate Dual.
SMLAL, SMLALS: Signed Multiply Accumulate Long.
SMLALBB, SMLALBT, SMLALTB, SMLALTT: Signed Multiply Accumulate Long (halfwords).
SMLALD, SMLALDX: Signed Multiply Accumulate Long Dual.
SMLAWB, SMLAWT: Signed Multiply Accumulate (word by halfword).
SMLSD, SMLSDX: Signed Multiply Subtract Dual.
SMLSLD, SMLSLDX: Signed Multiply Subtract Long Dual.
SMMLA, SMMLAR: Signed Most Significant Word Multiply Accumulate.
SMMLS, SMMLSR: Signed Most Significant Word Multiply Subtract.
SMMUL, SMMULR: Signed Most Significant Word Multiply.
SMUAD, SMUADX: Signed Dual Multiply Add.
SMULBB, SMULBT, SMULTB, SMULTT: Signed Multiply (halfwords).
SMULL, SMULLS: Signed Multiply Long.
SMULWB, SMULWT: Signed Multiply (word by halfword).
SMUSD, SMUSDX: Signed Multiply Subtract Dual.
SRS, SRSDA, SRSDB, SRSIA, SRSIB: Store Return State.
SSAT: Signed Saturate.
SSAT16: Signed Saturate 16.
SSAX: Signed Subtract and Add with Exchange.
SSBB: Speculative Store Bypass Barrier.
```

SSUB16: Signed Subtract 16.

SSUB8: Signed Subtract 8. STC: Store data to System register. STL: Store-Release Word. **STLB**: Store-Release Byte. STLEX: Store-Release Exclusive Word. **STLEXB**: Store-Release Exclusive Byte. STLEXD: Store-Release Exclusive Doubleword. **STLEXH**: Store-Release Exclusive Halfword. STLH: Store-Release Halfword. STM (User registers): Store Multiple (User registers). STM, STMIA, STMEA: Store Multiple (Increment After, Empty Ascending). STMDA, STMED: Store Multiple Decrement After (Empty Descending). STMDB, STMFD: Store Multiple Decrement Before (Full Descending). STMIB, STMFA: Store Multiple Increment Before (Full Ascending). STR (immediate): Store Register (immediate). STR (register): Store Register (register). STRB (immediate): Store Register Byte (immediate). STRB (register): Store Register Byte (register). **STRBT**: Store Register Byte Unprivileged. STRD (immediate): Store Register Dual (immediate). STRD (register): Store Register Dual (register). **STREX**: Store Register Exclusive. **STREXB**: Store Register Exclusive Byte. **STREXD**: Store Register Exclusive Doubleword. **STREXH**: Store Register Exclusive Halfword. STRH (immediate): Store Register Halfword (immediate). STRH (register): Store Register Halfword (register). **STRHT**: Store Register Halfword Unprivileged. STRT: Store Register Unprivileged. SUB (immediate, from PC): Subtract from PC: an alias of ADR. SUB, SUBS (immediate): Subtract (immediate). SUB, SUBS (register): Subtract (register). SUB, SUBS (register-shifted register): Subtract (register-shifted register). SUB, SUBS (SP minus immediate): Subtract from SP (immediate). SUB, SUBS (SP minus register): Subtract from SP (register).

**SVC**: Supervisor Call.

```
SXTAB: Signed Extend and Add Byte.
SXTAB16: Signed Extend and Add Byte 16.
SXTAH: Signed Extend and Add Halfword.
SXTB: Signed Extend Byte.
SXTB16: Signed Extend Byte 16.
SXTH: Signed Extend Halfword.
TBB, TBH: Table Branch Byte or Halfword.
TEQ (immediate): Test Equivalence (immediate).
TEQ (register): Test Equivalence (register).
<u>TEQ (register-shifted register)</u>: Test Equivalence (register-shifted register).
TSB CSYNC: Trace Synchronization Barrier.
TST (immediate): Test (immediate).
<u>TST (register)</u>: Test (register).
TST (register-shifted register): Test (register-shifted register).
UADD16: Unsigned Add 16.
<u>UADD8</u>: Unsigned Add 8.
UASX: Unsigned Add and Subtract with Exchange.
UBFX: Unsigned Bit Field Extract.
UDF: Permanently Undefined.
<u>UDIV</u>: Unsigned Divide.
UHADD16: Unsigned Halving Add 16.
UHADD8: Unsigned Halving Add 8.
<u>UHASX</u>: Unsigned Halving Add and Subtract with Exchange.
UHSAX: Unsigned Halving Subtract and Add with Exchange.
UHSUB16: Unsigned Halving Subtract 16.
UHSUB8: Unsigned Halving Subtract 8.
<u>UMAAL</u>: Unsigned Multiply Accumulate Accumulate Long.
<u>UMLAL</u>, <u>UMLALS</u>: Unsigned Multiply Accumulate Long.
<u>UMULL</u>, <u>UMULLS</u>: Unsigned Multiply Long.
UQADD16: Unsigned Saturating Add 16.
<u>UQADD8</u>: Unsigned Saturating Add 8.
UQASX: Unsigned Saturating Add and Subtract with Exchange.
UQSAX: Unsigned Saturating Subtract and Add with Exchange.
UQSUB16: Unsigned Saturating Subtract 16.
UQSUB8: Unsigned Saturating Subtract 8.
```

<u>USAD8</u>: Unsigned Sum of Absolute Differences.

<u>USADA8</u>: Unsigned Sum of Absolute Differences and Accumulate.

**USAT**: Unsigned Saturate.

**USAT16**: Unsigned Saturate 16.

**USAX**: Unsigned Subtract and Add with Exchange.

**USUB16**: Unsigned Subtract 16.

**USUB8**: Unsigned Subtract 8.

**UXTAB**: Unsigned Extend and Add Byte.

**UXTAB16**: Unsigned Extend and Add Byte 16.

**UXTAH**: Unsigned Extend and Add Halfword.

**UXTB**: Unsigned Extend Byte.

**UXTB16**: Unsigned Extend Byte 16.

<u>UXTH</u>: Unsigned Extend Halfword.

WFE: Wait For Event.

WFI: Wait For Interrupt.

YIELD: Yield hint.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

## ADC, ADCS (immediate)

Add with Carry (immediate) adds an immediate value and the Carry flag value to a register value, and writes the result to the destination register. If the destination register is not the PC, the ADCS variant of the instruction updates the condition flags based on the result.

The field descriptions for <Rd> identify the encodings where the PC is permitted as the destination register. Arm deprecates any use of these encodings. However, when the destination register is the PC:

- The ADC variant of the instruction is an interworking branch, see Pseudocode description of operations on the AArch32 general-purpose registers and the PC.
- The ADCS variant of the instruction performs an exception return without the use of the stack. In this case:
  - The PE branches to the address written to the PC, and restores *PSTATE* from SPSR\_<urrent\_mode>.
  - The PE checks SPSR <current mode> for an illegal return event. See *Illegal return events from AArch32 state*.
  - The instruction is UNDEFINED in Hyp mode.
  - The instruction is CONSTRAINED UNPREDICTABLE in User mode and System mode.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| _ | 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0_ |
|---|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|-----|-----|---|---|---|---|----|
|   |    | != 1 | 111 |    | 0  | 0  | 1  | 0  | 1  | 0  | 1  | S  |    | R  | ln |    |    | R  | d  |    |    |    |   |   |   | imn | n12 |   |   |   |   |    |
|   |    | СО   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |     |     |   |   |   |   |    |

#### ADC (S == 0)

```
ADC\{<c>\}\{<q>\} \{<Rd>,\} <Rn>, \#<const>
```

## **ADCS (S == 1)**

```
ADCS{<c>}{<q>} {<Rd>,} <Rn>, #<const>

d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); setflags = (S == '1'); imm32 = <u>A32ExpandImm</u>(imm12);
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13  | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0_ |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|-----|----|----|----|---|---|---|---|---|----|----|---|---|----|
| 1  | 1  | 1  | 1  | 0  | i  | 0 | 1 | 0 | 1 | 0 | S |   | R | n |   | 0  | i  | mm: | 3  |    | R  | d |   |   |   |   | im | m8 |   |   |    |

#### ADC (S == 0)

```
ADC\{\langle c \rangle\}\{\langle q \rangle\} \{\langle Rd \rangle, \} \langle Rn \rangle, \#\langle const \rangle
```

#### ADCS (S == 1)

```
ADCS{<c>}{<q>} {<Rd>,} <Rn>, #<const>

d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); setflags = (S == '1'); imm32 = <u>T32ExpandImm</u>(i:imm3:imm8);
if d == 15 || n == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior, see Architectural Constraints on UNPREDICTABLE behaviors.

#### **Assembler Symbols**

- <c> See Standard assembler syntax fields
- <q> See Standard assembler syntax fields.
- <Rd> For encoding A1: is the general-purpose destination register, encoded in the "Rd" field. If omitted, this register is the same as <Rn>. Arm deprecates using the PC as the destination register, but if the PC is used:
  - For the ADC variant, the instruction is a branch to the address calculated by the operation. This is an interworking branch, see *Pseudocode description of operations on the AArch32 general-purpose registers and the PC*.
  - For the ADCS variant, the instruction performs an exception return, that restores *PSTATE* from SPSR\_<current\_mode>.

For encoding T1: is the general-purpose destination register, encoded in the "Rd" field. If omitted, this register is the same as <Rn>.

Ten

For encoding A1: is the general-purpose source register, encoded in the "Rn" field. The PC can be used, but this is deprecated.

For encoding T1: is the general-purpose source register, encoded in the "Rn" field.

<const> For encoding A1: an immediate value. See *Modified immediate constants in A32 instructions* for the range of values.

For encoding T1: an immediate value. See *Modified immediate constants in T32 instructions* for the range of values.

### Operation

<Rn>

## **Operational information**

If CPSR.DIT is 1 and this instruction does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

## ADC, ADCS (register)

Add with Carry (register) adds a register value, the Carry flag value, and an optionally-shifted register value, and writes the result to the destination register.

If the destination register is not the PC, the ADCS variant of the instruction updates the condition flags based on the result.

The field descriptions for <Rd> identify the encodings where the PC is permitted as the destination register. Arm deprecates any use of these encodings. However, when the destination register is the PC:

- The ADC variant of the instruction is an interworking branch, see Pseudocode description of operations on the AArch32 general-purpose registers and the PC.
- The ADCS variant of the instruction performs an exception return without the use of the stack. In this case:
  - The PE branches to the address written to the PC, and restores *PSTATE* from SPSR <current mode>.
  - The PE checks SPSR <current mode> for an illegal return event. See *Illegal return events from AArch32 state*.
  - The instruction is UNDEFINED in Hyp mode.
  - The instruction is CONSTRAINED UNPREDICTABLE in User mode and System mode.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$  and  $\underline{T2}$ ).

#### **A1**

|   | 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6   | 5  | 4 | 3 | 2 | 1 | 0 |
|---|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|-----|----|---|---|---|---|---|
|   |    | != 1 | 1111 |    | 0  | 0  | 0  | 0  | 1  | 0  | 1  | S  |    | R  | n  |    |    | R  | ld |    |    | ir | nm | 5 |   | sty | ре | 0 |   | R | m |   |
| • |    | СО   | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |     |    |   |   |   |   |   |

ADC, rotate right with extend (S == 0 && imm5 == 00000 && stype == 11)

```
ADC\{<c>\}\{<q>\} \{<Rd>,\} <Rn>, <Rm>, RRX
```

ADC, shift or rotate by value (S == 0 && !(imm5 == 00000 && stype == 11))

```
ADC\{\langle c \rangle \} \{\langle q \rangle\} \{\langle Rd \rangle, \} \langle Rn \rangle, \langle Rm \rangle \{, \langle shift \rangle \#\langle amount \rangle\}
```

ADCS, rotate right with extend (S == 1 && imm5 == 00000 && stype == 11)

```
\texttt{ADCS}\{\ensuremath{<} c\ensuremath{>}\} \ensuremath{<} \ensuremath{<} Rd\ensuremath{>}, \ensuremath{>} \ensuremath{<} \ensuremath{Rm}\ensuremath{>}, \ensuremath{~} \ensuremath{\mathsf{RRX}}
```

ADCS, shift or rotate by value (S == 1 && !(imm5 == 00000 && stype == 11))

```
ADCS{<c>}{<q>} {<Rd>,} <Rn>, <Rm> {, <shift> #<amount>}

d = <u>UInt(Rd);  n = <u>UInt(Rn);  m = UInt(Rm);  setflags = (S == '1'); (shift t, shift n) = DecodeImmShift(stype, imm5);</u></u>
```

#### **T1**

| _15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3 | 2 | 1   | 0 |
|-----|----|----|----|----|----|---|---|---|---|---|----|---|---|-----|---|
| 0   | 1  | 0  | 0  | 0  | 0  | 0 | 1 | 0 | 1 |   | Rm |   |   | Rdn |   |

**T1** 

```
ADC<c>{<q>} {<Rdn>,} <Rdn>, <Rm> // (Inside IT block)

ADCS{<q>} {<Rdn>,} <Rdn>, <Rm> // (Outside IT block)

d = UInt(Rdn); n = UInt(Rdn); m = UInt(Rm); setflags = !InITBlock();
(shift_t, shift_n) = (SRType_LSL, 0);
```

**T2** 

|   | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15  | 14  | 13  | 12 | 11 | 10 | 9 | 8 | 7   | 6  | 5   | 4   | 3 | 2  | 1 | 0 |  |
|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|-----|-----|-----|----|----|----|---|---|-----|----|-----|-----|---|----|---|---|--|
| Г | 1  | 1  | 1  | 0  | 1  | 0  | 1 | 1 | 0 | 1 | 0 | S |   | F | ₹n |   | (0) | l i | mm: | 3  |    | R  | d |   | imi | m2 | stv | /pe |   | Rı | m |   |  |

```
ADC, rotate right with extend (S == 0 && imm3 == 000 && imm2 == 00 && stype == 11)
```

```
ADC\{<c>\}\{<q>\} \{<Rd>,\} <Rn>, <Rm>, RRX
```

ADC, shift or rotate by value (S == 0 && !(imm3 == 000 && imm2 == 00 && stype == 11))

ADCS, rotate right with extend (S == 1 && imm3 == 000 && imm2 == 00 && stype == 11)

```
ADCS\{\langle c \rangle\}\{\langle q \rangle\} \{\langle Rd \rangle, \} \langle Rn \rangle, \langle Rm \rangle, RRX
```

ADCS, shift or rotate by value (S == 1 && !(imm3 == 000 && imm2 == 00 && stype == 11))

```
ADCS.W {<Rd>,} <Rn>, <Rm> // (Outside IT block, and <Rd>, <Rn>, <Rm> can be represented in T1)

ADCS{<c>}{<q>} {<Rd>,} <Rn>, <Rm> {, <shift> #<amount>}

d = UInt(Rd); n = UInt(Rn); m = UInt(Rm); setflags = (S == '1'); (shift_t, shift_n) = DecodeImmShift(stype, imm3:imm2); if d == 15 || n == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior, see Architectural Constraints on UNPREDICTABLE behaviors.

## **Assembler Symbols**

< Rd >

<Rn>

<Rm>

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<Rdn> Is the first general-purpose source register and the destination register, encoded in the "Rdn" field.

For encoding A1: is the general-purpose destination register, encoded in the "Rd" field. If omitted, this register is the same as <Rn>. Arm deprecates using the PC as the destination register, but if the PC is used:

- For the ADC variant, the instruction is a branch to the address calculated by the operation. This is an interworking branch, see *Pseudocode description of operations on the AArch32 general-purpose registers and the PC*.
- For the ADCS variant, the instruction performs an exception return, that restores *PSTATE* from SPSR\_<current\_mode>.

For encoding T2: is the general-purpose destination register, encoded in the "Rd" field. If omitted, this register is the same as

For encoding A1: is the first general-purpose source register, encoded in the "Rn" field. The PC can be used, but this is deprecated.

For encoding T2: is the first general-purpose source register, encoded in the "Rn" field.

For encoding A1: is the second general-purpose source register, encoded in the "Rm" field. The PC can be used, but this is deprecated.

For encoding T1 and T2: is the second general-purpose source register, encoded in the "Rm" field.

<shift> Is the type of shift to be applied to the second source register, encoded in "stype":

| stype | <shift></shift> |
|-------|-----------------|
| 0.0   | LSL             |
| 01    | LSR             |
| 10    | ASR             |
| 11    | ROR             |
|       |                 |

<amount>

For encoding A1: is the shift amount, in the range 1 to 31 (when <shift> = LSL or ROR) or 1 to 32 (when <shift> = LSR or ASR) encoded in the "imm5" field as <amount> modulo 32.

For encoding T2: is the shift amount, in the range 1 to 31 (when <shift> = LSL or ROR) or 1 to 32 (when <shift> = LSR or ASR), encoded in the "imm3:imm2" field as <amount> modulo 32.

#### In T32 assembly:

• Outside an IT block, if ADCS <Rd>, <Rn>, <Rd> has <Rd> and <Rn> both in the range R0-R7, it is assembled using encoding T1 as though ADCS <Rd>, <Rn> had been written.

• Inside an IT block, if ADC<c> <Rd>, <Rn>, <Rd> has <Rd> and <Rn> both in the range R0-R7, it is assembled using encoding T1 as though ADC<c> <Rd>, <Rn> had been written.

To prevent either of these happening, use the .W qualifier.

## Operation

## **Operational information**

If CPSR.DIT is 1 and this instruction does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

## ADC, ADCS (register-shifted register)

Add with Carry (register-shifted register) adds a register value, the Carry flag value, and a register-shifted register value. It writes the result to the destination register, and can optionally update the condition flags based on the result.

#### **A1**

| 31 30 | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2  | 1 | 0 |
|-------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|-----|-----|---|---|----|---|---|
| != 1  | 111 |    | 0  | 0  | 0  | 0  | 1  | 0  | 1  | S  |    | R  | 'n |    |    | R  | ld |    |    | R  | S |   | 0 | sty | /ре | 1 |   | Rı | n |   |
| COI   | hd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |     |     |   |   |    |   |   |

## Flag setting (S == 1)

```
ADCS\{<c>\}\{<q>\} \ \{<Rd>, \} \ <Rm>, \ <Rm>, \ <shift> <Rs>
```

#### Not flag setting (S == 0)

For more information about the CONSTRAINED UNPREDICTABLE behavior, see Architectural Constraints on UNPREDICTABLE behaviors.

## **Assembler Symbols**

| <c></c> | See Standard assembler syntax fields. |
|---------|---------------------------------------|
|---------|---------------------------------------|

<q> See Standard assembler syntax fields.

<Rd> Is the general-purpose destination register, encoded in the "Rd" field.

<Rn> Is the first general-purpose source register, encoded in the "Rn" field.

<Rm> Is the second general-purpose source register, encoded in the "Rm" field.

<shift> Is the type of shift to be applied to the second source register, encoded in "stype":

| stype | <shift></shift> |
|-------|-----------------|
| 0.0   | LSL             |
| 01    | LSR             |
| 10    | ASR             |
| 11    | ROR             |

Is the third general-purpose source register holding a shift amount in its bottom 8 bits, encoded in the "Rs" field.

## Operation

 $< R_S >$ 

```
if ConditionPassed() then
    EncodingSpecificOperations();
    shift_n = UInt(R[s]<7:0>);
    shifted = Shift(R[m], shift_t, shift_n, PSTATE.C);
    (result, nzcv) = AddWithCarry(R[n], shifted, PSTATE.C);
    R[d] = result;
    if setflags then
        PSTATE.
    PSTATE.
```

## **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
    The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

## ADD, ADDS (immediate)

Add (immediate) adds an immediate value to a register value, and writes the result to the destination register.

If the destination register is not the PC, the ADDS variant of the instruction updates the condition flags based on the result.

The field descriptions for <Rd> identify the encodings where the PC is permitted as the destination register. If the destination register is the PC:

- The ADD variant of the instruction is an interworking branch, see *Pseudocode description of operations on the AArch32 general-purpose registers and the PC*.
- The ADDS variant of the instruction performs an exception return without the use of the stack. Arm deprecates use of this instruction. However, in this case:
  - The PE branches to the address written to the PC, and restores *PSTATE* from SPSR\_<urrent\_mode>.
  - The PE checks SPSR <current mode> for an illegal return event. See *Illegal return events from AArch32 state*.
  - The instruction is UNDEFINED in Hyp mode.
  - The instruction is CONSTRAINED UNPREDICTABLE in User mode and System mode.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1, T2, T3 and T4).

#### **A1**

| 31 30 29 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|-------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|-----|-----|---|---|---|---|---|
| != 1111     | 0  | 0  | 1  | 0  | 1  | 0  | 0  | S  |    | R  | 'n |    |    | R  | ld |    |    |    |   |   |   | imn | n12 |   |   |   |   |   |
| cond        |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |     |     |   |   |   |   |   |

#### ADD (S == 0 && Rn != 11x1)

```
ADD\{<c>\}\{<q>\} \{<Rd>,\} <Rn>,  #<const>
```

#### ADDS (S == 1 && Rn != 1101)

```
ADDS{<c>}{<q>} {<Rd>,} <Rn>, #<const>

if Rn == '1111' && S == '0' then SEE "ADR";

if Rn == '1101' then SEE "ADD (SP plus immediate)";

d = UInt(Rd); n = UInt(Rn); setflags = (S == '1'); imm32 = A32ExpandImm(imm12);
```

## T1

| _1 | 5 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6 | 5 | 4  | 3 | 2 | 1  | 0 |
|----|---|----|----|----|----|----|---|---|----|---|---|----|---|---|----|---|
| Г  | 0 | 0  | 0  | 1  | 1  | 1  | 0 | i | mm | 3 |   | Rn |   |   | Rd |   |

#### T1

```
ADD<c>{<q>} <Rd>, <Rn>, #<imm3> // (Inside IT block)

ADDS{<q>} <Rd>, <Rn>, #<imm3> // (Outside IT block)

d = UInt(Rd); n = UInt(Rn); setflags = !InITBlock(); imm32 = ZeroExtend(imm3, 32);
```

#### **T2**

| 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|-----|---|---|---|---|----|----|---|---|---|
| 0  | 0  | 1  | 1  | 0  |    | Rdr | ) |   |   |   | im | m8 |   |   |   |

```
ADD<c>{<q>} <Rdn>, #<imm8> // (Inside IT block, and <Rdn>, <imm8> can be represented in T1)

ADD<c>{<q>} {<Rdn>,} <Rdn>, #<imm8> // (Inside IT block, and <Rdn>, <imm8> cannot be represented in T1)

ADDS{<q>} <Rdn>, #<imm8> // (Outside IT block, and <Rdn>, <imm8> can be represented in T1)

ADDS{<q>} {<Rdn>,} *<imm8> // (Outside IT block, and <Rdn>, <imm8> can be represented in T1)

ADDS{<q>} {<Rdn>,} <Rdn>, #<imm8> // (Outside IT block, and <Rdn>, <imm8> cannot be represented in T1)

d = UInt(Rdn); n = UInt(Rdn); setflags = !InITBlock(); imm32 = ZeroExtend(imm8, 32);
```

#### **T3**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2    | 1   | 0 | 15 | 14 | 13  | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|------|-----|---|----|----|-----|----|----|----|---|---|---|---|---|----|----|---|---|---|
| 1  | 1  | 1  | 1  | 0  | i  | 0 | 1 | 0 | 0 | 0 | S |   | != 1 | 101 |   | 0  | İ  | mm; | 3  |    | R  | d |   |   |   |   | im | m8 |   |   |   |
| -  |    |    |    |    |    |   |   |   |   |   |   |   | R    | n.  |   |    |    |     |    |    |    |   |   |   |   |   |    |    |   |   |   |

#### ADD (S == 0)

```
ADD<c>.W \{<Rd>,\} <Rn>, \#<const> // (Inside IT block, and <Rd>, <Rn>, <const> can be represented in T1 or ADD\{<c>\} \{<q>\} \{<Rd>,\} <Rn>, \#<const>
```

#### ADDS (S == 1 && Rd != 1111)

```
ADDS.W {<Rd>,} <Rn>, #<const> // (Outside IT block, and <Rd>, <Rn>, <const> can be represented in T1 or TADDS {<c>} {<q>} {<Rd>,} <Rn>, #<const>

if Rd == '1111' && S == '1' then SEE "CMN (immediate)";

if Rn == '1101' then SEE "ADD (SP plus immediate)";

d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); setflags = (S == '1'); imm32 = <u>T32ExpandImm</u>(i:imm3:imm8);

if (d == 15 && !setflags) || n == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

#### **T4**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2    | 1   | 0 | 15 | 14 | 13  | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|------|-----|---|----|----|-----|----|----|----|---|---|---|---|---|----|----|---|---|---|
| 1  | 1  | 1  | 1  | 0  | İ  | 1 | 0 | 0 | 0 | 0 | 0 |   | != 1 | 1x1 |   | 0  | -  | mm; | 3  |    | R  | d |   |   |   |   | im | m8 |   |   |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   | R    | n   |   |    |    |     |    |    |    |   |   |   |   |   |    |    |   |   |   |

T4

```
ADD{<c>}{<q>} {<Rd>,} <Rn>, #<imm12> // (<imm12> cannot be represented in T1, T2, or T3)

ADDW{<c>}{<q>} {<Rd>,} <Rn>, #<imm12> // (<imm12> can be represented in T1, T2, or T3)

if Rn == '1111' then SEE "ADR";

if Rn == '1101' then SEE "ADD (SP plus immediate)";

d = UInt(Rd); n = UInt(Rn); setflags = FALSE; imm32 = ZeroExtend(i:imm3:imm8, 32);

if d == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior, see Architectural Constraints on UNPREDICTABLE behaviors.

## **Assembler Symbols**

<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<Rdn> Is the general-purpose source and destination register, encoded in the "Rdn" field.
<imm8> Is a 8-bit unsigned immediate, in the range 0 to 255, encoded in the "imm8" field.
<Rd> For encoding A1: is the general-purpose destination register, encoded in the "Rd" field. If omitted, this register is the same as <Rn>. If the PC is used:

- For the ADD variant, the instruction is a branch to the address calculated by the operation. This is an interworking branch, see *Pseudocode description of operations on the AArch32 general-purpose registers and the PC*.
- For the ADDS variant, the instruction performs an exception return, that restores *PSTATE* from SPSR\_<urrent\_mode>. Arm deprecates use of this instruction.

For encoding T1, T3 and T4: is the general-purpose destination register, encoded in the "Rd" field. If omitted, this register is the same as <Rn>.

<Rn> For encoding A1 and T4: is the general-purpose source register, encoded in the "Rn" field. If the SP is used, see ADD (SP plus immediate). If the PC is used, see ADR.

For encoding T1: is the general-purpose source register, encoded in the "Rn" field.

For encoding T3: is the general-purpose source register, encoded in the "Rn" field. If the SP is used, see *ADD (SP plus immediate)*.

<imm3> Is a 3-bit unsigned immediate, in the range 0 to 7, encoded in the "imm3" field.

<imm12> Is a 12-bit unsigned immediate, in the range 0 to 4095, encoded in the "i:imm3:imm8" field.

<const> For encoding A1: an immediate value. See *Modified immediate constants in A32 instructions* for the range of values.

For encoding T3: an immediate value. See *Modified immediate constants in T32 instructions* for the range of values.

When multiple encodings of the same length are available for an instruction, encoding T3 is preferred to encoding T4 (if encoding T4 is required, use the ADDW syntax). Encoding T1 is preferred to encoding T2 if <Rd> is specified and encoding T2 is preferred to encoding T1 if <Rd> is omitted.

## Operation

```
if <u>CurrentInstrSet() == InstrSet A32</u> then
    if ConditionPassed() then
        EncodingSpecificOperations();
        (result, nzcv) = AddWithCarry(R[n], imm32, '0');
        if d == 15 then
                                   // Can only occur for A32 encoding
            if setflags then
                 ALUExceptionReturn (result);
            else
                 ALUWritePC(result);
        else
            R[d] = result;
            if setflags then
                 PSTATE.\langle N, Z, C, V \rangle = nzcv;
else
    if ConditionPassed() then
        EncodingSpecificOperations();
        (result, nzcv) = AddWithCarry(R[n], imm32, '0');
        R[d] = result;
        if setflags then
            PSTATE. <N, Z, C, V> = nzcv;
```

## **Operational information**

If CPSR.DIT is 1 and this instruction does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright \ @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

## ADD, ADDS (register)

Add (register) adds a register value and an optionally-shifted register value, and writes the result to the destination register.

If the destination register is not the PC, the ADDS variant of the instruction updates the condition flags based on the result.

The field descriptions for <Rd> identify the encodings where the PC is permitted as the destination register. If the destination register is the PC:

- The ADD variant of the instruction is an interworking branch, see *Pseudocode description of operations on the AArch32 general-purpose registers and the PC*.
- The ADDS variant of the instruction performs an exception return without the use of the stack. Arm deprecates use of this instruction. However, in this case:
  - The PE branches to the address written to the PC, and restores *PSTATE* from SPSR\_<urrent\_mode>.
  - The PE checks SPSR <current mode> for an illegal return event. See *Illegal return events from AArch32 state*.
  - The instruction is UNDEFINED in Hyp mode.
  - The instruction is CONSTRAINED UNPREDICTABLE in User mode and System mode.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ,  $\underline{T2}$  and  $\underline{T3}$ ).

#### **A1**

| _ | 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18   | 17  | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|---|----|------|------|----|----|----|----|----|----|----|----|----|----|------|-----|----|----|----|----|----|----|----|----|---|---|-----|-----|---|---|---|---|---|
|   |    | != 1 | 1111 |    | 0  | 0  | 0  | 0  | 1  | 0  | 0  | S  |    | != 1 | 101 |    |    | R  | d  |    |    | ir | nm | 5 |   | sty | γре | 0 |   | R | m |   |
| _ |    | CC   | nd   |    |    |    |    |    |    |    |    |    |    | R    | 'n  |    |    |    |    |    |    |    |    |   |   |     |     |   |   |   |   |   |

ADD, rotate right with extend (S == 0 && imm5 == 00000 && stype == 11)

```
ADD\{<c>\}\{<q>\} \{<Rd>,\} <Rn>, <Rm>, RRX
```

ADD, shift or rotate by value (S == 0 && !(imm5 == 00000 && stype == 11))

```
ADD{<c>}{<q>} {<Rd>,} <Rn>, <Rm> {, <shift> #<amount>}
```

ADDS, rotate right with extend (S == 1 && imm5 == 00000 && stype == 11)

```
ADDS{<c>}{<q>} {<Rd>,} <Rn>, <Rm>, RRX
```

ADDS, shift or rotate by value (S == 1 && !(imm5 == 00000 && stype == 11))

```
ADDS{<c>}{<q>} {<Rd>,} <Rn>, <Rm> {, <shift> #<amount>}

if Rn == '1101' then SEE "ADD (SP plus register)";
d = <u>UInt(Rd); n = <u>UInt(Rn); m = UInt(Rm); setflags = (S == '1');</u>
(shift_t, shift_n) = <u>DecodeImmShift(stype, imm5);</u></u>
```

#### T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6 | 5 | 4  | 3 | 2 | 1  | 0 |
|----|----|----|----|----|----|---|---|----|---|---|----|---|---|----|---|
| 0  | 0  | 0  | 1  | 1  | 0  | 0 |   | Rm |   |   | Rn |   |   | Rd |   |

## T1

```
ADD<c>{<q>} <Rd>, <Rn>, <Rm> // (Inside IT block)

ADDS{<q>} {<Rd>, } <Rn>, <Rm> // (Outside IT block)

d = UInt(Rd); n = UInt(Rn); m = UInt(Rm); setflags = !InITBlock();
(shift t, shift n) = (SRType LSL, 0);
```

```
15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

0 1 0 0 0 1 0 0 DN != 1101 Rdn

Rm
```

```
T2 (!(DN == 1 && Rdn == 101))
```

```
ADD<c>{<q>} <Rdn>, <Rm> // (Preferred syntax, Inside IT block)

ADD{<c>}{<q>} {<Rdn>, } <Rdn>, <Rm>
if (DN:Rdn) == '1101' || Rm == '1101' then SEE "ADD (SP plus register)";
d = UInt(DN:Rdn); n = d; m = UInt(Rm); setflags = FALSE; (shift_t, shift_n) = (SRType_LSL, 0);
if n == 15 && m == 15 then UNPREDICTABLE;
if d == 15 && InITBlock() && !LastInITBlock() then UNPREDICTABLE;
```

**T3** 

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2        | 1   | 0 | 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6  | 5   | 4   | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|----------|-----|---|-----|----|----|----|----|----|---|---|----|----|-----|-----|---|---|---|---|
| 1  | 1  | 1  | 0  | 1  | 0  | 1 | 1 | 0 | 0 | 0 | S |   | != 1     | 101 |   | (0) | i  | mm | 3  |    | R  | d |   | im | m2 | sty | γре |   | R | m |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   | <u> </u> | 'n  |   |     |    |    |    |    |    |   |   |    |    |     |     |   |   |   |   |

ADD, rotate right with extend (S == 0 && imm3 == 000 && imm2 == 00 && stype == 11)

```
ADD\{\langle c \rangle\}\{\langle q \rangle\} \{\langle Rd \rangle, \} \langle Rn \rangle, \langle Rm \rangle, RRX
```

ADD, shift or rotate by value (S == 0 && !(imm3 == 000 && imm2 == 00 && stype == 11))

```
ADD<c>.W <<Rd>, <math><Rn>, <Rm> // (Inside IT block, and <Rd>, <Rn>, <Rm> can be represented in T1) ADD<<c>.W <Rd>, <Rn>, <Rm> // (<Rd> == <Rn>, and <Rd>, <Rn>, <Rm> can be represented in T2) ADD<<c><
```

ADDS, rotate right with extend (S == 1 && imm3 == 000 && Rd != 1111 && imm2 == 00 && stype == 11)

```
ADDS\{<c>\}\{<q>\} \{<Rd>, \} <Rn>, <Rm>, RRX
```

ADDS, shift or rotate by value (S == 1 && !(imm3 == 000 && imm2 == 00 && stype == 11) && Rd != 1111)

```
ADDS.W {<Rd>,} <Rn>, <Rm> // (Outside IT block, and <Rd>, <Rn>, <Rm> can be represented in T1 or T2)

ADDS{<c>}{<q>} {<Rd>,} <Rn>, <Rm> {, <shift> #<amount>}

if Rd == '1111' && S == '1' then SEE "CMN (register)";

if Rn == '1101' then SEE "ADD (SP plus register)";

d = UInt(Rd); n = UInt(Rn); m = UInt(Rm); setflags = (S == '1');

(shift_t, shift_n) = DecodeImmShift(stype, imm3:imm2);

if (d == 15 && !setflags) || n == 15 || m == 15 then UNPREDICTABLE;

// Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior, see *Architectural Constraints on UNPREDICTABLE behaviors*.

#### **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
```

<q> See Standard assembler syntax fields.

<Rdn> Is the general-purpose source and destination register, encoded in the "DN:Rdn" field. If the PC is used, the instruction is a branch to the address calculated by the operation. This is a simple branch, see *Pseudocode description of operations on the AArch32 general-purpose registers and the PC*.

The assembler language allows <Rdn> to be specified once or twice in the assembler syntax. When used inside an IT block, and <Rdn> and <Rm> are in the range R0 to R7, <Rdn> must be specified once so that encoding T2 is preferred to encoding T1. In all other cases there is no difference in behavior when <Rdn> is specified once or twice.

<Rd> For encoding A1: is the general-purpose destination register, encoded in the "Rd" field. If omitted, this register is the same as <Rn>. If the PC is used:

- For the ADD variant, the instruction is a branch to the address calculated by the operation. This is an interworking branch, see *Pseudocode description of operations on the AArch32 general-purpose registers and the PC*.
- For the ADDS variant, the instruction performs an exception return, that restores *PSTATE* from SPSR\_<urrent\_mode>. Arm deprecates use of this instruction.

For encoding T1: is the general-purpose destination register, encoded in the "Rd" field.

When used inside an IT block, <Rd> must be specified. When used outside an IT block, <Rd> is optional, and:

- If omitted, this register is the same as <Rn>.
- If present, encoding T1 is preferred to encoding T2.

For encoding T3: is the general-purpose destination register, encoded in the "Rd" field. If omitted, this register is the same as <Rn>.

<Rn> For encoding A1: is the first general-purpose source register, encoded in the "Rn" field. The PC can be used. If the SP is used, see ADD (SP plus register).

For encoding T1: is the first general-purpose source register, encoded in the "Rn" field.

For encoding T3: is the first general-purpose source register, encoded in the "Rn" field. If the SP is used, see *ADD (SP plus register)*.

For encoding A1: is the second general-purpose source register, encoded in the "Rm" field. The PC can be used, but this is deprecated.

For encoding T1 and T3: is the second general-purpose source register, encoded in the "Rm" field.

For encoding T2: is the second general-purpose source register, encoded in the "Rm" field. The PC can be used.

Is the type of shift to be applied to the second source register, encoded in "stype":

| stype | <shift></shift> |
|-------|-----------------|
| 00    | LSL             |
| 01    | LSR             |
| 10    | ASR             |
| 11    | ROR             |

<amount>

<Rm>

<shift>

For encoding A1: is the shift amount, in the range 1 to 31 (when <shift> = LSL or ROR) or 1 to 32 (when <shift> = LSR or ASR) encoded in the "imm5" field as <amount> modulo 32.

For encoding T3: is the shift amount, in the range 1 to 31 (when <shift> = LSL or ROR) or 1 to 32 (when <shift> = LSR or ASR), encoded in the "imm3:imm2" field as <amount> modulo 32.

Inside an IT block, if ADD<c> <Rd>, <Rn>, <Rd> cannot be assembled using encoding T1, it is assembled using encoding T2 as though ADD<c> <Rd>, <Rn> had been written. To prevent this happening, use the .W qualifier.

#### Operation

#### **Operational information**

If CPSR.DIT is 1 and this instruction does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:

- $\circ$   $\;$  The values of the data supplied in any of its registers.
- The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

## ADD, ADDS (register-shifted register)

Add (register-shifted register) adds a register value and a register-shifted register value. It writes the result to the destination register, and can optionally update the condition flags based on the result.

#### **A1**

| 31 30 | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13  | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2  | 1 | 0 |
|-------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|---|---|---|-----|-----|---|---|----|---|---|
| !=    | 1111 |    | 0  | 0  | 0  | 0  | 1  | 0  | 0  | S  |    | R  | 'n |    |    | R  | ld. |    |    | R  | S |   | 0 | sty | /ре | 1 |   | Rı | n |   |
| _     | ond  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |    |    |    |   |   |   |     |     |   |   |    |   |   |

#### Flag setting (S == 1)

```
ADDS\{<c>\}\{<q>\} \ \{<Rd>, \} \ <Rm>, \ <Shift> <Rs>
```

### Not flag setting (S == 0)

For more information about the CONSTRAINED UNPREDICTABLE behavior, see Architectural Constraints on UNPREDICTABLE behaviors.

## **Assembler Symbols**

| <c></c> | See Standard assembler syntax fields. |
|---------|---------------------------------------|
|---------|---------------------------------------|

<q> See Standard assembler syntax fields.

<Rd> Is the general-purpose destination register, encoded in the "Rd" field.

<Rn> Is the first general-purpose source register, encoded in the "Rn" field.

<Rm> Is the second general-purpose source register, encoded in the "Rm" field.

<shift> Is the type of shift to be applied to the second source register, encoded in "stype":

| stype | <shift></shift> |
|-------|-----------------|
| 0.0   | LSL             |
| 01    | LSR             |
| 10    | ASR             |
| 11    | ROR             |

Is the third general-purpose source register holding a shift amount in its bottom 8 bits, encoded in the "Rs" field.

## Operation

 $< R_S >$ 

```
if ConditionPassed() then
    EncodingSpecificOperations();
    shift_n = UInt(R[s]<7:0>);
    shifted = Shift(R[m], shift_t, shift_n, PSTATE.C);
    (result, nzcv) = AddWithCarry(R[n], shifted, '0');
    R[d] = result;
    if setflags then
        PSTATE.
    PSTATE.
```

## **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
    The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

## ADD, ADDS (SP plus immediate)

Add to SP (immediate) adds an immediate value to the SP value, and writes the result to the destination register.

If the destination register is not the PC, the ADDS variant of the instruction updates the condition flags based on the result.

The field descriptions for <Rd> identify the encodings where the PC is permitted as the destination register. However, when the destination register is the PC:

- The ADD variant of the instruction is an interworking branch, see *Pseudocode description of operations on the AArch32 general-purpose registers and the PC*.
- The ADDS variant of the instruction performs an exception return without the use of the stack. Arm deprecates use of this instruction. However, in this case:
  - The PE branches to the address written to the PC, and restores PSTATE from SPSR <current mode>.
  - The PE checks SPSR\_<current\_mode> for an illegal return event. See *Illegal return events from AArch32 state*.
  - The instruction is UNDEFINED in Hyp mode.
  - The instruction is CONSTRAINED UNPREDICTABLE in User mode and System mode.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1, T2, T3 and T4).

#### **A1**

| 31 30 29 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|-------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|-----|-----|---|---|---|---|---|
| != 1111     | 0  | 0  | 1  | 0  | 1  | 0  | 0  | S  | 1  | 1  | 0  | 1  |    | R  | d  |    |    |    |   |   |   | imn | n12 |   |   |   |   |   |
| cond        |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |     |     |   |   |   |   |   |

#### ADD (S == 0)

```
ADD{<c>}{<q>} {<Rd>,} SP, #<const>
```

#### ADDS (S == 1)

```
ADDS{<c>}{<q>} {<Rd>,} SP, #<const>

d = <u>UInt</u>(Rd); setflags = (S == '1'); imm32 = <u>A32ExpandImm</u>(imm12);
```

T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6 | 5 | 4   | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|----|---|---|---|---|-----|----|---|---|---|
| 1  | 0  | 1  | 0  | 1  |    | Rd |   |   |   |   | imi | m8 |   |   |   |

T1

```
ADD{<c>}{<q>} <Rd>, SP, #<imm8>

d = <u>UInt</u>(Rd); setflags = FALSE; imm32 = <u>ZeroExtend</u>(imm8:'00', 32);
```

**T2** 

| _15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3  | 2 | 1 | 0 |
|-----|----|----|----|----|----|---|---|---|---|---|---|----|---|---|---|
| 1   | 0  | 1  | 1  | 0  | 0  | 0 | 0 | 0 |   |   | i | mm | 7 |   |   |

T2

```
ADD{<c>}{<q>} {SP,} SP, #<imm7>

d = 13; setflags = FALSE; imm32 = ZeroExtend(imm7:'00', 32);
```

**T3** 

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4   | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|---|---|---|---|---|-----|----|---|---|---|
| 1  | 1  | 1  | 1  | 0  | i  | 0 | 1 | 0 | 0 | 0 | S | 1 | 1 | 0 | 1 | 0  | i  | mm | 3  |    | R  | d |   |   |   |   | imr | n8 |   |   |   |

#### ADD (S == 0)

```
ADD{<c>}.W {<Rd>,} SP, #<const> // (<Rd>, <const> can be represented in T1 or T2) ADD{<c>}{<g>} {<Rd>,} SP, #<const>
```

#### ADDS (S == 1 && Rd != 1111)

```
ADDS{<c>}{<q>} {<Rd>,} SP, #<const>

if Rd == '1111' && S == '1' then SEE "CMN (immediate)";
d = <u>UInt</u>(Rd); setflags = (S == '1'); imm32 = <u>T32ExpandImm</u>(i:imm3:imm8);
if d == 15 && !setflags then UNPREDICTABLE;
```

#### **T4**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13  | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|-----|----|----|----|---|---|---|---|---|----|----|---|---|---|
| 1  | 1  | 1  | 1  | 0  | i  | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0  | i  | mm: | 3  |    | R  | d |   |   |   |   | im | m8 |   |   |   |

#### **T4**

```
ADD{<c>}{<q>} {<Rd>,} SP, #<imm12> // (<imm12> cannot be represented in T1, T2, or T3)

ADDW{<c>}{<q>} {<Rd>,} SP, #<imm12> // (<imm12> can be represented in T1, T2, or T3)

d = <u>UInt</u>(Rd); setflags = FALSE; imm32 = <u>ZeroExtend</u>(i:imm3:imm8, 32);

if d == 15 then UNPREDICTABLE;
```

For more information about the CONSTRAINED UNPREDICTABLE behavior, see Architectural Constraints on UNPREDICTABLE behaviors.

## **Assembler Symbols**

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

SP, Is the stack pointer.

<imm7> Is the unsigned immediate, a multiple of 4, in the range 0 to 508, encoded in the "imm7" field as <imm7>/4.

<Rd> For encoding A1: is the general-purpose destination register, encoded in the "Rd" field. If omitted, this register is the SP. Arm deprecates using the PC as the destination register, but if the PC is used:

- For the ADD variant, the instruction is a branch to the address calculated by the operation. This is an interworking branch, see *Pseudocode description of operations on the AArch32 general-purpose registers and the PC*.
- For the ADDS variant, the instruction performs an exception return, that restores <u>PSTATE</u> from SPSR <current mode>.

For encoding T1: is the general-purpose destination register, encoded in the "Rd" field.

For encoding T3 and T4: is the general-purpose destination register, encoded in the "Rd" field. If omitted, this register is the SP.

<imm8> Is an unsigned immediate, a multiple of 4, in the range 0 to 1020, encoded in the "imm8" field as <imm8>/4.

<imm12> Is a 12-bit unsigned immediate, in the range 0 to 4095, encoded in the "i:imm3:imm8" field.

<const> For encoding A1: an immediate value. See *Modified immediate constants in A32 instructions* for the range of values.

For encoding T3: an immediate value. See *Modified immediate constants in T32 instructions* for the range of values.

## Operation

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

## ADD, ADDS (SP plus register)

Add to SP (register) adds an optionally-shifted register value to the SP value, and writes the result to the destination register.

If the destination register is not the PC, the ADDS variant of the instruction updates the condition flags based on the result.

The field descriptions for <Rd> identify the encodings where the PC is permitted as the destination register. Arm deprecates any use of these encodings. However, when the destination register is the PC:

- The ADD variant of the instruction is an interworking branch, see *Pseudocode description of operations on the AArch32 general-purpose registers and the PC*.
- The ADDS variant of the instruction performs an exception return without the use of the stack. In this case:
  - The PE branches to the address written to the PC, and restores *PSTATE* from SPSR\_<urrent\_mode>.
  - The PE checks SPSR <current mode> for an illegal return event. See *Illegal return events from AArch32 state*.
  - The instruction is UNDEFINED in Hyp mode.
  - The instruction is CONSTRAINED UNPREDICTABLE in User mode and System mode.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ,  $\underline{T2}$  and  $\underline{T3}$ ).

#### **A1**

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|---|---|-----|-----|---|---|---|---|---|
|    | != 1 | 1111 |    | 0  | 0  | 0  | 0  | 1  | 0  | 0  | S  | 1  | 1  | 0  | 1  |    | R  | d  |    |    | ir | nm: | 5 |   | sty | γре | 0 |   | R | m |   |
|    | CO   | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |   |   |     |     |   |   |   |   |   |

ADD, rotate right with extend (S == 0 && imm5 == 00000 && stype == 11)

```
ADD\{<c>\}\{<q>\} \{<Rd>, \} SP, <Rm>, RRX
```

ADD, shift or rotate by value (S == 0 && !(imm5 == 00000 && stype == 11))

```
ADD{<c>}{<q>} {<Rd>,} SP, <Rm> {, <shift> #<amount>}
```

ADDS, rotate right with extend (S == 1 && imm5 == 00000 && stype == 11)

```
\texttt{ADDS}\{<\texttt{c}>\}\{<\texttt{q}>\} \ \{<\texttt{Rd}>,\} \ \texttt{SP}, \ <\texttt{Rm}> \ , \ \texttt{RRX}
```

ADDS, shift or rotate by value (S == 1 && !(imm5 == 00000 && stype == 11))

```
ADDS{<c>>}{<q>} {<Rd>,} SP, <Rm> {, <shift> #<amount>}

d = <u>UInt</u>(Rd); m = <u>UInt</u>(Rm); setflags = (S == '1');
(shift_t, shift_n) = <u>DecodeImmShift</u>(stype, imm5);
```

**T1** 

```
15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
0 1 0 0 0 1 0 0 DM 1 1 0 1 Rdm
```

T1

```
ADD{<c>}{<q>} {<Rdm>,} SP, <Rdm>
d = UInt(DM:Rdm); m = UInt(DM:Rdm); setflags = FALSE;
(shift_t, shift_n) = (SRType_LSL, 0);
if d == 15 && InITBlock() && !LastInITBlock() then UNPREDICTABLE;
```

**T2** 

| 0 1 0 0 0 1 0 0 1 != 1101 1 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5    | 4   | 3 | 2 | 1 | 0 |
|-------------------------------|----|----|----|----|----|----|---|---|---|---|------|-----|---|---|---|---|
|                               | 0  | 1  | 0  | 0  | 0  | 1  | 0 | 0 | 1 |   | != 1 | 101 |   | 1 | 0 | 1 |

Rm

```
ADD{<c>}{<q>} {SP,} SP, <Rm>
if Rm == '1101' then SEE "encoding T1";
d = 13; m = UInt(Rm); setflags = FALSE;
(shift_t, shift_n) = (SRType_LSL, 0);
```

**T3** 

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15  | 14 | 13  | 12 | 11 | 10 | 9 | 8 | 7  | 6  | 5   | 4  | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|-----|----|-----|----|----|----|---|---|----|----|-----|----|---|---|---|---|
| 1  | 1  | 1  | 0  | 1  | 0  | 1 | 1 | 0 | 0 | 0 | S | 1 | 1 | 0 | 1 | (0) | i  | mm: | 3  |    | R  | d |   | im | m2 | sty | ре |   | R | m |   |

ADD, rotate right with extend (S == 0 && imm3 == 000 && imm2 == 00 && stype == 11)

```
ADD\{\langle c \rangle\}\{\langle q \rangle\} \{\langle Rd \rangle, \} SP, \langle Rm \rangle, RRX
```

ADD, shift or rotate by value (S == 0 && !(imm3 == 000 && imm2 == 00 && stype == 11))

```
ADD\{<c>\}.W \{<Rd>,\} SP, <Rm> // (<Rd>, <Rm> can be represented in T1 or T2)

ADD\{<c>\} \{<q>\} \{<Rd>,\} SP, <Rm> \{, <shift> \#<amount>\}
```

ADDS, rotate right with extend (S == 1 && imm3 == 000 && Rd != 1111 && imm2 == 00 && stype == 11)

```
ADDS{\langle c \rangle}{\langle q \rangle} {\langle Rd \rangle}, SP, \langle Rm \rangle, RRX
```

ADDS, shift or rotate by value (S == 1 && !(imm3 == 000 && imm2 == 00 && stype == 11) && Rd != 1111)

```
ADDS{<c>}{<q>} {<Rd>,} SP, <Rm> {, <shift> #<amount>}

if Rd == '1111' && S == '1' then SEE "CMN (register)";
d = UInt(Rd); m = UInt(Rm); setflags = (S == '1');
(shift_t, shift_n) = DecodeImmShift(stype, imm3:imm2);
if (d == 15 && !setflags) || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior, see Architectural Constraints on UNPREDICTABLE behaviors.

#### **Assembler Symbols**

<Rd>

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

SP, Is the stack pointer.

<Rdm> Is the general-purpose destination and second source register, encoded in the "Rdm" field. If omitted, this register is the SP. Arm deprecates using the PC as the destination register, but if the PC is used, the instruction is a branch to the address calculated by the operation. This is a simple branch, see *Pseudocode description of operations on the AArch32 general-purpose registers and the PC*.

For encoding A1: is the general-purpose destination register, encoded in the "Rd" field. If omitted, this register is the SP. Arm deprecates using the PC as the destination register, but if the PC is used:

- For the ADD variant, the instruction is a branch to the address calculated by the operation. This is an interworking branch, see *Pseudocode description of operations on the AArch32 general-purpose registers and the PC*.
- For the ADDS variant, the instruction performs an exception return, that restores *PSTATE* from SPSR <current mode>.

For encoding T3: is the general-purpose destination register, encoded in the "Rd" field. If omitted, this register is the SP.

<Rm> For encoding A1 and T2: is the second general-purpose source register, encoded in the "Rm" field. The PC can be used, but this is deprecated.

For encoding T3: is the second general-purpose source register, encoded in the "Rm" field.

<shift> Is the type of shift to be applied to the second source register, encoded in "stype":

| stype | <shift></shift> |
|-------|-----------------|
| 00    | LSL             |
| 01    | LSR             |
| 10    | ASR             |
| 11    | ROR             |

<amount>

For encoding A1: is the shift amount, in the range 1 to 31 (when <shift> = LSL or ROR) or 1 to 32 (when <shift> = LSR or ASR) encoded in the "imm5" field as <amount> modulo 32.

For encoding T3: is the shift amount, in the range 1 to 31 (when <shift> = LSL or ROR) or 1 to 32 (when <shift> = LSR or ASR), encoded in the "imm3:imm2" field as <amount> modulo 32.

## Operation

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

## **ADR**

Form PC-relative address adds an immediate value to the PC value to form a PC-relative address, and writes the result to the destination register.

This instruction is used by the alias SUB (immediate, from PC).

This instruction is used by the pseudo-instruction ADD (immediate, to PC).

It has encodings from the following instruction sets: A32 ( $\underline{A1}$  and  $\underline{A2}$ ) and T32 ( $\underline{T1}$ ,  $\underline{T2}$  and  $\underline{T3}$ ).

## **A1**

| 31 30 29 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|-------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|-----|-----|---|---|---|---|---|
| != 1111     | 0  | 0  | 1  | 0  | 1  | 0  | 0  | 0  | 1  | 1  | 1  | 1  |    | R  | d  |    |    |    |   |   |   | imn | n12 |   |   |   |   |   |
| cond        |    | •  | •  | •  | •  | •  | •  | •  |    | •  | •  | •  |    |    | •  | •  | •  |    |   |   |   | •   | •   | • |   | • | • |   |

#### **A1**

```
ADR{<c>}{<q>} <Rd>, <label>
d = <u>UInt</u>(Rd); imm32 = <u>A32ExpandImm</u>(imm12); add = TRUE;
```

## **A2**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|-----|-----|---|---|---|---|---|
|    | != 1 | 111 |    | 0  | 0  | 1  | 0  | 0  | 1  | 0  | 0  | 1  | 1  | 1  | 1  |    | R  | d  |    |    |    |   |   |   | imn | n12 |   |   |   |   |   |
|    | СО   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |     |     |   |   |   |   |   |

```
ADR{<c>}{<q>} <Rd>, <label>
d = UInt(Rd); imm32 = A32ExpandImm(imm12); add = FALSE;
```

## T1

**A2** 

| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|----|---|---|---|---|----|----|---|---|---|
| 1  | 0  | 1  | 0  | 0  |    | Rd |   |   |   |   | im | m8 |   |   |   |

#### T1

```
ADR{<c>}{<q>} <Rd>, <label>
d = \underbrace{\text{UInt}}_{(Rd)}; \quad imm32 = \underbrace{\text{ZeroExtend}}_{(imm8:'00', 32)}; \quad add = \text{TRUE};
```

#### **T2**

#### **T2**

```
ADR{<c>}{<q>} <Rd>, <label>

d = UInt(Rd); imm32 = ZeroExtend(i:imm3:imm8, 32); add = FALSE;
if d == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

ADR Page 33

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|---|---|---|---|---|----|----|---|---|---|
| 1  | 1  | 1  | 1  | 0  | i  | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0  | i  | mm | 3  |    | R  | d |   |   |   |   | im | m8 |   |   |   |

**T**3

```
ADR{<c>}.W <Rd>, <label> // (<Rd>, <label> can be presented in T1)

ADR{<c>}{<q>} <Rd>, <label>

d = UInt(Rd); imm32 = ZeroExtend(i:imm3:imm8, 32); add = TRUE;
if d == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior, see Architectural Constraints on UNPREDICTABLE behaviors.

## **Assembler Symbols**

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<Rd> For encoding A1 and A2: is the general-purpose destination register, encoded in the "Rd" field. If the PC is used, the instruction is a branch to the address calculated by the operation. This is an interworking branch, see *Pseudocode description of operations on the AArch32 general-purpose registers and the PC*.

For encoding T1, T2 and T3: is the general-purpose destination register, encoded in the "Rd" field.

<label> For encoding A1 and A2: the label of an instruction or literal data item whose address is to be loaded into <Rd>. The assembler calculates the required value of the offset from the Align(PC, 4) value of the ADR instruction to this label.

If the offset is zero or positive, encoding A1 is used, with imm32 equal to the offset.

If the offset is negative, encoding A2 is used, with imm32 equal to the size of the offset. That is, the use of encoding A2 indicates that the required offset is minus the value of imm32.

Permitted values of the size of the offset are any of the constants described in Modified immediate constants in A32 instructions.

For encoding T1: the label of an instruction or literal data item whose address is to be loaded into <Rd>. The assembler calculates the required value of the offset from the Align(PC, 4) value of the ADR instruction to this label. Permitted values of the size of the offset are multiples of 4 in the range 0 to 1020.

For encoding T2 and T3: the label of an instruction or literal data item whose address is to be loaded into <Rd>. The assembler calculates the required value of the offset from the Align(PC, 4) value of the ADR instruction to this label.

If the offset is zero or positive, encoding T3 is used, with imm32 equal to the offset.

If the offset is negative, encoding T2 is used, with imm32 equal to the size of the offset. That is, the use of encoding T2 indicates that the required offset is minus the value of imm32.

Permitted values of the size of the offset are 0-4095.

The instruction aliases permit the addition or subtraction of the offset and the immediate offset to be specified separately, including permitting a subtraction of 0 that cannot be specified using the normal syntax. For more information, see *Use of labels in UAL instruction syntax*.

#### **Alias Conditions**

| Alias                    | Of variant | Is preferred when            |
|--------------------------|------------|------------------------------|
| ADD (immediate, to PC)   |            | Never                        |
| SUB (immediate, from PC) | T2         | i:imm3:imm8 == '00000000000' |
| SUB (immediate, from PC) | A2         | imm12 == '00000000000'       |

## Operation

ADR Page 34

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5 ; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

ADR Page 35

# AND, ANDS (immediate)

Bitwise AND (immediate) performs a bitwise AND of a register value and an immediate value, and writes the result to the destination register. If the destination register is not the PC, the ANDS variant of the instruction updates the condition flags based on the result.

The field descriptions for <Rd> identify the encodings where the PC is permitted as the destination register. Arm deprecates any use of these encodings. However, when the destination register is the PC:

- The AND variant of the instruction is an interworking branch, see *Pseudocode description of operations on the AArch32 general-purpose registers and the PC*.
- The ANDS variant of the instruction performs an exception return without the use of the stack. In this case:
  - The PE branches to the address written to the PC, and restores *PSTATE* from SPSR\_<urrent\_mode>.
  - The PE checks SPSR <current mode> for an illegal return event. See *Illegal return events from AArch32 state*.
  - The instruction is UNDEFINED in Hyp mode.
  - The instruction is CONSTRAINED UNPREDICTABLE in User mode and System mode.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 3 | 1 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|---|---|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|-----|-----|---|---|---|---|---|
|   |   | != 1 | 111 |    | 0  | 0  | 1  | 0  | 0  | 0  | 0  | S  |    | R  | n  |    |    | R  | d  |    |    |    |   |   |   | imn | n12 |   |   |   |   |   |
|   |   | СО   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |     |     |   |   |   |   |   |

#### AND (S == 0)

```
AND\{<c>\}\{<q>\} \{<Rd>, \} <Rn>, #<const>
```

# ANDS (S == 1)

```
ANDS{<c>}{<q>} {<Rd>,} <Rn>, #<const>

d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); setflags = (S == '1');
(imm32, carry) = <u>A32ExpandImm_C</u>(imm12, PSTATE.C);
```

#### **T1**

| _1 | 5 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|---|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|----|----|---|---|---|
|    | 1 | 1  | 1  | 1  | 0  | i  | 0 | 0 | 0 | 0 | 0 | S |   | R | n. |   | 0  | i  | mm | 3  |    | R  | d |   |   |   |   | im | m8 |   |   |   |

### AND (S == 0)

```
AND\{<c>\}\{<q>\} \{<Rd>, \} <Rn>, #<const>
```

# ANDS (S == 1 && Rd != 1111)

```
ANDS{<c>}{<q>} {<Rd>,} <Rn>, #<const>

if Rd == '1111' && S == '1' then SEE "TST (immediate)";

d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); setflags = (S == '1');

(imm32, carry) = <u>T32ExpandImm C</u>(i:imm3:imm8, PSTATE.C);

if (d == 15 && !setflags) || n == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior, see Architectural Constraints on UNPREDICTABLE behaviors.

### **Assembler Symbols**

- <c> See Standard assembler syntax fields
- <q> See Standard assembler syntax fields.
- <Rd> For encoding A1: is the general-purpose destination register, encoded in the "Rd" field. If omitted, this register is the same as <Rn>. Arm deprecates using the PC as the destination register, but if the PC is used:

- For the AND variant, the instruction is a branch to the address calculated by the operation. This is an interworking branch, see *Pseudocode description of operations on the AArch32 general-purpose registers and the PC*.
- For the ANDS variant, the instruction performs an exception return, that restores *PSTATE* from SPSR\_<urrent\_mode>.

For encoding T1: is the general-purpose destination register, encoded in the "Rd" field. If omitted, this register is the same as <Rn>.

<Rn> For encoding A1: is the general-purpose source register, encoded in the "Rn" field. The PC can be used, but this is deprecated.

For encoding T1: is the general-purpose source register, encoded in the "Rn" field.

<const> For encoding A1: an immediate value. See *Modified immediate constants in A32 instructions* for the range of values.

For encoding T1: an immediate value. See *Modified immediate constants in T32 instructions* for the range of values.

# Operation

# **Operational information**

If CPSR.DIT is 1 and this instruction does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# AND, ANDS (register)

Bitwise AND (register) performs a bitwise AND of a register value and an optionally-shifted register value, and writes the result to the destination register.

If the destination register is not the PC, the ANDS variant of the instruction updates the condition flags based on the result.

The field descriptions for <Rd> identify the encodings where the PC is permitted as the destination register. Arm deprecates any use of these encodings. However, when the destination register is the PC:

- The AND variant of the instruction is an interworking branch, see *Pseudocode description of operations on the AArch32 general-purpose registers and the PC*.
- The ANDS variant of the instruction performs an exception return without the use of the stack. In this case:
  - The PE branches to the address written to the PC, and restores *PSTATE* from SPSR <current mode>.
  - The PE checks SPSR <current mode> for an illegal return event. See *Illegal return events from AArch32 state*.
  - The instruction is UNDEFINED in Hyp mode.
  - The instruction is CONSTRAINED UNPREDICTABLE in User mode and System mode.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$  and  $\underline{T2}$ ).

#### **A1**

| 31 30 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6   | 5  | 4 | 3 | 2 | 1 | 0 |
|----------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|-----|----|---|---|---|---|---|
| != 1111  |    | 0  | 0  | 0  | 0  | 0  | 0  | 0  | S  |    | R  | n  |    |    | R  | ld |    |    | ir | nm | 5 |   | sty | ре | 0 |   | R | m |   |
| cond     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |     |    |   |   |   |   |   |

AND, rotate right with extend (S == 0 && imm5 == 00000 && stype == 11)

```
AND\{\langle c \rangle\}\{\langle q \rangle\} \{\langle Rd \rangle, \} \langle Rn \rangle, \langle Rm \rangle, RRX
```

AND, shift or rotate by value (S == 0 && !(imm5 == 00000 && stype == 11))

```
AND\{\langle c \rangle\}\{\langle q \rangle\} \ \{\langle Rd \rangle, \} \ \langle Rn \rangle, \ \langle Rm \rangle \ \{, \ \langle shift \rangle \ \#\langle amount \rangle\}
```

ANDS, rotate right with extend (S == 1 && imm5 == 00000 && stype == 11)

```
ANDS{<c>}{<q>} {<Rd>,} <Rn>, <Rm>, RRX
```

ANDS, shift or rotate by value (S == 1 && !(imm5 == 00000 && stype == 11))

```
ANDS{<c>}{<q>} {<Rd>,} <Rn>, <Rm> {, <shift> #<amount>}

d = <u>UInt(Rd);</u> n = <u>UInt(Rn);</u> m = <u>UInt(Rm);</u> setflags = (S == '1');
(shift t, shift n) = <u>DecodeImmShift(stype, imm5);</u>
```

#### T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3 | 2 | 1   | 0 |
|----|----|----|----|----|----|---|---|---|---|---|----|---|---|-----|---|
| 0  | 1  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 |   | Rm |   |   | Rdn |   |

**T1** 

```
AND<c>{<q>} {<Rdn>, } <Rdn>, <Rm> // (Inside IT block)

ANDS{<q>} {<Rdn>, } <Rdn>, <Rm> // (Outside IT block)

d = UInt(Rdn); n = UInt(Rdn); m = UInt(Rm); setflags = !InITBlock();
(shift_t, shift_n) = (SRType_LSL, 0);
```

**T2** 

| _ | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15  | 14 | 13  | 12 | 11 | 10 | 9 | 8 | 7   | 6  | 5   | 4   | 3 | 2  | 1 | 0 |
|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|-----|----|-----|----|----|----|---|---|-----|----|-----|-----|---|----|---|---|
| ſ | 1  | 1  | 1  | 0  | 1  | 0  | 1 | 0 | 0 | 0 | 0 | S |   | R | n |   | (0) | i  | mm: | 3  |    | R  | d |   | imi | m2 | stv | /pe |   | Rı | n |   |

```
AND, rotate right with extend (S == 0 && imm3 == 000 && imm2 == 00 && stype == 11)
```

```
AND\{<c>\}\{<q>\} \{<Rd>,\} <Rn>, <Rm>, RRX
```

AND, shift or rotate by value (S == 0 && !(imm3 == 000 && imm2 == 00 && stype == 11))

ANDS, rotate right with extend (S == 1 && imm3 == 000 && Rd != 1111 && imm2 == 00 && stype == 11)

```
ANDS\{\langle c \rangle\}\{\langle q \rangle\} \{\langle Rd \rangle, \} \langle Rn \rangle, \langle Rm \rangle, RRX
```

ANDS, shift or rotate by value (S == 1 && !(imm3 == 000 && imm2 == 00 && stype == 11) && Rd != 1111)

```
ANDS.W {<Rd>,} <Rn>, <Rm> // (Outside IT block, and <Rd>, <Rn>, <Rm> can be represented in T1)

ANDS{<c>}{<q} {<Rd>,} <Rn>, <Rm> {, <shift> #<amount>}

if Rd == '1111' && S == '1' then SEE "TST (register)";

d = UInt(Rd); n = UInt(Rn); m = UInt(Rm); setflags = (S == '1');
(shift_t, shift_n) = DecodeImmShift(stype, imm3:imm2);
if (d == 15 && !setflags) || n == 15 || m == 15 then UNPREDICTABLE;
// Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior, see Architectural Constraints on UNPREDICTABLE behaviors.

# **Assembler Symbols**

<Rd>

<Rn>

<Rm>

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<Rdn> Is the first general-purpose source register and the destination register, encoded in the "Rdn" field.

For encoding A1: is the general-purpose destination register, encoded in the "Rd" field. If omitted, this register is the same as <Rn>. Arm deprecates using the PC as the destination register, but if the PC is used:

- For the AND variant, the instruction is a branch to the address calculated by the operation. This is an interworking branch, see *Pseudocode description of operations on the AArch32 general-purpose registers and the PC*.
- For the ANDS variant, the instruction performs an exception return, that restores <u>PSTATE</u> from SPSR <current mode>.

For encoding T2: is the general-purpose destination register, encoded in the "Rd" field. If omitted, this register is the same as <Rn>

For encoding A1: is the first general-purpose source register, encoded in the "Rn" field. The PC can be used, but this is deprecated

For encoding T2: is the first general-purpose source register, encoded in the "Rn" field.

For encoding A1: is the second general-purpose source register, encoded in the "Rm" field. The PC can be used, but this is deprecated.

For encoding T1 and T2: is the second general-purpose source register, encoded in the "Rm" field.

<shift> Is the type of shift to be applied to the second source register, encoded in "stype":

| stype | <shift></shift> |
|-------|-----------------|
| 00    | LSL             |
| 01    | LSR             |
| 10    | ASR             |
| 11    | ROR             |
|       |                 |

<amount>

For encoding A1: is the shift amount, in the range 1 to 31 (when <shift> = LSL or ROR) or 1 to 32 (when <shift> = LSR or ASR) encoded in the "imm5" field as <amount> modulo 32.

For encoding T2: is the shift amount, in the range 1 to 31 (when <shift> = LSL or ROR) or 1 to 32 (when <shift> = LSR or ASR), encoded in the "imm3:imm2" field as <amount> modulo 32.

In T32 assembly:

- Outside an IT block, if ANDS <Rd>, <Rn>, <Rd> has <Rd> and <Rn> both in the range R0-R7, it is assembled using encoding T1 as though ANDS <Rd>, <Rn> had been written.
- Inside an IT block, if AND<c> <Rd>, <Rn>, <Rd> has <Rd> and <Rn> both in the range R0-R7, it is assembled using encoding T1 as though AND<c> <Rd>, <Rn> had been written.

To prevent either of these happening, use the .W qualifier.

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    (shifted, carry) = Shift C(R[m], shift t, shift n, PSTATE.C);
    result = R[n] AND shifted;
    if d == 15 then
                              // Can only occur for A32 encoding
        if setflags then
            ALUExceptionReturn (result);
        else
            ALUWritePC(result);
    else
        R[d] = result;
        if setflags then
            PSTATE.N = result<31>;
            PSTATE.Z = <u>IsZeroBit</u>(result);
            PSTATE.C = carry;
            // PSTATE.V unchanged
```

# **Operational information**

If CPSR.DIT is 1 and this instruction does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright \ @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# AND, ANDS (register-shifted register)

Bitwise AND (register-shifted register) performs a bitwise AND of a register value and a register-shifted register value. It writes the result to the destination register, and can optionally update the condition flags based on the result.

#### **A1**

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|-----|-----|---|---|---|---|---|
|    | != 1 | 1111 |    | 0  | 0  | 0  | 0  | 0  | 0  | 0  | S  |    | R  | 'n |    |    | R  | .d |    |    | R  | s |   | 0 | sty | γре | 1 |   | R | m |   |
|    | CC   | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |     |     |   |   |   |   |   |

### Flag setting (S == 1)

# Not flag setting (S == 0)

For more information about the CONSTRAINED UNPREDICTABLE behavior, see Architectural Constraints on UNPREDICTABLE behaviors.

# **Assembler Symbols**

| See Standard assembler syntax fields.                                    |
|--------------------------------------------------------------------------|
| See Standard assembler syntax fields.                                    |
| Is the general-purpose destination register, encoded in the "Rd" field.  |
| Is the first general-purpose source register, encoded in the "Rn" field. |
|                                                                          |

<shift> Is the type of shift to be applied to the second source register, encoded in "stype":

Is the second general-purpose source register, encoded in the "Rm" field.

| stype | <shift></shift> |
|-------|-----------------|
| 00    | LSL             |
| 01    | LSR             |
| 10    | ASR             |
| 11    | ROR             |

Is the third general-purpose source register holding a shift amount in its bottom 8 bits, encoded in the "Rs" field.

# Operation

 $< R_S >$ 

<Rm>

```
if ConditionPassed() then
    EncodingSpecificOperations();
    shift_n = UInt(R[s]<7:0>);
    (shifted, carry) = Shift_C(R[m], shift_t, shift_n, PSTATE.C);
    result = R[n] AND shifted;
    R[d] = result;
    if setflags then
        PSTATE.N = result<31>;
        PSTATE.Z = IsZeroBit(result);
        PSTATE.C = carry;
        // PSTATE.V unchanged
```

# **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
- The values of the data supplied in any of its registers.
   The values of the NZCV flags.
   The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

# В

Branch causes a branch to a target address.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ,  $\underline{T2}$ ,  $\underline{T3}$  and  $\underline{T4}$ ).

#### **A1**

cond

## Α1

```
B{<c>}{<q>} <label>
imm32 = <u>SignExtend</u>(imm24:'00', 32);
```

## **T1**

| 15 | 14 | 13 | 12 | 11 | 10   | 9   | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|----|----|----|----|------|-----|---|---|---|---|----|----|---|---|---|
| 1  | 1  | 0  | 1  |    | != 1 | 11x |   |   |   |   | im | m8 |   |   |   |
|    |    |    |    |    | CO   | nd  |   |   |   |   |    |    |   |   |   |

#### T1

```
B<c>{<q>} <label> // (Not permitted in IT block)

if cond == '1110' then SEE "UDF";
if cond == '1111' then SEE "SVC";
imm32 = SignExtend(imm8:'0', 32);
if InITBlock() then UNPREDICTABLE;
```

# **T2**

| _15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6  | 5   | 4  | 3 | 2 | 1 | 0 |
|-----|----|----|----|----|----|---|---|---|----|-----|----|---|---|---|---|
| 1   | 1  | 1  | 0  | 0  |    |   |   |   | in | nm1 | 11 |   |   |   |   |

## **T2**

```
B{<c>}{<q>} <label> // (Outside or last in IT block)

imm32 = SignExtend(imm11:'0', 32);
if InITBlock() && !LastInITBlock() then UNPREDICTABLE;
```

### **T3**

```
15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0  

1 1 1 1 0 S != 111x | imm6 | 1 0 J1 0 J2 | imm11  

cond
```

Т3

```
B<c>.W <label> // (Not permitted in IT block, and <label> can be represented in T1)

B<c>{<q>} <label> // (Not permitted in IT block)

if cond<3:1> == '111' then SEE "Related encodings";
imm32 = SignExtend(S:J2:J1:imm6:imm11:'0', 32);
if InITBlock() then UNPREDICTABLE;
```

В

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5   | 4   | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6  | 5   | 4  | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|-----|-----|---|---|---|---|----|----|----|----|----|----|---|---|---|----|-----|----|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | S  |   |   |   |   | imr | n10 |   |   |   |   | 1  | 0  | J1 | 1  | J2 |    |   |   |   | ir | nm1 | 11 |   |   |   |   |

#### **T4**

```
B{<c>}.W <label> // (<label> can be represented in T2)
B{<c>}{<q>} <label>

I1 = NOT(J1 EOR S); I2 = NOT(J2 EOR S); imm32 = <u>SignExtend</u>(S:I1:I2:imm10:imm11:'0', 32);
if InITBlock() && !LastInITBlock() then UNPREDICTABLE;
```

For more information about the CONSTRAINED UNPREDICTABLE behavior, see *Architectural Constraints on UNPREDICTABLE behaviors*. Related encodings: *Branches and miscellaneous control*.

## **Assembler Symbols**

<c> For encoding A1, T2 and T4: see Standard assembler syntax fields.

For encoding T1: see Standard assembler syntax fields. Must not be AL or omitted.

For encoding T3: see Standard assembler syntax fields. <c> must not be AL or omitted.

<q> See Standard assembler syntax fields.

<label> For encoding A1: the label of the instruction that is to be branched to. The assembler calculates the required value of the offset from the PC value of the B instruction to this label, then selects an encoding that sets imm32 to that offset.

Permitted offsets are multiples of 4 in the range –33554432 to 33554428.

For encoding T1: the label of the instruction that is to be branched to. The assembler calculates the required value of the offset from the PC value of the B instruction to this label, then selects an encoding that sets imm32 to that offset. Permitted offsets are even numbers in the range –256 to 254.

For encoding T2: the label of the instruction that is to be branched to. The assembler calculates the required value of the offset from the PC value of the B instruction to this label, then selects an encoding that sets imm32 to that offset. Permitted offsets are even numbers in the range –2048 to 2046.

For encoding T3: the label of the instruction that is to be branched to. The assembler calculates the required value of the offset from the PC value of the B instruction to this label, then selects an encoding that sets imm32 to that offset.

Permitted offsets are even numbers in the range -1048576 to 1048574.

For encoding T4: the label of the instruction that is to be branched to. The assembler calculates the required value of the offset from the PC value of the B instruction to this label, then selects an encoding that sets imm32 to that offset.

Permitted offsets are even numbers in the range –16777216 to 16777214.

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    BranchWritePC(PC + imm32, BranchType_DIR);
```

В

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

Page 44

## **BFC**

Bit Field Clear clears any number of adjacent bits at any position in a register, without affecting the other bits in the register.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| ; | 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18  | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|----|------|------|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|-----|---|---|---|---|---|---|---|---|---|
|   |    | != 1 | 1111 |    | 0  | 1  | 1  | 1  | 1  | 1  | 0  |    |    | msb | )  |    |    | R  | ld |    |    |    | lsb |   |   | 0 | 0 | 1 | 1 | 1 | 1 | 1 |
|   |    | CC   | nd   |    |    |    |    |    |    |    |    |    |    |     |    |    |    |    |    |    |    |    |     |   |   |   |   |   |   |   |   |   |

#### **A**1

```
BFC{<c>}{<q>} <Rd>, #<lsb>, #<width>

d = <u>UInt</u>(Rd); msbit = <u>UInt</u>(msb); lsbit = <u>UInt</u>(lsb);
if d == 15 then UNPREDICTABLE;
```

# **T1**

| 15 | 14 | 13 | 12 | 11 | 10  | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13  | 12 | 11 | 10 | 9 | 8 | 7  | 6  | 5   | 4 | 3 | 2   | 1 | 0 |
|----|----|----|----|----|-----|---|---|---|---|---|---|---|---|---|---|----|----|-----|----|----|----|---|---|----|----|-----|---|---|-----|---|---|
| 1  | 1  | 1  | 1  | 0  | (0) | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 0  | ir | nm3 | 3  |    | R  | d |   | im | m2 | (0) |   |   | msb |   |   |

## T1

```
BFC{<c>}{<q>} <Rd>, #<lsb>, #<width>

d = <u>UInt(Rd); msbit = <u>UInt(msb); lsbit = UInt(imm3:imm2);</u>
if d == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13</u>
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

# **Assembler Symbols**

```
See Standard assembler syntax fields.
See Standard assembler syntax fields.
Ked Standard assembler syntax fields.
Is the general-purpose destination register, encoded in the "Rd" field.
For encoding A1: is the least significant bit to be cleared, in the range 0 to 31, encoded in the "lsb" field.
For encoding T1: is the least significant bit that is to be cleared, in the range 0 to 31, encoded in the "imm3:imm2" field.
See Standard assembler syntax fields.
For encoding A1: is the least significant bit to be cleared, in the range 0 to 31, encoded in the "imm3:imm2" field.
See Standard assembler syntax fields.
```

#### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    if msbit >= lsbit then
        R[d]<msbit:lsbit> = Replicate('0', msbit-lsbit+1);
        // Other bits of R[d] are unchanged
    else
        UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If msbit < lsbit, then one of the following behaviors must occur:

• The instruction is UNDEFINED.

BFC Page 45

- The instruction executes as NOP.
- The value in the destination register is UNKNOWN.

# **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

BFC Page 46

## **BFI**

Bit Field Insert copies any number of low order bits from a register into the same number of adjacent bits at any position in the destination register.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

### Α1

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18  | 17 | 16 | 15 | 14 | 13  | 12 | 11 | 10 | 9   | 8 | 7 | 6 | 5 | 4 | 3 | 2    | 1   | 0 |
|----|------|------|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|-----|----|----|----|-----|---|---|---|---|---|---|------|-----|---|
|    | != 1 | 1111 |    | 0  | 1  | 1  | 1  | 1  | 1  | 0  |    |    | msb | )  |    |    | R  | ld. |    |    |    | lsb |   |   | 0 | 0 | 1 |   | != 1 | 111 |   |
|    | CO   | nd   |    |    |    |    |    |    |    |    |    |    |     |    |    |    |    |     |    |    |    |     |   |   |   |   |   |   | R    | n   |   |

# Α1

```
BFI{<c>}{<q>} <Rd>, <Rn>, #<lsb>, #<width>

if Rn == '1111' then SEE "BFC";
d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); msbit = <u>UInt</u>(msb); lsbit = <u>UInt</u>(lsb);
if d == 15 then UNPREDICTABLE;
```

## T1

| 15 | 14 | 13 | 12 | 11 | 10  | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2    | 1    | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6  | 5   | 4 | 3 | 2   | 1 | 0 |
|----|----|----|----|----|-----|---|---|---|---|---|---|---|------|------|---|----|----|----|----|----|----|---|---|----|----|-----|---|---|-----|---|---|
| 1  | 1  | 1  | 1  | 0  | (0) | 1 | 1 | 0 | 1 | 1 | 0 |   | != 1 | 1111 |   | 0  | İ  | mm | 3  |    | R  | d |   | im | m2 | (0) |   |   | msb |   |   |
|    |    |    |    |    |     |   |   |   |   |   |   |   | F    | 'n   |   |    |    |    |    |    |    |   |   |    |    |     |   |   |     |   |   |

#### **T1**

```
BFI{<c>}{<q>} <Rd>, <Rn>, #<lsb>, #<width>

if Rn == '1111' then SEE "BFC";

d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); msbit = <u>UInt</u>(msb); lsbit = <u>UInt</u>(imm3:imm2);

if d == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

```
See Standard assembler syntax fields.
See Standard assembler syntax fields.
Rd> Is the general-purpose destination register, encoded in the "Rd" field.
Rn> Is the general-purpose source register, encoded in the "Rn" field.
For encoding A1: is the least significant destination bit, in the range 0 to 31, encoded in the "lsb" field.
For encoding T1: is the least significant destination bit, in the range 0 to 31, encoded in the "imm3:imm2" field.
See Standard assembler syntax fields.
Rn>
Is the general-purpose source register, encoded in the "Rn" field.
For encoding A1: is the least significant destination bit, in the range 0 to 31, encoded in the "imm3:imm2" field.
See Standard assembler syntax fields.
```

# Operation

BFI Page 47

# **CONSTRAINED UNPREDICTABLE behavior**

If msbit < lsbit, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The value in the destination register is UNKNOWN.

# **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

BFI Page 48

# **BIC, BICS (immediate)**

Bitwise Bit Clear (immediate) performs a bitwise AND of a register value and the complement of an immediate value, and writes the result to the destination register.

If the destination register is not the PC, the BICS variant of the instruction updates the condition flags based on the result.

The field descriptions for <Rd> identify the encodings where the PC is permitted as the destination register. Arm deprecates any use of these encodings. However, when the destination register is the PC:

- The BIC variant of the instruction is an interworking branch, see Pseudocode description of operations on the AArch32 general-purpose registers and the PC.
- The BICS variant of the instruction performs an exception return without the use of the stack. In this case:
  - The PE branches to the address written to the PC, and restores *PSTATE* from SPSR <current mode>.
  - The PE checks SPSR\_<current\_mode> for an illegal return event. See *Illegal return events from AArch32 state*.
  - The instruction is UNDEFINED in Hyp mode.
  - The instruction is CONSTRAINED UNPREDICTABLE in User mode and System mode.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13  | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|---|---|---|-----|-----|---|---|---|---|---|
|    | != 1 | 1111 |    | 0  | 0  | 1  | 1  | 1  | 1  | 0  | S  |    | R  | 'n |    |    | R  | ld. |    |    |    |   |   |   | imn | n12 |   |   |   |   |   |
|    | СО   | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |    |    |    |   |   |   |     |     |   |   |   |   |   |

## BIC (S == 0)

```
BIC{<c>}{<q>} {<Rd>,} <Rn>, #<const>
```

#### BICS (S == 1)

```
BICS{<c>}{<q>} {<Rd>,} <Rn>, #<const>

d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); setflags = (S == '1');
(imm32, carry) = <u>A32ExpandImm C</u>(imm12, PSTATE.C);
```

## **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|----|----|---|---|---|
| 1  | 1  | 1  | 1  | 0  | i  | 0 | 0 | 0 | 0 | 1 | S |   | R | n. |   | 0  | i  | mm | 3  |    | R  | d |   |   |   |   | im | m8 |   |   |   |

# BIC (S == 0)

```
BIC{<c>}{<q>} {<Rd>,} <Rn>, #<const>
```

# BICS (S == 1)

```
BICS{<c>}{<q>} {<Rd>,} <Rn>, #<const>

d = UInt(Rd); n = UInt(Rn); setflags = (S == '1');
(imm32, carry) = T32ExpandImm C(i:imm3:imm8, PSTATE.C);
if d == 15 || n == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior, see Architectural Constraints on UNPREDICTABLE behaviors.

## **Assembler Symbols**

- <c> See Standard assembler syntax fields
- <q> See Standard assembler syntax fields.
- <Rd> For encoding A1: is the general-purpose destination register, encoded in the "Rd" field. If omitted, this register is the same as <Rn>. Arm deprecates using the PC as the destination register, but if the PC is used:

- For the BIC variant, the instruction is a branch to the address calculated by the operation. This is an interworking branch, see *Pseudocode description of operations on the AArch32 general-purpose registers and the PC*.
- For the BICS variant, the instruction performs an exception return, that restores *PSTATE* from SPSR\_<urrent\_mode>.

For encoding T1: is the general-purpose destination register, encoded in the "Rd" field. If omitted, this register is the same as <Rn>.

<Rn> For encoding A1: is the general-purpose source register, encoded in the "Rn" field. The PC can be used, but this is deprecated.

For encoding T1: is the general-purpose source register, encoded in the "Rn" field.

<const> For encoding A1: an immediate value. See *Modified immediate constants in A32 instructions* for the range of values.

For encoding T1: an immediate value. See *Modified immediate constants in T32 instructions* for the range of values.

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    result = R[n] AND NOT(imm32);
    if d == 15 then
                            // Can only occur for A32 encoding
        if setflags then
            ALUExceptionReturn (result);
        else
            ALUWritePC(result);
    else
        R[d] = result;
        if setflags then
            PSTATE.N = result<31>;
            PSTATE.Z = IsZeroBit (result);
            PSTATE.C = carry;
            // PSTATE.V unchanged
```

# **Operational information**

If CPSR.DIT is 1 and this instruction does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# **BIC, BICS (register)**

Bitwise Bit Clear (register) performs a bitwise AND of a register value and the complement of an optionally-shifted register value, and writes the result to the destination register.

If the destination register is not the PC, the BICS variant of the instruction updates the condition flags based on the result.

The field descriptions for <Rd> identify the encodings where the PC is permitted as the destination register. Arm deprecates any use of these encodings. However, when the destination register is the PC:

- The BIC variant of the instruction is an interworking branch, see Pseudocode description of operations on the AArch32 general-purpose registers and the PC.
- The BICS variant of the instruction performs an exception return without the use of the stack. In this case:
  - The PE branches to the address written to the PC, and restores *PSTATE* from SPSR <current mode>.
  - The PE checks SPSR <current mode> for an illegal return event. See *Illegal return events from AArch32 state*.
  - The instruction is UNDEFINED in Hyp mode.
  - The instruction is CONSTRAINED UNPREDICTABLE in User mode and System mode.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$  and  $\underline{T2}$ ).

#### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6   | 5  | 4 | 3 | 2  | 1 | 0 |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|-----|----|---|---|----|---|---|
|    | != 1 | 111 |    | 0  | 0  | 0  | 1  | 1  | 1  | 0  | S  |    | R  | 'n |    |    | R  | ₹d |    |    | İl | nm | 5 |   | sty | ре | 0 |   | Rı | m |   |
|    | СО   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |     |    |   |   |    |   |   |

BIC, rotate right with extend (S == 0 && imm5 == 00000 && stype == 11)

```
BIC{\langle c \rangle}{\langle q \rangle} {\langle Rd \rangle, \rangle \langle Rn \rangle, \langle Rm \rangle, RRX}
```

BIC, shift or rotate by value (S == 0 && !(imm5 == 00000 && stype == 11))

```
BIC{<c>}{<q>} {<Rd>,} <Rn>, <Rm> {, <shift> #<amount>}
```

BICS, rotate right with extend (S == 1 && imm5 == 00000 && stype == 11)

```
BICS{<c>}{<q>} {<Rd>,} <Rn>, <Rm>, RRX
```

BICS, shift or rotate by value (S == 1 && !(imm5 == 00000 && stype == 11))

```
BICS{<c>}{<q>} {<Rd>,} <Rn>, <Rm> {, <shift> #<amount>}

d = UInt(Rd); n = UInt(Rn); m = UInt(Rm); setflags = (S == '1');
(shift_t, shift_n) = DecodeImmShift(stype, imm5);
```

#### T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3 | 2 | 1   | 0 |
|----|----|----|----|----|----|---|---|---|---|---|----|---|---|-----|---|
| 0  | 1  | 0  | 0  | 0  | 0  | 1 | 1 | 1 | 0 |   | Rm |   |   | Rdn |   |

**T1** 

```
BIC<c>{<q>} {<Rdn>,} <Rdn>, <Rm> // (Inside IT block)

BICS{<q>} {<Rdn>,} <Rdn>, <Rm> // (Outside IT block)

d = UInt(Rdn); n = UInt(Rdn); m = UInt(Rm); setflags = !InITBlock();
(shift_t, shift_n) = (SRType_LSL, 0);
```

**T2** 

| _1 | 5 1 | 4 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6  | 5   | 4   | 3 | 2  | 1 | 0 |
|----|-----|---|----|----|----|----|---|---|---|---|---|---|---|---|----|---|-----|----|----|----|----|----|---|---|----|----|-----|-----|---|----|---|---|
| 1  | •   | 1 | 1  | 0  | 1  | 0  | 1 | 0 | 0 | 0 | 1 | S |   | R | ≀n |   | (0) | i  | mm | 3  |    | R  | d |   | im | m2 | stv | /pe |   | Rı | m |   |

```
BIC, rotate right with extend (S == 0 && imm3 == 000 && imm2 == 00 && stype == 11)
```

```
BIC{\langle c \rangle}{\langle q \rangle} {\langle Rd \rangle, \rangle \langle Rn \rangle, \langle Rm \rangle, RRX}
```

BIC, shift or rotate by value (S == 0 && !(imm3 == 000 && imm2 == 00 && stype == 11))

BICS, rotate right with extend (S == 1 && imm3 == 000 && imm2 == 00 && stype == 11)

```
BICS{\langle c \rangle}{\langle q \rangle} {\langle Rd \rangle, \rangle \langle Rn \rangle, \langle Rm \rangle, RRX}
```

BICS, shift or rotate by value (S == 1 && !(imm3 == 000 && imm2 == 00 && stype == 11))

```
BICS.W {<Rd>,} <Rn>, <Rm> // (Outside IT block, and <Rd>, <Rn>, <Rm> can be represented in T1)

BICS{<c>}{<q>} {<Rd>,} <Rn>, <Rm> {, <shift> #<amount>}

d = UInt(Rd); n = UInt(Rn); m = UInt(Rm); setflags = (S == '1');
(shift_t, shift_n) = DecodeImmShift(stype, imm3:imm2);
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior, see Architectural Constraints on UNPREDICTABLE behaviors.

## **Assembler Symbols**

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<Rdn> Is the first general-purpose source register and the destination register, encoded in the "Rdn" field.

<Rd> For encoding A1: is the general-purpose destination register, encoded in the "Rd" field. If omitted, this register is the same as <Rn>. Arm deprecates using the PC as the destination register, but if the PC is used:

- For the BIC variant, the instruction is a branch to the address calculated by the operation. This is an interworking branch, see *Pseudocode description of operations on the AArch32 general-purpose registers and the PC*.
- For the BICS variant, the instruction performs an exception return, that restores *PSTATE* from SPSR\_<current\_mode>.

For encoding T2: is the general-purpose destination register, encoded in the "Rd" field. If omitted, this register is the same as <Rn>.

For encoding A1: is the first general-purpose source register, encoded in the "Rn" field. The PC can be used, but this is deprecated.

For encoding T2: is the first general-purpose source register, encoded in the "Rn" field.

For encoding A1: is the second general-purpose source register, encoded in the "Rm" field. The PC can be used, but this is deprecated.

For encoding T1 and T2: is the second general-purpose source register, encoded in the "Rm" field.

<shift> Is the type of shift to be applied to the second source register, encoded in "stype":

| stype | <shift></shift> |
|-------|-----------------|
| 00    | LSL             |
| 01    | LSR             |
| 10    | ASR             |
| 11    | ROR             |
|       |                 |

<amount>

<Rn>

<Rm>

For encoding A1: is the shift amount, in the range 1 to 31 (when <shift> = LSL or ROR) or 1 to 32 (when <shift> = LSR or ASR), encoded in the "imm5" field as <amount> modulo 32.

For encoding T2: is the shift amount, in the range 1 to 31 (when <shift> = LSL or ROR) or 1 to 32 (when <shift> = LSR or ASR), encoded in the "imm3:imm2" field as <amount> modulo 32.

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    (shifted, carry) = Shift_C(R[m], shift_t, shift_n, PSTATE.C);
    result = R[n] AND NOT(shifted);
    if d == 15 then
                             // Can only occur for A32 encoding
        if setflags then
            ALUExceptionReturn(result);
        else
            ALUWritePC (result);
    else
        R[d] = result;
        if setflags then
            PSTATE.N = result<31>;
            PSTATE.Z = <u>IsZeroBit</u>(result);
            PSTATE.C = carry;
            // PSTATE.V unchanged
```

# **Operational information**

If CPSR.DIT is 1 and this instruction does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright \\ @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# **BIC, BICS (register-shifted register)**

Bitwise Bit Clear (register-shifted register) performs a bitwise AND of a register value and the complement of a register-shifted register value. It writes the result to the destination register, and can optionally update the condition flags based on the result.

#### **A1**

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5  | 4 | 3 | 2 | 1 | 0 |
|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|-----|----|---|---|---|---|---|
|    | != 1 | 1111 |    | 0  | 0  | 0  | 1  | 1  | 1  | 0  | S  |    | R  | 'n |    |    | R  | .d |    |    | R  | s |   | 0 | sty | ре | 1 |   | R | m |   |
|    | CC   | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |     |    |   |   |   |   |   |

### Flag setting (S == 1)

```
BICS{<c>}{<q>} {<Rd>,} {<Rn>,} {<Rm>,} {<shift>} {<Rs>}
```

#### Not flag setting (S == 0)

For more information about the CONSTRAINED UNPREDICTABLE behavior, see Architectural Constraints on UNPREDICTABLE behaviors.

# **Assembler Symbols**

| <c> See</c> | Standard assembler syntax fi | elds. |
|-------------|------------------------------|-------|
|             |                              |       |

<q> See Standard assembler syntax fields.

<Rd> Is the general-purpose destination register, encoded in the "Rd" field.

<Rn> Is the first general-purpose source register, encoded in the "Rn" field.

<Rm> Is the second general-purpose source register, encoded in the "Rm" field.

<shift> Is the type of shift to be applied to the second source register, encoded in "stype":

| stype | <shift></shift> |
|-------|-----------------|
| 0.0   | LSL             |
| 01    | LSR             |
| 10    | ASR             |
| 11    | ROR             |

<Rs> Is the general-purpose source register holding a shift amount in its bottom 8 bits, encoded in the "Rs" field.

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    shift_n = UInt(R[s]<7:0>);
    (shifted, carry) = Shift_C(R[m], shift_t, shift_n, PSTATE.C);
    result = R[n] AND NOT(shifted);
    R[d] = result;
    if setflags then
        PSTATE.N = result<31>;
        PSTATE.Z = IsZeroBit(result);
        PSTATE.C = carry;
        // PSTATE.V unchanged
```

# **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
- The values of the data supplied in any of its registers.
   The values of the NZCV flags.
   The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

### **BKPT**

Breakpoint causes a Breakpoint Instruction exception.

Breakpoint is always unconditional, even when inside an IT block.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 30 29 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14  | 13  | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1  | 0_ |
|-------------|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|---|---|---|---|---|---|---|----|----|----|
| != 1111     | 0  | 0  | 0  | 1  | 0  | 0  | 1  | 0  |    |    |    |    |    | imn | n12 |    |    |    |   |   | 0 | 1 | 1 | 1 |   | im | m4 |    |
|             |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |    |    |    |   |   |   |   |   |   |   |    |    |    |

cond

# **A**1

```
BKPT{<q>} {#}<imm>
imm16 = imm12:imm4;
if cond != '1110' then UNPREDICTABLE; // BKPT must be encoded with AL condition
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If cond != '1110', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- · The instruction executes unconditionally.
- The instruction executes conditionally.

## T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4   | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|-----|----|---|---|---|
| 1  | 0  | 1  | 1  | 1  | 1  | 1 | 0 |   |   |   | imı | m8 |   |   |   |

### **T1**

```
BKPT{<q>} {#}<imm>
imm16 = ZeroExtend(imm8, 16);
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

# **Assembler Symbols**

<q>

See Standard assembler syntax fields. An BKPT instruction must be unconditional.

<imm>

For encoding A1: is a 16-bit unsigned immediate, in the range 0 to 65535, encoded in the "imm12:imm4" field. This value:

- Is recorded in the Comment field of ESR\_Elx.ISS if the Software Breakpoint Instruction exception is taken to an
  exception level that is using AArch64.
- · Is ignored otherwise.

For encoding T1: is a 8-bit unsigned immediate, in the range 0 to 255, encoded in the "imm8" field. This value:

- Is recorded in the Comment field of *ESR\_Elx*.ISS if the Software Breakpoint Instruction exception is taken to an exception level that is using AArch64.
- Is ignored otherwise.

# Operation

```
EncodingSpecificOperations();
AArch32.SoftwareBreakpoint(imm16);
```

BKPT Page 56

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5 ; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

BKPT Page 57

# **BL, BLX (immediate)**

Branch with Link calls a subroutine at a PC-relative address, and setting LR to the return address.

Branch with Link and Exchange Instruction Sets (immediate) calls a subroutine at a PC-relative address, setting LR to the return address, and changes the instruction set from A32 to T32, or from T32 to A32.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$  and  $\underline{A2}$ ) and T32 ( $\underline{T1}$  and  $\underline{T2}$ ).

### **A1**

| 31 30 29 28 | 27 26 | 25 | 24 | 23 | 22 2 | 21 2 | 0 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12  | 11  | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|-------|----|----|----|------|------|------|----|----|----|----|----|----|-----|-----|----|---|---|---|---|---|---|---|---|---|---|
| != 1111     | 1 0   | 1  | 1  |    |      |      |      |    |    |    |    |    |    | imr | n24 |    |   |   |   |   |   |   |   |   |   |   |
| aand        |       |    |    |    |      |      |      |    |    |    |    |    |    |     |     |    |   |   |   |   |   |   |   |   |   |   |

cond

#### Α1

```
BL{<c>}{<q>} <label>
imm32 = <u>SignExtend</u>(imm24:'00', 32); targetInstrSet = <u>InstrSet_A32</u>;
```

#### **A2**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12  | 11  | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 1  | Н  |    |    |    |    |    |    |    |    |    |    |    | imn | n24 |    |   |   |   |   |   |   |   |   |   |   |
|    | CC | nd |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |    |   |   |   |   |   |   |   |   |   |   |

```
BLX{<c>}{<q>} <label>
imm32 = SignExtend(imm24:H:'0', 32); targetInstrSet = InstrSet T32;
```

**T1** 

**A2** 

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5   | 4   | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6  | 5   | 4  | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|-----|-----|---|---|---|---|----|----|----|----|----|----|---|---|---|----|-----|----|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | S  |   |   |   |   | imn | n10 |   |   |   |   | 1  | 1  | J1 | 1  | J2 |    |   |   |   | ir | nm′ | 11 |   |   |   |   |

T1

**T2** 

T2

```
BLX{<c>}{<q>} <label>

if H == '1' then UNDEFINED;
I1 = NOT(J1 EOR S); I2 = NOT(J2 EOR S); imm32 = SignExtend(S:I1:I2:imm10H:imm10L:'00', 32);
targetInstrSet = InstrSet_A32;
if InITBlock() && !LastInITBlock() then UNPREDICTABLE;
```

For more information about the CONSTRAINED UNPREDICTABLE behavior, see Architectural Constraints on UNPREDICTABLE behaviors.

# **Assembler Symbols**

<c> For encoding A1, T1 and T2: see Standard assembler syntax fields.

For encoding A2: see Standard assembler syntax fields. <c> must be AL or omitted.

<q> See Standard assembler syntax fields.

<label> For encoding A1: the label of the instruction that is to be branched to. The assembler calculates the required value of the offset from the PC value of the BL instruction to this label, then selects an encoding that sets imm32 to that offset.

Permitted offsets are multiples of 4 in the range -33554432 to 33554428.

For encoding A2: the label of the instruction that is to be branched to. The assembler calculates the required value of the offset from the PC value of the BLX instruction to this label, then selects an encoding with imm32 set to that offset.

Permitted offsets are even numbers in the range -33554432 to 33554430.

For encoding T1: the label of the instruction that is to be branched to.

The assembler calculates the required value of the offset from the PC value of the BL instruction to this label, then selects an encoding with imm32 set to that offset.

Permitted offsets are even numbers in the range –16777216 to 16777214.

For encoding T2: the label of the instruction that is to be branched to.

The assembler calculates the required value of the offset from the Align(PC, 4) value of the BLX instruction to this label, then selects an encoding with imm32 set to that offset.

Permitted offsets are multiples of 4 in the range –16777216 to 16777212.

# Operation

 $In ternal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ time stamp:\ 2019-03-28T07:59$ 

 $Copyright \ @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# **BLX** (register)

Branch with Link and Exchange (register) calls a subroutine at an address specified in the register, and if necessary changes to the instruction set indicated by bit[0] of the register value. If the value in bit[0] is 0, the instruction set after the branch will be A32. If the value in bit[0] is 1, the instruction set after the branch will be T32.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19  | 18  | 17  | 16  | 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|--------|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|---|---|---|---|---|---|---|---|
| !: | = 1111 |    | 0  | 0  | 0  | 1  | 0  | 0  | 1  | 0  | (1) | (1) | (1) | (1) | (1) | (1) | (1) | (1) | (1) | (1) | (1) | (1) | 0 | 0 | 1 | 1 |   | R | m |   |
|    | cond   |    |    |    |    |    |    |    |    |    |     |     |     |     |     |     |     |     |     |     |     |     |   |   |   |   |   |   |   |   |

## Α1

```
BLX{<c>}{<q>} <Rm>
m = UInt(Rm);
if m == 15 then UNPREDICTABLE;
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | - |     |     | -   |
|----|----|----|----|----|----|---|---|---|---|---|---|---|-----|-----|-----|
| 0  | 1  | 0  | 0  | 0  | 1  | 1 | 1 | 1 |   | R | m |   | (0) | (0) | (0) |

#### T1

```
BLX{<c>}{<q>} <Rm>

m = <u>UInt</u>(Rm);
if m == 15 then UNPREDICTABLE;
if InITBlock() && !LastInITBlock() then UNPREDICTABLE;
```

For more information about the CONSTRAINED UNPREDICTABLE behavior, see Architectural Constraints on UNPREDICTABLE behaviors.

# **Assembler Symbols**

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<Rm> Is the general-purpose register holding the address to be branched to, encoded in the "Rm" field.

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    target = R[m];
    if CurrentInstrSet() == InstrSet A32 then
        next_instr_addr = PC - 4;
        LR = next_instr_addr;
    else
        next_instr_addr = PC - 2;
        LR = next_instr_addr<31:1> : '1';
    BXWritePC(target, BranchType INDCALL);
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# BX

Branch and Exchange causes a branch to an address and instruction set specified by a register.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

### **A1**

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19  | 18  | 17  | 16  | 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|------|------|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|---|---|---|---|---|---|---|---|
|    | != 1 | 1111 |    | 0  | 0  | 0  | 1  | 0  | 0  | 1  | 0  | (1) | (1) | (1) | (1) | (1) | (1) | (1) | (1) | (1) | (1) | (1) | (1) | 0 | 0 | 0 | 1 |   | R | m |   |
|    | СО   | nd   |    |    |    |    |    |    |    |    |    |     |     |     |     |     |     |     |     |     |     |     |     |   |   |   |   |   |   |   |   |

# **A**1

```
BX{<c>}{<q>} <Rm>
m = <u>UInt</u> (Rm);
```

### **T1**

**T1** 

|   |   |   |   |   | 10 |   |   |   | <br> |   | <br> |     |     |
|---|---|---|---|---|----|---|---|---|------|---|------|-----|-----|
| 0 | 1 | 0 | 0 | 0 | 1  | 1 | 1 | 0 | R    | m | (0)  | (0) | (0) |

```
BX{<c>}{<q>} <Rm>

m = UInt(Rm);
if InITBlock() && !LastInITBlock() then UNPREDICTABLE;
```

For more information about the CONSTRAINED UNPREDICTABLE behavior, see Architectural Constraints on UNPREDICTABLE behaviors.

# **Assembler Symbols**

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<Rm> For encoding A1: is the general-purpose register holding the address to be branched to, encoded in the "Rm" field. The PC can be used

For encoding T1: is the general-purpose register holding the address to be branched to, encoded in the "Rm" field. The PC can be used.

If <Rm> is the PC at a non word-aligned address, it results in UNPREDICTABLE behavior because the address passed to the BXWritePC() pseudocode function has bits<1:0> = '10'.

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    BXWritePC(R[m], BranchType_INDIR);
```

BX

 $In ternal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ time stamp:\ 2019-03-28T07:59$ 

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

Page 61

# **BXJ**

Branch and Exchange, previously Branch and Exchange Jazelle.

In Armv8, BXJ behaves as a BX instruction, see BX. This means it causes a branch to an address and instruction set specified by a register.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

|   | 31 30 | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19  | 18  | 17  | 16  | 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|---|-------|-----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|---|---|---|---|---|----|---|---|
|   | != 1  | 111 |    | 0  | 0  | 0  | 1  | 0  | 0  | 1  | 0  | (1) | (1) | (1) | (1) | (1) | (1) | (1) | (1) | (1) | (1) | (1) | (1) | 0 | 0 | 1 | 0 |   | Rı | m |   |
| Ī | COI   | nd  |    |    |    |    |    |    |    |    |    |     |     |     |     |     |     |     |     |     |     |     |     |   |   |   |   |   |    |   |   |

#### Α1

```
BXJ{<c>}{<q>} <Rm>
m = UInt(Rm);
if m == 15 then UNPREDICTABLE;
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13  | 12 | 11  | 10  | 9   | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|-----|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 1  | 1  | 1  | 1  | 0  | 0  | 1 | 1 | 1 | 1 | 0 | 0 |   | R | m |   | 1  | 0  | (0) | 0  | (1) | (1) | (1) | (1) | (0) | (0) | (0) | (0) | (0) | (0) | (0) | (0) |

# T1

```
BXJ{<c>}{<q>} <Rm>

m = UInt(Rm);
if m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
if InITBlock() && !LastInITBlock() then UNPREDICTABLE;
```

For more information about the CONSTRAINED UNPREDICTABLE behavior, see Architectural Constraints on UNPREDICTABLE behaviors.

# **Assembler Symbols**

<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.

<Rm> Is the general-purpose register holding the address to be branched to, encoded in the "Rm" field.

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    BXWritePC(R[m], BranchType_INDIR);
```

BXJ

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

Page 62

# CBNZ, CBZ

Compare and Branch on Nonzero and Compare and Branch on Zero compare the value in a register with zero, and conditionally branch forward a constant value. They do not affect the condition flags.

### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6  | 5  | 4 | 3 | 2 | 1  | 0 |
|----|----|----|----|----|----|---|---|---|----|----|---|---|---|----|---|
| 1  | 0  | 1  | 1  | ор | 0  | i | 1 |   | İI | mm | 5 |   |   | Rn |   |

### CBNZ (op == 1)

```
CBNZ\{ < q > \} < Rn > , < label >
```

#### CBZ (op == 0)

```
CBZ{<q>} <Rn>, <label>
n = UInt(Rn); imm32 = ZeroExtend(i:imm5:'0', 32); nonzero = (op == '1');
if InITBlock() then UNPREDICTABLE;
```

For more information about the CONSTRAINED UNPREDICTABLE behavior, see Architectural Constraints on UNPREDICTABLE behaviors.

# **Assembler Symbols**

<q> See Standard assembler syntax fields.

<Rn> Is the general-purpose register to be tested, encoded in the "Rn" field.

Is the program label to be conditionally branched to. Its offset from the PC, a multiple of 2 and in the range 0 to 126, is encoded

as "i:imm5" times 2.

# Operation

```
EncodingSpecificOperations();
if nonzero != IsZero(R[n]) then
    BranchWritePC(PC + imm32, BranchType_DIR);
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

CBNZ, CBZ Page 63

# **CLREX**

Clear-Exclusive clears the local monitor of the executing PE.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

## **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19  | 18  | 17  | 16  | 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3   | 2   | 1   | 0   |
|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|---|---|---|---|-----|-----|-----|-----|
| 1  | 1  | 1  | 1  | 0  | 1  | 0  | 1  | 0  | 1  | 1  | 1  | (1) | (1) | (1) | (1) | (1) | (1) | (1) | (1) | (0) | (0) | (0) | (0) | 0 | 0 | 0 | 1 | (1) | (1) | (1) | (1) |

#### **A1**

```
\texttt{CLREX}\{<_{\texttt{C}}\}\{<_{\texttt{q}}>\}
```

// No additional decoding required

# T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3   | 2   | 1   | 0   | 15 | 14 | 13  | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3   | 2   | 1   | 0   |
|----|----|----|----|----|----|---|---|---|---|---|---|-----|-----|-----|-----|----|----|-----|----|-----|-----|-----|-----|---|---|---|---|-----|-----|-----|-----|
| 1  | 1  | 1  | 1  | 0  | 0  | 1 | 1 | 1 | 0 | 1 | 1 | (1) | (1) | (1) | (1) | 1  | 0  | (0) | 0  | (1) | (1) | (1) | (1) | 0 | 0 | 1 | 0 | (1) | (1) | (1) | (1) |

## T1

```
CLREX {<c>} {<q>}
```

// No additional decoding required

For more information about the CONSTRAINED UNPREDICTABLE behavior, see Architectural Constraints on UNPREDICTABLE behaviors.

# **Assembler Symbols**

<c> For encoding A1: see Standard assembler syntax fields. Must be AL or omitted.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    ClearExclusiveLocal(ProcessorID());
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

CLREX Page 64

## CLZ

Count Leading Zeros returns the number of binary zero bits before the first binary one bit in a value.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

### **A1**

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19  | 18  | 17  | 16  | 15 | 14 | 13  | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|------|------|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|----|----|-----|----|-----|-----|-----|-----|---|---|---|---|---|----|---|---|
|    | != 1 | 1111 |    | 0  | 0  | 0  | 1  | 0  | 1  | 1  | 0  | (1) | (1) | (1) | (1) |    | R  | ld. |    | (1) | (1) | (1) | (1) | 0 | 0 | 0 | 1 |   | Rı | m |   |
|    | CC   | ond  |    |    |    |    |    |    |    |    |    |     |     |     |     |    |    |     |    |     |     |     |     |   |   |   |   |   |    |   |   |

## Α1

```
CLZ {<c>} {<q>} <Rd>, <Rm>

d = <u>UInt</u>(Rd);  m = <u>UInt</u>(Rm);
if d == 15 || m == 15 then UNPREDICTABLE;
```

# **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 1 | 0 | 1 | 0 | 1 | 1 |   | R | ≀n |   | 1  | 1  | 1  | 1  |    | Rd | t |   | 1 | 0 | 0 | 0 |   | Rı | m |   |

## T1

```
CLZ{<c>}{<q>} <Rd>, <Rm>
d = <u>UInt</u>(Rd);  m = <u>UInt</u>(Rm);  n = <u>UInt</u>(Rn);
if m != n || d == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

### **CONSTRAINED UNPREDICTABLE behavior**

If m != n, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- · The instruction executes as NOP.
- The instruction executes as described, with no change to its behavior and no additional side effects.
- The instruction executes with the additional decode: m = UInt(Rn);.
- The value in the destination register is UNKNOWN.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

# **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
```

<q> See Standard assembler syntax fields.

<Rd> Is the general-purpose destination register, encoded in the "Rd" field.

<Rm> For encoding A1: is the general-purpose source register, encoded in the "Rm" field.

For encoding T1: is the general-purpose source register, encoded in the "Rm" field. It must be encoded with an identical value in the "Rn" field.

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    result = CountLeadingZeroBits(R[m]);
    R[d] = result<31:0>;
```

CLZ Page 65

# **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

CLZ Page 66

# CMN (immediate)

Compare Negative (immediate) adds a register value and an immediate value. It updates the condition flags based on the result, and discards the result.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**



# **A**1

```
CMN{<c>}{<q>} <Rn>, #<const>

n = UInt(Rn); imm32 = A32ExpandImm(imm12);
```

### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13  | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0_ |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|-----|----|----|----|---|---|---|---|---|----|----|---|---|----|
| 1  | 1  | 1  | 1  | 0  | i  | 0 | 1 | 0 | 0 | 0 | 1 |   | R | ≀n |   | 0  | i  | mm: | 3  | 1  | 1  | 1 | 1 |   |   |   | im | m8 |   |   |    |

#### **T1**

```
CMN{<c>}{<q>} <Rn>, #<const>

n = <u>UInt</u>(Rn); imm32 = <u>T32ExpandImm</u>(i:imm3:imm8);
if n == 15 then UNPREDICTABLE;
```

For more information about the CONSTRAINED UNPREDICTABLE behavior, see Architectural Constraints on UNPREDICTABLE behaviors.

# **Assembler Symbols**

| <c></c>         | See Standard assembler syntax fields.                                                                                           |
|-----------------|---------------------------------------------------------------------------------------------------------------------------------|
| <q></q>         | See Standard assembler syntax fields.                                                                                           |
| <rn></rn>       | For encoding A1: is the general-purpose source register, encoded in the "Rn" field. The PC can be used, but this is deprecated. |
|                 | For encoding T1: is the general-purpose source register, encoded in the "Rn" field.                                             |
| <const></const> | For encoding A1: an immediate value. See <i>Modified immediate constants in A32 instructions</i> for the range of values.       |
|                 | For encoding T1: an immediate value. See <i>Modified immediate constants in T32 instructions</i> for the range of values.       |

# Operation

```
if <u>ConditionPassed()</u> then
    EncodingSpecificOperations();
    (result, nzcv) = <u>AddWithCarry(R[n], imm32, '0');</u>
    PSTATE.<N,Z,C,V> = nzcv;
```

# **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5 ; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

# **CMN** (register)

Compare Negative (register) adds a register value and an optionally-shifted register value. It updates the condition flags based on the result, and discards the result.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1 and T2).

# **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15  | 14  | 13  | 12  | 11 | 10 | 9   | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|----|----|-----|---|---|-----|-----|---|---|---|---|---|
|    | != 1 | 111 |    | 0  | 0  | 0  | 1  | 0  | 1  | 1  | 1  |    | R  | ln |    | (0) | (0) | (0) | (0) |    | ir | nm: | 5 |   | sty | /ре | 0 |   | R | m |   |
|    | СО   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |    |    |     |   |   |     |     |   |   |   |   |   |

Rotate right with extend (imm5 == 00000 && stype == 11)

```
CMN{\langle c \rangle} {\langle q \rangle} \langle Rn \rangle, \langle Rm \rangle, RRX
```

Shift or rotate by value (!(imm5 == 00000 && stype == 11))

```
CMN{<c>}{<q>} <Rn>, <Rm> {, <shift> #<amount>}

n = <u>UInt</u>(Rn);  m = <u>UInt</u>(Rm);
(shift_t, shift_n) = <u>DecodeImmShift</u>(stype, imm5);
```

# **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3 | 2 | 1  | 0 |
|----|----|----|----|----|----|---|---|---|---|---|----|---|---|----|---|
| 0  | 1  | 0  | 0  | 0  | 0  | 1 | 0 | 1 | 1 |   | Rm |   |   | Rn |   |

#### **T1**

```
CMN{<c>}{<q>} <Rn>, <Rm>
n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
(shift_t, shift_n) = (<u>SRType LSL</u>, 0);
```

## **T2**

|   |   |   |   |   |   |   |   |   |   |   |   | <br> |   | <br> |   |     |   |   |   |   |   |     |    | 5    |    | <br> |   |  |
|---|---|---|---|---|---|---|---|---|---|---|---|------|---|------|---|-----|---|---|---|---|---|-----|----|------|----|------|---|--|
| 1 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | R    | n | (0)  | i | mm: | 3 | 1 | 1 | 1 | 1 | imı | m2 | styp | ре | R    | m |  |

Rotate right with extend (imm3 == 000 && imm2 == 00 && stype == 11)

```
CMN{\langle c \rangle}{\langle q \rangle} \langle Rn \rangle, \langle Rm \rangle, RRX
```

Shift or rotate by value (!(imm3 == 000 && imm2 == 00 && stype == 11))

```
CMN{<c>}.W <Rn>, <Rm> // (<Rn>, <Rm> can be represented in T1)

CMN{<c>}{<q>} <Rn>, <Rm> {, <shift> #<amount>}

n = UInt(Rn); m = UInt(Rm);
(shift_t, shift_n) = DecodeImmShift(stype, imm3:imm2);
if n == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior, see Architectural Constraints on UNPREDICTABLE behaviors.

# **Assembler Symbols**

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<Rn> For encoding A1: is the first general-purpose source register, encoded in the "Rn" field. The PC can be used, but this is

deprecated.

For encoding T1 and T2: is the first general-purpose source register, encoded in the "Rn" field.

<Rm> For encoding A1: is the second general-purpose source register, encoded in the "Rm" field. The PC can be used, but this is

deprecated.

For encoding T1 and T2: is the second general-purpose source register, encoded in the "Rm" field.

<shift> Is the type of shift to be applied to the second source register, encoded in "stype":

| stype | <shift></shift> |
|-------|-----------------|
| 0.0   | LSL             |
| 01    | LSR             |
| 10    | ASR             |
| 11    | ROR             |

<amount>

For encoding A1: is the shift amount, in the range 1 to 31 (when <shift> = LSL or ROR) or 1 to 32 (when <shift> = LSR or ASR) encoded in the "imm5" field as <amount> modulo 32.

For encoding T2: is the shift amount, in the range 1 to 31 (when <shift> = LSL or ROR) or 1 to 32 (when <shift> = LSR or ASR), encoded in the "imm3:imm2" field as <amount> modulo 32.

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    shifted = Shift(R[m], shift_t, shift_n, PSTATE.C);
    (result, nzcv) = AddWithCarry(R[n], shifted, '0');
    PSTATE.<N,Z,C,V> = nzcv;
```

## **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ time stamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# CMN (register-shifted register)

Compare Negative (register-shifted register) adds a register value and a register-shifted register value. It updates the condition flags based on the result, and discards the result.

#### **A1**

| 3 | 1 | 30  | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15  | 14  | 13  | 12  | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|---|---|-----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|----|----|---|---|---|-----|-----|---|---|---|---|---|
|   | ! | = 1 | 111 |    | 0  | 0  | 0  | 1  | 0  | 1  | 1  | 1  |    | R  | ln |    | (0) | (0) | (0) | (0) |    | R  | s |   | 0 | sty | γре | 1 |   | R | m |   |
|   |   | CO  | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |    |    |   |   |   |     |     |   |   |   |   |   |

#### **A**1

```
CMN{<c>}{<q>} <Rn>, <Rm>, <type> <Rs>

n = <u>UInt</u>(Rn);  m = <u>UInt</u>(Rm);  s = <u>UInt</u>(Rs);
shift_t = <u>DecodeRegShift</u>(stype);
if n == 15 || s == 15 then UNPREDICTABLE;
```

For more information about the CONSTRAINED UNPREDICTABLE behavior, see Architectural Constraints on UNPREDICTABLE behaviors.

# **Assembler Symbols**

| <c></c> | See | Standard | assembler s | yntax f | ìelds. |
|---------|-----|----------|-------------|---------|--------|
|         |     |          |             |         |        |

<q> See Standard assembler syntax fields.

<Rn> Is the first general-purpose source register, encoded in the "Rn" field.

<Rm> Is the second general-purpose source register, encoded in the "Rm" field.

<type> Is the type of shift to be applied to the second source register, encoded in "stype":

| stype | <type></type> |
|-------|---------------|
| 0.0   | LSL           |
| 01    | LSR           |
| 10    | ASR           |
| 11    | ROR           |

Is the third general-purpose source register holding a shift amount in its bottom 8 bits, encoded in the "Rs" field.

# Operation

 $\langle Rs \rangle$ 

# **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - $\circ$   $\;$  The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5 ; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

# CMP (immediate)

Compare (immediate) subtracts an immediate value from a register value. It updates the condition flags based on the result, and discards the result.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$  and  $\underline{T2}$ ).

### **A1**



# Α1

```
CMP{<c>}{<q>} <Rn>, #<const>

n = UInt(Rn); imm32 = A32ExpandImm(imm12);
```

### T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6 | 5 | 4   | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|----|---|---|---|---|-----|----|---|---|---|
| 0  | 0  | 1  | 0  | 1  |    | Rn |   |   |   |   | imı | m8 |   |   |   |

#### **T1**

```
CMP{<c>}{<q>} <Rn>, #<imm8>
n = UInt(Rn); imm32 = ZeroExtend(imm8, 32);
```

## **T2**

| 1 | 5 1 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13  | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|---|-----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|-----|----|----|----|---|---|---|---|---|----|----|---|---|---|
| 1 |     | 1  | 1  | 1  | 0  | i  | 0 | 1 | 1 | 0 | 1 | 1 |   | R | 'n |   | 0  | i  | mm: | 3  | 1  | 1  | 1 | 1 |   |   |   | im | m8 |   |   |   |

#### **T2**

```
CMP{<c>}.W <Rn>, #<const> // (<Rd>, <const> can be represented in T1)

CMP{<c>}{<q>} <Rn>, #<const>

n = UInt(Rn); imm32 = T32ExpandImm(i:imm3:imm8);
if n == 15 then UNPREDICTABLE;
```

For more information about the CONSTRAINED UNPREDICTABLE behavior, see Architectural Constraints on UNPREDICTABLE behaviors.

## **Assembler Symbols**

| <c></c>         | See Standard assembler syntax fields.                                                                                           |
|-----------------|---------------------------------------------------------------------------------------------------------------------------------|
| <q></q>         | See Standard assembler syntax fields.                                                                                           |
| <rn></rn>       | For encoding A1: is the general-purpose source register, encoded in the "Rn" field. The PC can be used, but this is deprecated. |
|                 | For encoding T1: is a general-purpose source register, encoded in the "Rn" field.                                               |
|                 | For encoding T2: is the general-purpose source register, encoded in the "Rn" field.                                             |
| <imm8></imm8>   | Is a 8-bit unsigned immediate, in the range 0 to 255, encoded in the "imm8" field.                                              |
| <const></const> | For encoding A1: an immediate value. See <i>Modified immediate constants in A32 instructions</i> for the range of values.       |
|                 | For encoding T2: an immediate value. See <i>Modified immediate constants in T32 instructions</i> for the range of values.       |

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    (result, nzcv) = AddWithCarry(R[n], NOT(imm32), '1');
    PSTATE.<N,Z,C,V> = nzcv;
```

## **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - $\circ$   $\;$  The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright \\ @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# **CMP** (register)

Compare (register) subtracts an optionally-shifted register value from a register value. It updates the condition flags based on the result, and discards the result.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1, T2 and T3).

#### **A1**

| 3 | 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15  | 14  | 13  | 12  | 11 | 10 | 9  | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|---|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|----|----|----|---|---|-----|-----|---|---|---|---|---|
|   |    | != 1 | 1111 |    | 0  | 0  | 0  | 1  | 0  | 1  | 0  | 1  |    | R  | 'n |    | (0) | (0) | (0) | (0) |    | İI | ηm | 5 |   | sty | /ре | 0 |   | R | m |   |
|   |    | СО   | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |    |    |    |   |   |     |     |   |   |   |   |   |

## Rotate right with extend (imm5 == 00000 && stype == 11)

```
CMP{\langle c \rangle} {\langle q \rangle} \langle Rn \rangle, \langle Rm \rangle, RRX
```

## Shift or rotate by value (!(imm5 == 00000 && stype == 11))

```
CMP{<c>}{<q>} <Rn>, <Rm> {, <shift> #<amount>}

n = <u>UInt</u>(Rn);  m = <u>UInt</u>(Rm);
(shift_t, shift_n) = <u>DecodeImmShift</u>(stype, imm5);
```

### **T1**

|   | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3 | 2 | 1  | 0 |
|---|----|----|----|----|----|----|---|---|---|---|---|----|---|---|----|---|
| ı | 0  | 1  | 0  | 0  | 0  | 0  | 1 | 0 | 1 | 0 |   | Rm |   |   | Rn |   |

#### **T1**

```
CMP{<c>}{<q>} <Rn>, <Rm> // (<Rn> and <Rm> both from R0-R7)
n = \underbrace{\text{UInt}}_{}(Rn); \quad m = \underbrace{\text{UInt}}_{}(Rm);
(\text{shift_t, shift_n}) = (\underbrace{\text{SRType_LSL}}_{}, 0);
```

## **T2**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|
| 0  | 1  | 0  | 0  | 0  | 1  | 0 | 1 | Ν |   | R | m |   |   | Rn |   |

### **T2**

```
CMP{<c>}{<q>} <Rn>, <Rm> // (<Rn> and <Rm> not both from R0-R7)
n = \underbrace{\text{UInt}}_{N:Rn}; \quad m = \underbrace{\text{UInt}}_{Rm};
(shift_t, shift_n) = (\underbrace{\text{SRType LSL}}_{SType LSL}, 0);
if n < 8 && m < 8 then UNPREDICTABLE;
if n == 15 || m == 15 then UNPREDICTABLE;</pre>
```

## **CONSTRAINED UNPREDICTABLE behavior**

If n < 8 && m < 8, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction executes as described, with no change to its behavior and no additional side effects.
- The condition flags become UNKNOWN.

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15  | 14 | 13  | 12 | 11 | 10 | 9 | 8 | 7  | 6  | 5   | 4  | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|-----|----|-----|----|----|----|---|---|----|----|-----|----|---|----|---|---|
| 1  | 1  | 1  | 0  | 1  | 0  | 1 | 1 | 1 | 0 | 1 | 1 |   | R | ≀n |   | (0) | i  | mm: | 3  | 1  | 1  | 1 | 1 | im | m2 | sty | ре |   | Rı | m |   |

### Rotate right with extend (imm3 == 000 && imm2 == 00 && stype == 11)

```
CMP{\langle c \rangle}{\langle q \rangle} \langle Rn \rangle, \langle Rm \rangle, RRX
```

Shift or rotate by value (!(imm3 == 000 && imm2 == 00 && stype == 11))

```
CMP{<c>}.W <Rn>, <Rm> // (<Rn>, <Rm> can be represented in T1 or T2)

CMP{<c>}{<q>} <Rn>, <Rm>, <shift> #<amount>

n = UInt(Rn); m = UInt(Rm);
(shift_t, shift_n) = DecodeImmShift(stype, imm3:imm2);
if n == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

## **Assembler Symbols**

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<Rn> For encoding A1: is the first general-purpose source register, encoded in the "Rn" field. The PC can be used, but this is deprecated.

For encoding T1 and T3: is the first general-purpose source register, encoded in the "Rn" field.

For encoding T2: is the first general-purpose source register, encoded in the "N:Rn" field.

<Rm> For encoding A1: is the second general-purpose source register, encoded in the "Rm" field. The PC can be used, but this is deprecated.

For encoding T1, T2 and T3: is the second general-purpose source register, encoded in the "Rm" field.

<shift> Is the type of shift to be applied to the second source register, encoded in "stype":

| stype | <shift></shift> |
|-------|-----------------|
| 00    | LSL             |
| 01    | LSR             |
| 10    | ASR             |
| 11    | ROR             |

<amount>

For encoding A1: is the shift amount, in the range 1 to 31 (when <shift> = LSL or ROR) or 1 to 32 (when <shift> = LSR or ASR) encoded in the "imm5" field as <amount> modulo 32.

For encoding T3: is the shift amount, in the range 1 to 31 (when <shift> = LSL or ROR) or 1 to 32 (when <shift> = LSR or ASR), encoded in the "imm3:imm2" field as <amount> modulo 32.

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    shifted = Shift(R[m], shift_t, shift_n, PSTATE.C);
    (result, nzcv) = AddWithCarry(R[n], NOT(shifted), '1');
    PSTATE.
    PSTATE.
```

## Operational information

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

CMP (register) Page 75

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5 ; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

CMP (register) Page 76

## CMP (register-shifted register)

Compare (register-shifted register) subtracts a register-shifted register value from a register value. It updates the condition flags based on the result, and discards the result.

#### **A1**

| 3 | 1 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15  | 14  | 13  | 12  | 11 | 10 | 9 | 8 | 7 | 6   | 5  | 4 | 3 | 2 | 1 | 0 |
|---|---|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|----|----|---|---|---|-----|----|---|---|---|---|---|
|   |   | != 1 | 1111 |    | 0  | 0  | 0  | 1  | 0  | 1  | 0  | 1  |    | R  | 'n |    | (0) | (0) | (0) | (0) |    | R  | s |   | 0 | sty | ре | 1 |   | R | m |   |
|   |   | CO   | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |    |    |   |   |   |     |    |   |   |   |   |   |

#### **A1**

```
CMP{<c>}{<q>} <Rn>, <Rm>, <type> <Rs>

n = <u>UInt</u>(Rn);  m = <u>UInt</u>(Rm);  s = <u>UInt</u>(Rs);
shift_t = <u>DecodeRegShift</u>(stype);
if n == 15 || s == 15 then UNPREDICTABLE;
```

For more information about the CONSTRAINED UNPREDICTABLE behavior, see Architectural Constraints on UNPREDICTABLE behaviors.

## **Assembler Symbols**

| <c></c> | See | Standard | assembler | syntax fields. |
|---------|-----|----------|-----------|----------------|
| -       | ~   |          |           | ~ )            |

<q> See Standard assembler syntax fields.

<Rn> Is the first general-purpose source register, encoded in the "Rn" field.

<Rm> Is the second general-purpose source register, encoded in the "Rm" field.

<type> Is the type of shift to be applied to the second source register, encoded in "stype":

| stype | <type></type> |
|-------|---------------|
| 0.0   | LSL           |
| 01    | LSR           |
| 10    | ASR           |
| 11    | ROR           |

<Rs> Is the third general-purpose source register holding a shift amount in its bottom 8 bits, encoded in the "Rs" field.

## Operation

## **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5 ; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

## CPS, CPSID, CPSIE

Change PE State changes one or more of the *PSTATE*. {A, I, F} interrupt mask bits and, optionally, the *PSTATE*.M mode field, without changing any other *PSTATE* bits.

CPS is treated as NOP if executed in User mode unless it is defined as being CONSTRAINED UNPREDICTABLE elsewhere in this section.

The PE checks whether the value being written to PSTATE.M is legal. See *Illegal changes to PSTATE.M*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$  and  $\underline{T2}$ ).

## **A1**

```
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

1 1 1 1 0 0 0 0 1 0 0 0 0 imod M 0 (0) (0) (0) (0) (0) (0) (0) A I F 0 mode
```

```
CPS (imod == 00 && M == 1)

CPSID (imod == 11 && M == 0)

CPSID (imod == 11 && M == 0)

CPSID (imod == 11 && M == 1)

CPSID (imod == 11 && M == 1)

CPSID (imod == 10 && M == 1)

CPSID (imod == 10 && M == 0)

CPSIE (imod == 10 && M == 0)

CPSIE (imod == 10 && M == 1)

CPSIE (imod == 10 && M == 1)

CPSIE (imod == 10 && M == 1)

CPSIE (imod == 10 && M == 1)

CPSIE (imod == 10 && M == 1)

CPSIE (imod == 10 && M == 1)

CPSIE (imod == 10 && M == 1)

CPSIE (imod == 10 && M == 1)

CPSIE (imod == 10 && M == 1)

CPSIE (imod == 10 && M == 1)

CPSIE (imod == 10 && M == 1)

CPSIE (imod == 10 && M == 1)

CPSIE (imod == 10 && M == 1)

CPSIE (imod == 10 && M == 1)

CPSIE (imod == 10 && M == 1)

CPSIE (imod == 10 && M == 1)

CPSIE (imod == 10 && M == 1)

CPSIE (imod == 10 && M == 1)

CPSIE (imod == 10 && M == 1)

CPSIE (imod == 10 && M == 1)

CPSIE (imod == 10 && M == 1)

CPSIE (imod == 10 && M == 1)

CPSIE (imod == 10 && M == 1)

CPSIE (imod == 10 && M == 1)

CPSIE (imod == 10 && M == 1)

CPSIE (imod == 10 && M == 1)

CPSIE (imod == 10 && M == 1)

CPSIE (imod == 10 && M == 1)

CPSIE (imod == 10 && M == 1)

CPSIE (imod == 10 && M == 1)

CPSIE (imod == 10 && M == 1)

CPSIE (imod == 10 && M == 1)

CPSIE (imod == 10 && M == 1)

CPSIE (imod == 10 && M == 1)

CPSIE (imod == 10 && M == 1)

CPSIE (imod == 10 && M == 1)

CPSIE (imod == 10 && M == 1)

CPSIE (imod == 10 && M == 1)

CPSIE (imod == 10 && M == 1)

CPSIE (imod == 10 && M == 1)

CPSIE (imod == 10 && M == 1)

CPSIE (imod == 10 && M == 1)

CPSIE (imod == 10 && M == 1)

CPSIE (imod == 10 && M == 1)

CPSIE (imod == 10 && M == 1)

CPSIE (imod == 10 && M == 1)

CPSIE (imod == 10 && M == 1)

CPSIE (imod == 10 && M == 1)

CPSIE (imod == 10 && M == 1)

CPSIE (imod == 10 && M == 1)

CPSIE (imod == 10 && M == 1)

CPSIE (imod == 10 && M == 1)

CPSIE (imod == 10 && M == 1)

CPSIE (imod == 10 && M == 1)

CPSIE (imod == 10 && M == 1)

CPSIE (imod == 10 && M == 1)

CPSIE (imod == 10 && M == 1)

CPSIE (imod == 10 && M == 1)

CPSIE (imod == 10 && M == 1)

CPSIE (imod == 10 && M == 1)

CPS
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If imod == '01', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.

If imod == '00' && M == '0', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.

If mode != '00000' && M == '0', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction executes with the additional decode: changemode = TRUE.
- · The instruction executes as described, and the value specified by mode is ignored. There are no additional side-effects.

If imod<1> == '1' && A:I:F == '000', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction behaves as if imod < 1 > == '0'.
- The instruction behaves as if A:I:F has an UNKNOWN nonzero value.

If imod<1> == '0' && A:I:F != '000', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction behaves as if imod < 1 > == '1'.
- The instruction behaves as if A:I:F == '000'.

### **T1**

```
15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

1 0 1 1 0 1 1 0 0 1 | m (0) A | F
```

## CPSID (im == 1)

```
\label{eq:cpsid} \texttt{CPSID}\{\ensuremath{<} q \ensuremath{>}\} \ensuremath{<} \texttt{iflags} \ensuremath{>} // \ensuremath{\;} (\texttt{Not permitted in IT block)}
```

## CPSIE (im == 0)

```
CPSIE{<q>} <iflags> // (Not permitted in IT block)

if A:I:F == '000' then UNPREDICTABLE;
enable = (im == '0'); disable = (im == '1'); changemode = FALSE;
affectA = (A == '1'); affectI = (I == '1'); affectF = (F == '1');
if InITBlock() then UNPREDICTABLE;
```

## **CONSTRAINED UNPREDICTABLE behavior**

If A:I:F == '000', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.

## **T2**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3   | 2   | 1   | 0   | 15 | 14 | 13  | 12 | 11  | 10 | 9  | 8 | 7 | 6 | 5 | 4 | 3 | 2   | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|-----|-----|-----|-----|----|----|-----|----|-----|----|----|---|---|---|---|---|---|-----|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1 | 1 | 1 | 0 | 1 | 0 | (1) | (1) | (1) | (1) | 1  | 0  | (0) | 0  | (0) | im | od | М | Α | Π | F |   | r | nod | е |   |

```
CPS (imod == 00 \&\& M == 1)
 CPS{<q>} #<mode> // (Not permitted in IT block)
CPSID (imod == 11 && M == 0)
 CPSID.W <iflags> // (Not permitted in IT block)
CPSID (imod == 11 \&\& M == 1)
 CPSID{<q>} <iflags>, #<mode> // (Not permitted in IT block)
CPSIE (imod == 10 && M == 0)
 CPSIE.W <iflags> // (Not permitted in IT block)
CPSIE (imod == 10 \&\& M == 1)
 CPSIE{<q>} <iflags>, #<mode> // (Not permitted in IT block)
 if imod == '00' && M == '0' then SEE "Hint instructions";
 if mode != '00000' && M == '0' then UNPREDICTABLE;
 if (imod<1> == '1' && A:I:F == '000') || (imod<1> == '0' && A:I:F != '000') then UNPREDICTABLE;
 enable = (imod == '10'); disable = (imod == '11'); changemode = (M == '1');
 affectA = (A == '1'); affectI = (I == '1'); affectF = (F == '1');
 if imod == '01' || InITBlock() then UNPREDICTABLE;
```

### **CONSTRAINED UNPREDICTABLE behavior**

If imod == '01', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.

If mode != '00000' && M == '0', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- · The instruction executes as NOP.
- The instruction executes with the additional decode: changemode = TRUE.
- · The instruction executes as described, and the value specified by mode is ignored. There are no additional side-effects.

If imod<1> == '1' && A:I:F == '000', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction behaves as if imod < 1 > == '0'.
- The instruction behaves as if A:I:F has an UNKNOWN nonzero value.

If imod<1> == '0' && A:I:F != '000', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction behaves as if imod<1> == '1'.
- The instruction behaves as if A:I:F == '000'.

Hint instructions: In encoding T2, if the imod field is 00 and the M bit is 0, a hint instruction is encoded. To determine which hint instruction, see *Branches and miscellaneous control*.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

# **Assembler Symbols**

<q> See *Standard* 

Is a sequence of one or more of the following, specifying which interrupt mask bits are affected:
a Sets the A bit in the instruction, causing the specified effect on *PSTATE*. A, the SError interrupt mask bit.
i Sets the I bit in the instruction, causing the specified effect on *PSTATE*. I, the IRQ interrupt mask bit.
f Sets the F bit in the instruction, causing the specified effect on *PSTATE*. F, the FIQ interrupt mask bit.

<mode>

Is the number of the mode to change to, in the range 0 to 31, encoded in the "mode" field.

### Operation

```
if <u>CurrentInstrSet() == InstrSet A32</u> then
    EncodingSpecificOperations();
    if PSTATE.EL != ELO then
        if enable then
            if affectA then PSTATE.A = '0';
            if affectI then PSTATE.I = '0';
            if affectF then PSTATE.F = '0';
        if disable then
            if affectA then PSTATE.A = '1';
            if affectI then PSTATE.I = '1';
            if affectF then PSTATE.F = '1';
        if changemode then
            // AArch32.WriteModeByInstr() sets PSTATE.IL to 1 if this is an illegal mode change.
            AArch32.WriteModeByInstr(mode);
else
    EncodingSpecificOperations();
    if PSTATE.EL != ELO then
        if enable then
            if affectA then PSTATE.A = '0';
            if affectI then PSTATE.I = '0';
            if affectF then PSTATE.F = '0';
        if disable then
            if affectA then PSTATE.A = '1';
            if affectI then PSTATE.I = '1';
            if affectF then PSTATE.F = '1';
        if changemode then
            // AArch32.WriteModeByInstr() sets PSTATE.IL to 1 if this is an illegal mode change.
            AArch32.WriteModeByInstr(mode);
```

 $In ternal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ time stamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

### CRC32

CRC32 performs a cyclic redundancy check (CRC) calculation on a value held in a general-purpose register. It takes an input CRC value in the first source operand, performs a CRC on the input value in the second source operand, and returns the output CRC value. The second source operand can be 8, 16, or 32 bits. To align with common usage, the bit order of the values is reversed as part of the operation, and the polynomial 0x04C11DB7 is used for the CRC calculation.

In Armv8-A, this is an OPTIONAL instruction, and in Armv8.1 it is mandatory for all implementations to implement it.

ID\_ISAR5.CRC32 indicates whether this instruction is supported in the T32 and A32 instruction sets.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

## **A1**

| 31 30 29 28 | 27 | 26 | 25 | 24 | 23 | 22 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13  | 12 | 11  | 10  | 9 | 8   | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|-------------|----|----|----|----|----|-------|----|----|----|----|----|----|----|-----|----|-----|-----|---|-----|---|---|---|---|---|----|---|---|
| != 1111     | 0  | 0  | 0  | 1  | 0  | SZ    | 0  |    | R  | n  |    |    | R  | ld. |    | (0) | (0) | 0 | (0) | 0 | 1 | 0 | 0 |   | Rı | m |   |
| cond        |    |    |    |    |    |       |    |    |    |    |    |    |    |     |    |     |     | С |     |   |   |   |   |   |    |   |   |

## CRC32B (sz == 00)

```
CRC32B{\langle q \rangle} \langle Rd \rangle, \langle Rn \rangle, \langle Rm \rangle
```

## CRC32H (sz == 01)

```
CRC32H{\langle q \rangle} \langle Rd \rangle, \langle Rn \rangle, \langle Rm \rangle
```

### CRC32W (sz == 10)

```
CRC32W{<q>} <Rd>, <Rn>, <Rm>
if ! HaveCRCExt() then UNDEFINED;
d = UInt(Rd); n = UInt(Rn); m = UInt(Rm);
size = 8 << UInt(sz);
crc32c = (C == '1');
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE;
if size == 64 then UNPREDICTABLE;
if cond != '1110' then UNPREDICTABLE;</pre>
```

## **CONSTRAINED UNPREDICTABLE behavior**

If size == 64, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction executes with the additional decode: size = 32;.

If cond != '1110', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- · The instruction executes unconditionally.
- The instruction executes conditionally.

## T1

| 1 1 1 1 1 0 1 0 1 1 0 0 Rn 1 1 1 1 1 Rd 1 0 sz Rm | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---------------------------------------------------|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|                                                   | 1  | 1  | 1  | 1  | 1  | 0  | 1 | 0 | 1 | 1 | 0 | 0 |   | R | n. |   | 1  | 1  | 1  | 1  |    | R  | d |   | 1 | 0 | S | Z |   | R | m |   |

CRC32 Page 82

## **CONSTRAINED UNPREDICTABLE behavior**

if size == 64 then UNPREDICTABLE;

If size == 64, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction executes with the additional decode: size = 32;.

For more information about the CONSTRAINED UNPREDICTABLE behavior, see Architectural Constraints on UNPREDICTABLE behaviors.

## **Assembler Symbols**

```
<q> See Standard assembler syntax fields. An CRC32 instruction must be unconditional.
<Rd> Is the general-purpose accumulator output register, encoded in the "Rd" field.
<Rn> Is the general-purpose accumulator input register, encoded in the "Rn" field.
<Rm> Is the general-purpose data source register, encoded in the "Rm" field.
```

## Operation

### Operational information

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

CRC32 Page 83

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

CRC32 Page 84

### CRC32C

CRC32C performs a cyclic redundancy check (CRC) calculation on a value held in a general-purpose register. It takes an input CRC value in the first source operand, performs a CRC on the input value in the second source operand, and returns the output CRC value. The second source operand can be 8, 16, or 32 bits. To align with common usage, the bit order of the values is reversed as part of the operation, and the polynomial 0x1EDC6F41 is used for the CRC calculation.

In Armv8-A, this is an OPTIONAL instruction, and in Armv8.1 it is mandatory for all implementations to implement it.

ID\_ISAR5.CRC32 indicates whether this instruction is supported in the T32 and A32 instruction sets.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

## **A1**

| 31 30 29 28 | 27 | 26 | 25 | 24 | 23 | 22 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9 | 8   | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|-------------|----|----|----|----|----|-------|----|----|----|----|----|----|----|----|----|-----|-----|---|-----|---|---|---|---|---|----|---|---|
| != 1111     | 0  | 0  | 0  | 1  | 0  | SZ    | 0  |    | R  | 'n |    |    | R  | .d |    | (0) | (0) | 1 | (0) | 0 | 1 | 0 | 0 |   | Rı | m |   |
| cond        |    |    |    |    |    |       |    |    |    |    |    |    |    |    |    |     |     | С |     |   |   |   |   |   |    |   |   |

## CRC32CB (sz == 00)

```
\label{eq:crc32CB} $$\operatorname{CRC32CB}(\q) < \Rd>, < \Rn>, < \Rm>
```

### CRC32CH (sz == 01)

```
CRC32CH\{\langle q \rangle\} \langle Rd \rangle, \langle Rn \rangle, \langle Rm \rangle
```

 $CRC32CW{\langle q \rangle} \langle Rd \rangle$ ,  $\langle Rn \rangle$ ,  $\langle Rm \rangle$ 

### CRC32CW (sz == 10)

```
if ! HaveCRCExt() then UNDEFINED;
d = UInt(Rd); n = UInt(Rn); m = UInt(Rm);
size = 8 << UInt(sz);
crc32c = (C == '1');
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE;</pre>
```

## **CONSTRAINED UNPREDICTABLE behavior**

if size == 64 then UNPREDICTABLE;
if cond != '1110' then UNPREDICTABLE;

If size == 64, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction executes with the additional decode: size = 32;.

If cond != '1110', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- · The instruction executes unconditionally.
- The instruction executes conditionally.

## T1

| <u>15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 15 14 13 12 11 10</u> | 0 0 1 | 0 3 7  | 3 2 1 0 |
|----------------------------------------------------------------|-------|--------|---------|
| 1 1 1 1 1 0 1 0 1 1 0 1 Rn   1 1 1 1   F                       | Rd 1  | 1 0 sz | Rm      |

CRC32C Page 85

```
CRC32CB (sz == 00)

CRC32CB (sz == 01)

CRC32CH (sz == 01)

CRC32CW (sz == 10)

CRC32CW (sz == 10)

CRC32CW(sq>} <Rd>, <Rn>, <Rm>

if InITBlock() then UNPREDICTABLE;
if ! HaveCRCExt() then UNDEFINED;
d = UInt(Rd); n = UInt(Rn); m = UInt(Rm);
size = 8 < UInt(sz);
crc32c = (C == '1');
if d == 15 || n == 15 then UNPREDICTABLE;</pre>
```

### **CONSTRAINED UNPREDICTABLE behavior**

if size == 64 then UNPREDICTABLE;

If size == 64, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction executes with the additional decode: size = 32;.

For more information about the CONSTRAINED UNPREDICTABLE behavior, see Architectural Constraints on UNPREDICTABLE behaviors.

## **Assembler Symbols**

```
See Standard assembler syntax fields. An CRC32C instruction must be unconditional.
<Rd> Is the general-purpose accumulator output register, encoded in the "Rd" field.
<Rn> Is the general-purpose accumulator input register, encoded in the "Rn" field.
<Rm> Is the general-purpose data source register, encoded in the "Rm" field.
```

## Operation

### Operational information

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

CRC32C Page 86

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

CRC32C Page 87

### **CSDB**

Consumption of Speculative Data Barrier is a memory barrier that controls speculative execution and data value prediction.

No instruction other than branch instructions and instructions that write to the PC appearing in program order after the CSDB can be speculatively executed using the results of any:

- Data value predictions of any instructions.
- PSTATE. {N,Z,C,V} predictions of any instructions other than conditional branch instructions and conditional instructions that write to the PC appearing in program order before the CSDB that have not been architecturally resolved.

For purposes of the definition of CSDB, PSTATE. {N,Z,C,V} is not considered a data value. This definition permits:

- Control flow speculation before and after the CSDB.
- Speculative execution of conditional data processing instructions after the CSDB, unless they use the results of data value or PSTATE. {N,Z,C,V} predictions of instructions appearing in program order before the CSDB that have not been architecturally resolved.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

## **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|-----|-----|-----|-----|---|---|---|---|---|---|---|---|
|    | != 1 | 111 |    | 0  | 0  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | 0  | 0  | 0  | (1) | (1) | (1) | (1) | (0) | (0) | (0) | (0) | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 |
|    | СО   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |     |     |     |     |   |   |   |   |   |   |   |   |

# A1

```
CSDB{<c>}{<q>}
if cond != '1110' then UNPREDICTABLE; // CSDB must be encoded with AL condition
```

### **CONSTRAINED UNPREDICTABLE behavior**

If cond != '1110', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction executes unconditionally.
- · The instruction executes conditionally.

## **T1**

| _15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3   | 2   | 1   | 0   | 15 | 14 | 13  | 12 | 11  | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0_ |
|-----|----|----|----|----|----|---|---|---|---|---|---|-----|-----|-----|-----|----|----|-----|----|-----|----|---|---|---|---|---|---|---|---|---|----|
| 1   | 1  | 1  | 1  | 0  | 0  | 1 | 1 | 1 | 0 | 1 | 0 | (1) | (1) | (1) | (1) | 1  | 0  | (0) | 0  | (0) | 0  | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0  |

### **T1**

```
CSDB{<c>}.W

if InITBlock() then UNPREDICTABLE;
```

## **CONSTRAINED UNPREDICTABLE behavior**

If InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction executes unconditionally.
- The instruction executes conditionally.

For more information about the CONSTRAINED UNPREDICTABLE behavior, see Architectural Constraints on UNPREDICTABLE behaviors.

CSDB Page 88

# **Assembler Symbols**

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();

ConsumptionOfSpeculativeDataBarrier();
```

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp: 2019-03-28T07:59$ 

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

CSDB Page 89

## **DBG**

In Armv8, DBG executes as a NOP. Arm deprecates any use of the DBG instruction.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

## **A1**

| _3 | 1 30  | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2   | 1_  | 0 |
|----|-------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|-----|-----|-----|-----|---|---|---|---|---|-----|-----|---|
|    | != 11 | 111 |    | 0  | 0  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | 0  | 0  | 0  | (1) | (1) | (1) | (1) | (0) | (0) | (0) | (0) | 1 | 1 | 1 | 1 |   | opt | ion |   |
|    | con   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |     |     |     |     |   |   |   |   |   |     |     |   |

#### Α1

```
DBG{<c>}{<q>} #<option>
// DBG executes as a NOP. The 'option' field is ignored
```

## **T1**

| <br>- |   |   |   |   |   |   |   |   |   |   |   |     |     | 1   |     |   |   |     |   |     |   | _ |   |   |   | _ |   | <br> |     |  |
|-------|---|---|---|---|---|---|---|---|---|---|---|-----|-----|-----|-----|---|---|-----|---|-----|---|---|---|---|---|---|---|------|-----|--|
| 1     | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | (1) | (1) | (1) | (1) | 1 | 0 | (0) | 0 | (0) | 0 | 0 | 0 | 1 | 1 | 1 | 1 | opt  | ion |  |

#### T1

```
DBG{<c>}{<q>} #<option>
// DBG executes as a NOP. The 'option' field is ignored
```

For more information about the CONSTRAINED UNPREDICTABLE behavior, see Architectural Constraints on UNPREDICTABLE behaviors.

## **Assembler Symbols**

<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.

<option> Is a 4-bit unsigned immediate, in the range 0 to 15, encoded in the "option" field.

## Operation

```
if <u>ConditionPassed()</u> then
    EncodingSpecificOperations();
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

DBG Page 90

## DCPS1

Debug Change PE State to EL1 allows the debugger to move the PE into EL1 from EL0 or to a specific mode at the current Exception Level. DCPS1 is UNDEFINED if any of:

- The PE is in Non-debug state.
- EL2 is implemented, EL2 is implemented and enabled in the current Security state, and any of:
  - EL2 is using AArch32 and HCR.TGE is set to 1.
  - EL2 is using AArch64 and HCR\_EL2.TGE is set to 1.

When the PE executes DCPS1 at EL0, EL1 or EL3:

- If EL3 or EL1 is using AArch32, the PE enters SVC mode and LR\_svc, SPSR\_svc, DLR, and DSPSR become UNKNOWN. If DCPS1 is executed in Monitor mode, SCR.NS is cleared to 0.
- If EL1 is using AArch64, the PE enters EL1 using AArch64, selects SP\_EL1, and ELR\_EL1, ESR\_EL1, SPSR\_EL1, DLR\_EL0 and DSPSR\_EL0 become UNKNOWN.

When the PE executes DCPS1 at EL2 the PE does not change mode, and ELR\_hyp, HSR, SPSR\_hyp, DLR and DSPSR become UNKNOWN. For more information on the operation of this instruction, see *DCPS*.

### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0_ |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|----|
| 1  | 1  | 1  | 1  | 0  | 1  | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1  |

**T1** 

DCPS1

// No additional decoding required.

DCPS1 Page 91

### Operation

```
if !Halted() then UNDEFINED;
if EL2Enabled() && PSTATE.EL == EL0 then
    tge = if ELUsingAArch32(EL2) then HCR.TGE else HCR EL2.TGE;
    if tge == '1' then UNDEFINED;
if PSTATE.EL != <u>ELO</u> || <u>ELUsingAArch32(EL1)</u> then
    if PSTATE.M == M32 Monitor then SCR.NS = '0';
    if PSTATE.EL != EL2 then
        AArch32.WriteMode(M32 Svc);
        PSTATE.E = SCTLR.EE;
        if HavePANExt() && SCTLR.SPAN == '0' then PSTATE.PAN = '1';
        LR svc = bits(32) UNKNOWN;
        SPSR_svc = bits(32) UNKNOWN;
    else
        PSTATE.E = HSCTLR.EE;
        ELR hyp = bits(32) UNKNOWN;
        HSR = bits(32) UNKNOWN;
        SPSR_hyp = bits(32) UNKNOWN;
    DLR = bits(32) UNKNOWN;
    DSPSR = bits(32) UNKNOWN;
else
                                                // Targeting EL1 using AArch64
    AArch64.MaybeZeroRegisterUppers();
    MaybeZeroSVEUppers(EL1);
    PSTATE.nRW = '0';
    PSTATE.SP = '1';
    PSTATE.EL = EL1;
    if HavePANExt() && SCTLR EL1.SPAN == '0' then PSTATE.PAN = '1';
    if HaveUAOExt() then PSTATE.UAO = '0';
    ELR_EL1 = bits(64) UNKNOWN;
    ESR EL1 = bits(32) UNKNOWN;
    SPSR_EL1 = bits(32) UNKNOWN;
    DLR ELO = bits(64) UNKNOWN;
    DSPSR EL0 = bits(32) UNKNOWN;
    // SCTLR_EL1.IESB might be ignored in Debug state.
    if <a href="HaveIESB">HaveIESB</a> () && SCTLR_EL1.IESB == '1' && !<a href="ConstrainUnpredictableBool">ConstrainUnpredictableBool</a> (<a href="Unpredictable_IESBinDebug">Unpredictable_IESBinDebug</a>) the
        SynchronizeErrors();
UpdateEDSCRFields();
                                                // Update EDSCR PE state flags
```

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright \ @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

DCPS1 Page 92

## DCPS2

Debug Change PE State to EL2 allows the debugger to move the PE into EL2 from a lower Exception level.

DCPS2 is UNDEFINED if any of:

- The PE is in Non-debug state.
- EL2 is not implemented.
- The PE is in Secure state and any of:
  - Secure EL2 is not implemented.
  - Secure EL2 is implemented and Secure EL2 is disabled.

When the PE executes DCPS2:

- If EL2 is using AArch32, the PE enters Hyp mode and ELR hyp, HSR, SPSR hyp, DLR and DSPSR become UNKNOWN.
- If EL2 is using AArch64, the PE enters EL2 using AArch64, selects SP\_EL2, and ELR\_EL2, ESR\_EL2, SPSR\_EL2, DLR\_EL0 and DSPSR\_EL0 become UNKNOWN.

For more information on the operation of this instruction, see *DCPS*.

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 1  | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 |

11

DCPS2

```
if !HaveEL(EL2) then UNDEFINED;
```

## Operation

```
if !Halted() || IsSecure() then UNDEFINED;
if ELUsingAArch32(EL2) then
   AArch32.WriteMode (M32 Hyp);
   PSTATE.E = HSCTLR.EE;
   ELR hyp = bits(32) UNKNOWN;
   HSR = bits(32) UNKNOWN;
   SPSR hyp = bits(32) UNKNOWN;
   DLR = bits(32) UNKNOWN;
   DSPSR = bits(32) UNKNOWN;
                                            // Targeting EL2 using AArch64
else
   AArch64.MaybeZeroRegisterUppers();
   MaybeZeroSVEUppers (EL2);
   PSTATE.nRW = '0';
   PSTATE.SP = '1';
   PSTATE.EL = EL2;
   if HavePANExt() && SCTLR_EL2.SPAN == '0' && HCR_EL2.E2H == '1' && HCR_EL2.TGE == '1' then
        PSTATE.PAN = '1';
    if HaveUAOExt() then PSTATE.UAO = '0';
   ELR EL2 = bits(64) UNKNOWN;
   ESR EL2 = bits(32) UNKNOWN;
   SPSR EL2 = bits(32) UNKNOWN;
   DLR ELO = bits(64) UNKNOWN;
   DSPSR EL0 = bits(32) UNKNOWN;
    // SCTLR EL2.IESB might be ignored in Debug state.
   if HaveIESB() && SCTLR EL2.IESB == '1' && !ConstrainUnpredictableBool(Unpredictable IESBinDebug) then
        SynchronizeErrors();
UpdateEDSCRFields();
                                             // Update EDSCR PE state flags
```

DCPS2 Page 93

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5 ; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

DCPS2 Page 94

## DCPS3

Debug Change PE State to EL3 allows the debugger to move the PE into EL3 from a lower Exception Level or to a specific mode at the current Exception Level.

DCPS3 is UNDEFINED if any of:

- The PE is in Non-debug state.
- EL3 is not implemented.
- EDSCR.SDD is set to 1.

When the PE executes DCPS 3:

- If EL3 is using AArch32, the PE enters Monitor mode and LR\_mon, SPSR\_mon, DLR and DSPSR become UNKNOWN. If DCPS3 is executed in Monitor mode, SCR.NS is cleared to 0.
- If EL3 is using AArch64, the PE enters EL3 using AArch64, selects SP\_EL3, and ELR\_EL3, ESR\_EL3, SPSR\_EL3, DLR\_EL0 and DSPSR\_EL0 become UNKNOWN.

For more information on the operation of this instruction, see *DCPS*.

## T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 1  | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 |

T1

DCPS3

if !HaveEL(EL3) then UNDEFINED;

DCPS3 Page 95

## Operation

```
if !Halted() || EDSCR.SDD == '1' then UNDEFINED;
if ELUsingAArch32(EL3) then
    from secure = IsSecure();
    if PSTATE.M == M32 Monitor then SCR.NS = '0';
    AArch32.WriteMode (M32_Monitor);
    if <a href="HavePANExt">HavePANExt</a> () then
        if !from_secure then
            PSTATE.PAN = '0';
        elsif SCTLR.SPAN == '0' then
            PSTATE.PAN = '1';
    PSTATE.E = SCTLR.EE;
    LR_mon = bits(32) UNKNOWN;
    SPSR_mon = bits(32) UNKNOWN;
    DLR = bits(32) UNKNOWN;
   DSPSR = bits(32) UNKNOWN;
                                              // Targeting EL3 using AArch64
else
    AArch64.MaybeZeroRegisterUppers();
    MaybeZeroSVEUppers(EL3);
    PSTATE.nRW = '0';
    PSTATE.SP = '1';
    PSTATE.EL = EL3;
    if HaveUAOExt() then PSTATE.UAO = '0';
    ELR_EL3 = bits(64) UNKNOWN;
    ESR EL3 = bits(32) UNKNOWN;
    SPSR EL3 = bits(32) UNKNOWN;
    DLR EL0 = bits(64) UNKNOWN;
    DSPSR EL0 = bits(32) UNKNOWN;
    sync_errors = HaveIESB() && SCTLR_EL3.IESB == '1';
    if HaveDoubleFaultExt() && SCR EL3.EA == '1' && SCR EL3.NMEA == '1' then
        sync errors = TRUE;
    // SCTLR EL3.IESB might be ignored in Debug state.
    if !ConstrainUnpredictableBool(Unpredictable IESBinDebug) then
        sync errors = FALSE;
    if sync_errors then <u>SynchronizeErrors();</u>
                                             // Update EDSCR PE state flags
UpdateEDSCRFields();
```

 $In ternal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ time stamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

DCPS3 Page 96

### **DMB**

Data Memory Barrier is a memory barrier that ensures the ordering of observations of memory accesses, see Data Memory Barrier (DMB).

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### Α1

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19  | 18  | 17  | 16  | 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2   | 1   | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|---|---|---|---|---|-----|-----|---|
| 1  | 1  | 1  | 1  | 0  | 1  | 0  | 1  | 0  | 1  | 1  | 1  | (1) | (1) | (1) | (1) | (1) | (1) | (1) | (1) | (0) | (0) | (0) | (0) | 0 | 1 | 0 | 1 |   | opt | ion |   |

#### Α1

```
DMB\{<c>\}\{<q>\} \{<option>\}
```

// No additional decoding required

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | - | - | - |   | -   |     |     | -   |   |   |     |   |     |     | -   | -   | 7 | 6 | 5 | 4 | 3 | 2   | 1   | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|-----|-----|-----|-----|---|---|-----|---|-----|-----|-----|-----|---|---|---|---|---|-----|-----|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1 | 1 | 1 | 0 | 1 | 1 | (1) | (1) | (1) | (1) | 1 | 0 | (0) | 0 | (1) | (1) | (1) | (1) | 0 | 1 | 0 | 1 |   | opt | ion |   |

#### T1

```
DMB{<c>}{<q>} {<option>}
```

// No additional decoding required

For more information about the CONSTRAINED UNPREDICTABLE behavior, see Architectural Constraints on UNPREDICTABLE behaviors.

## **Assembler Symbols**

<c> For encoding A1: see *Standard assembler syntax fields*. Must be AL or omitted.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<option> Specifies an optional limitation on the barrier operation. Values are:

SY

Full system is the required shareability domain, reads and writes are the required access types, both before and after the barrier instruction. Can be omitted. This option is referred to as the full system barrier. Encoded as option = 0b1111.

ST

Full system is the required shareability domain, writes are the required access type, both before and after the barrier instruction. SYST is a synonym for ST. Encoded as option = 0b1110.

LD

Full system is the required shareability domain, reads are the required access type before the barrier instruction, and reads and writes are the required access types after the barrier instruction. Encoded as option = 0b1101.

ISH

Inner Shareable is the required shareability domain, reads and writes are the required access types, both before and after the barrier instruction. Encoded as option = 0b1011.

## ISHST

Inner Shareable is the required shareability domain, writes are the required access type, both before and after the barrier instruction. Encoded as option = 0b1010.

#### **ISHLD**

Inner Shareable is the required shareability domain, reads are the required access type before the barrier instruction, and reads and writes are the required access types after the barrier instruction. Encoded as option = 0b1001.

DMB Page 97

#### **NSH**

Non-shareable is the required shareability domain, reads and writes are the required access, both before and after the barrier instruction. Encoded as option = 0b0111.

#### NSHST

Non-shareable is the required shareability domain, writes are the required access type both before and after the barrier instruction. Encoded as option = 0b0110.

#### NSHLD

Non-shareable is the required shareability domain, reads are the required access type before the barrier instruction, and reads and writes are the required access types after the barrier instruction. Encoded as option = 0b0101.

#### **OSH**

Outer Shareable is the required shareability domain, reads and writes are the required access types, both before and after the barrier instruction. Encoded as option = 0b0011.

#### **OSHST**

Outer Shareable is the required shareability domain, writes are the required access type, both before and after the barrier instruction. Encoded as option = 0b0010.

#### **OSHLD**

Outer Shareable is the required shareability domain, reads are the required access type before the barrier instruction, and reads and writes are the required access types after the barrier instruction. Encoded as option = 0b0001.

For more information on whether an access is before or after a barrier instruction, see *Data Memory Barrier (DMB)*. All other encodings of option are reserved. All unsupported and reserved options must execute as a full system DMB operation, but software must not rely on this behavior.

The instruction supports the following alternative <option> values, but Arm recommends that software does not use these alternative values:

- · SH as an alias for ISH.
- SHST as an alias for ISHST.
- UN as an alias for NSH.
- · UNST as an alias for NSHST.

## Operation

```
if ConditionPassed() then
     EncodingSpecificOperations();
     case option of
          when '0001' domain = MBReqDomain OuterShareable; types = MBReqTypes Reads;
          when '0010' domain = MBReqDomain OuterShareable; types = MBReqTypes Writes;
          when '0011' domain = MBReqDomain OuterShareable; types = MBReqTypes All;
          when '0101' domain = MBReqDomain Nonshareable; types = MBReqTypes Reads;
          when '0110' domain = MBReqDomain_Nonshareable; types = MBReqTypes_Writes;
          when '0111' domain = <a href="MBReqDomain Nonshareable">MBReqTypes All</a>; types = <a href="MBReqTypes All">MBReqTypes All</a>;
          when '1001' domain = <a href="MBReqDomain_InnerShareable">MBReqTypes_Reads</a>; types = <a href="MBReqTypes_Reads">MBReqTypes_Reads</a>;
          when '1010' domain = <a href="MBReqDomain_InnerShareable">MBReqTypes_Writes</a>; types = <a href="MBReqTypes_Writes">MBReqTypes_Writes</a>;
          when '1011' domain = <a href="MBReqDomain_InnerShareable">MBReqTypes_All</a>; types = <a href="MBReqTypes_All">MBReqTypes_All</a>;
          when '1101' domain = MBReqDomain FullSystem; types = MBReqTypes Reads; when '1110' domain = MBReqDomain FullSystem; types = MBReqTypes Writes otherwise domain = MBReqDomain FullSystem; types = MBReqTypes All;
                                                                             types = MBReqTypes Writes;
                          domain = MBReqDomain FullSystem;
          otherwise
                                                                             types = MBReqTypes All;
     if PSTATE.EL IN {\underline{\text{EL0}}, \underline{\text{EL1}}} && \underline{\text{EL2Enabled}}() then
          if HCR.BSU == '11' then
               domain = MBReqDomain FullSystem;
          if HCR.BSU == '10' && domain != MBReqDomain FullSystem then
               domain = MBReqDomain OuterShareable;
          if HCR.BSU == '01' && domain == MBReqDomain Nonshareable then
               domain = MBReqDomain InnerShareable;
     DataMemoryBarrier(domain, types);
```

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

DMB Page 98

## **DSB**

Data Synchronization Barrier is a memory barrier that ensures the completion of memory accesses, see Data Synchronization Barrier (DSB).

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

## **A**1

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19  | 18  | 17  | 16  | 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2    | 1   | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|---|---|---|---|---|------|-----|---|
| 1  | 1  | 1  | 1  | 0  | 1  | 0  | 1  | 0  | 1  | 1  | 1  | (1) | (1) | (1) | (1) | (1) | (1) | (1) | (1) | (0) | (0) | (0) | (0) | 0 | 1 | 0 | 0 |   | != 0 | x00 |   |
|    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |     |     |     |     |     |     |     |     |   |   |   |   |   | opt  | ion |   |

## Α1

```
DSB{<c>}{<q>} {<option>}
// No additional decoding required
```

## **T1**

|   | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3   | 2   | 1   | 0   | 15 | 14 | 13  | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2    | 1   | 0 |
|---|----|----|----|----|----|----|---|---|---|---|---|---|-----|-----|-----|-----|----|----|-----|----|-----|-----|-----|-----|---|---|---|---|---|------|-----|---|
|   | 1  | 1  | 1  | 1  | 0  | 0  | 1 | 1 | 1 | 0 | 1 | 1 | (1) | (1) | (1) | (1) | 1  | 0  | (0) | 0  | (1) | (1) | (1) | (1) | 0 | 1 | 0 | 0 |   | != 0 | x00 |   |
| Ī |    |    |    |    |    |    |   |   |   |   |   |   |     |     |     |     |    |    |     |    |     |     |     |     |   |   |   |   |   | opt  | ion |   |

## T1

```
DSB{<c>}{<q>} {<option>}
// No additional decoding required
```

For more information about the CONSTRAINED UNPREDICTABLE behavior, see Architectural Constraints on UNPREDICTABLE behaviors.

## **Assembler Symbols**

<c> For encoding A1: see Standard assembler syntax fields. Must be AL or omitted.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<option> Specifies an optional limitation on the barrier operation. Values are:

SY

Full system is the required shareability domain, reads and writes are the required access types, both before and after the barrier instruction. Can be omitted. This option is referred to as the full system barrier. Encoded as option = 0b1111.

ST

Full system is the required shareability domain, writes are the required access type, both before and after the barrier instruction. SYST is a synonym for ST. Encoded as option = 0b1110.

LD

Full system is the required shareability domain, reads are the required access type before the barrier instruction, and reads and writes are the required access types after the barrier instruction. Encoded as option = 0b1101.

ISH

Inner Shareable is the required shareability domain, reads and writes are the required access types, both before and after the barrier instruction. Encoded as option = 0b1011.

## ISHST

Inner Shareable is the required shareability domain, writes are the required access type, both before and after the barrier instruction. Encoded as option = 0b1010.

#### **ISHLD**

Inner Shareable is the required shareability domain, reads are the required access type before the barrier instruction, and reads and writes are the required access types after the barrier instruction. Encoded as option = 0b1001.

DSB Page 99

#### **NSH**

Non-shareable is the required shareability domain, reads and writes are the required access, both before and after the barrier instruction. Encoded as option = 0b0111.

#### NSHST

Non-shareable is the required shareability domain, writes are the required access type both before and after the barrier instruction. Encoded as option = 0b0110.

#### NSHLD

Non-shareable is the required shareability domain, reads are the required access type before the barrier instruction, and reads and writes are the required access types after the barrier instruction. Encoded as option = 0b0101.

#### **OSH**

Outer Shareable is the required shareability domain, reads and writes are the required access types, both before and after the barrier instruction. Encoded as option = 0b0011.

#### **OSHST**

Outer Shareable is the required shareability domain, writes are the required access type, both before and after the barrier instruction. Encoded as option = 0b0010.

#### **OSHLD**

Outer Shareable is the required shareability domain, reads are the required access type before the barrier instruction, and reads and writes are the required access types after the barrier instruction. Encoded as option = 0b0001.

For more information on whether an access is before or after a barrier instruction, see *Data Synchronization Barrier (DSB)*. All other encodings of option are reserved. All unsupported and reserved options must execute as a full system DSB operation, but software must not rely on this behavior.

The instruction supports the following alternative <option> values, but Arm recommends that software does not use these alternative values:

- · SH as an alias for ISH.
- SHST as an alias for ISHST.
- UN as an alias for NSH.
- UNST as an alias for NSHST.

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    case option of
        when '0001' domain = MBReqDomain OuterShareable; types = MBReqTypes Reads;
        when '0010' domain = MBReqDomain OuterShareable; types = MBReqTypes Writes;
        when '0011' domain = MBReqDomain OuterShareable; types = MBReqTypes All;
        when '0101' domain = MBReqDomain Nonshareable; types = MBReqTypes Reads;
         when '0110' domain = MBReqDomain_Nonshareable; types = MBReqTypes_Writes;
         when '0111' domain = MBReqDomain Nonshareable; types = MBReqTypes All;
        when '1001' domain = <a href="MBReqDomain_InnerShareable">MBReqTypes_Reads</a>; types = <a href="MBReqTypes_Reads">MBReqTypes_Reads</a>;
        when '1010' domain = <a href="MBReqDomain_InnerShareable">MBReqTypes_Writes</a>; types = <a href="MBReqTypes_Writes">MBReqTypes_Writes</a>;
         when '1011' domain = <a href="MBReqDomain_InnerShareable">MBReqTypes_All</a>; types = <a href="MBReqTypes_All">MBReqTypes_All</a>;
        when '1101' domain = MBReqDomain FullSystem; types = MBReqTypes Reads; when '1110' domain = MBReqDomain FullSystem; types = MBReqTypes Writes
                                                                    types = MBReqTypes Writes;
         otherwise
             if
                       option == '0000' then SEE "SSBB";
             elsif    option == '0100' then SEE "PSSBB";
                      domain = MBReqDomain_FullSystem;
             else
                                                                 types = MBReqTypes All;
    if PSTATE.EL IN {ELO, EL1} && EL2Enabled() then
        if HCR.BSU == '11' then
             domain = MBReqDomain_FullSystem;
         if HCR.BSU == '10' && domain != MBReqDomain FullSystem then
             domain = MBReqDomain OuterShareable;
         if HCR.BSU == '01' && domain == MBReqDomain Nonshareable then
             domain = MBReqDomain InnerShareable;
    DataSynchronizationBarrier(domain, types);
```

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

DSB Page 100

## **EOR, EORS (immediate)**

Bitwise Exclusive OR (immediate) performs a bitwise Exclusive OR of a register value and an immediate value, and writes the result to the destination register.

If the destination register is not the PC, the EORS variant of the instruction updates the condition flags based on the result.

The field descriptions for <Rd> identify the encodings where the PC is permitted as the destination register. Arm deprecates any use of these encodings. However, when the destination register is the PC:

- The EOR variant of the instruction is an interworking branch, see Pseudocode description of operations on the AArch32 general-purpose registers and the PC.
- The EORS variant of the instruction performs an exception return without the use of the stack. In this case:
  - The PE branches to the address written to the PC, and restores *PSTATE* from SPSR <current mode>.
  - The PE checks SPSR\_<current\_mode> for an illegal return event. See *Illegal return events from AArch32 state*.
  - The instruction is UNDEFINED in Hyp mode.
  - The instruction is CONSTRAINED UNPREDICTABLE in User mode and System mode.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 30 2 | 9 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|---------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|-----|-----|---|---|---|---|---|
| != 11   | 1    | 0  | 0  | 1  | 0  | 0  | 0  | 1  | S  |    | R  | n  |    |    | R  | d  |    |    |    |   |   |   | imn | n12 |   |   |   |   |   |
| cond    | 1    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |     |     |   |   |   |   |   |

## EOR(S == 0)

```
EOR{<c>}{<q>} {<Rd>,} <Rn>, #<const>
```

#### EORS (S == 1)

```
EORS{<c>}{<q>} {<Rd>,} <Rn>, #<const>

d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); setflags = (S == '1');
(imm32, carry) = <u>A32ExpandImm C</u>(imm12, PSTATE.C);
```

## **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8 | 7 | 6 | 5 | 4   | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|-----|---|---|---|---|-----|----|---|---|---|
| 1  | 1  | 1  | 1  | 0  | i  | 0 | 0 | 1 | 0 | 0 | S |   | F | ₹n |   | 0  | i  | mm | 3  |    | R  | ld. |   |   |   |   | imı | m8 |   |   |   |

## EOR(S == 0)

```
EOR{\langle c \rangle}{\langle q \rangle} {\langle Rd \rangle,} {\langle Rn \rangle,} {\langle const \rangle}
```

# EORS (S == 1 && Rd != 1111)

```
EORS{<c>}{<q>} {<Rd>,} <Rn>, #<const>

if Rd == '1111' && S == '1' then SEE "TEQ (immediate)";
d = UInt(Rd); n = UInt(Rn); setflags = (S == '1');
(imm32, carry) = T32ExpandImm C(i:imm3:imm8, PSTATE.C);
if (d == 15 && !setflags) || n == 15 then UNPREDICTABLE;
// Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior, see Architectural Constraints on UNPREDICTABLE behaviors.

## **Assembler Symbols**

- <c> See Standard assembler syntax fields.
- <q> See Standard assembler syntax fields.

<Rd>

For encoding A1: is the general-purpose destination register, encoded in the "Rd" field. If omitted, this register is the same as <Rn>. Arm deprecates using the PC as the destination register, but if the PC is used:

- For the EOR variant, the instruction is a branch to the address calculated by the operation. This is an interworking branch, see *Pseudocode description of operations on the AArch32 general-purpose registers and the PC*.
- For the EORS variant, the instruction performs an exception return, that restores *PSTATE* from SPSR\_<urrent\_mode>.

For encoding T1: is the general-purpose destination register, encoded in the "Rd" field. If omitted, this register is the same as <Rn>.

<Rn>

For encoding A1: is the general-purpose source register, encoded in the "Rn" field. The PC can be used, but this is deprecated.

For encoding T1: is the general-purpose source register, encoded in the "Rn" field.

<const>

For encoding A1: an immediate value. See *Modified immediate constants in A32 instructions* for the range of values.

For encoding T1: an immediate value. See *Modified immediate constants in T32 instructions* for the range of values.

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    result = R[n] EOR imm32;
    if d == 15 then
                             // Can only occur for A32 encoding
        if setflags then
            ALUExceptionReturn(result);
        else
            ALUWritePC(result);
    else
        R[d] = result;
        if setflags then
            PSTATE.N = result<31>;
            PSTATE.Z = IsZeroBit(result);
            PSTATE.C = carry;
            // PSTATE.V unchanged
```

## **Operational information**

If CPSR.DIT is 1 and this instruction does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - $\circ~$  The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

## **EOR, EORS (register)**

Bitwise Exclusive OR (register) performs a bitwise Exclusive OR of a register value and an optionally-shifted register value, and writes the result to the destination register.

If the destination register is not the PC, the EORS variant of the instruction updates the condition flags based on the result.

The field descriptions for <Rd> identify the encodings where the PC is permitted as the destination register. Arm deprecates any use of these encodings. However, when the destination register is the PC:

- The EOR variant of the instruction is an interworking branch, see *Pseudocode description of operations on the AArch32 general-purpose registers and the PC*.
- The EORS variant of the instruction performs an exception return without the use of the stack. In this case:
  - The PE branches to the address written to the PC, and restores *PSTATE* from SPSR <current mode>.
  - The PE checks SPSR\_<current\_mode> for an illegal return event. See *Illegal return events from AArch32 state*.
  - The instruction is UNDEFINED in Hyp mode.
  - The instruction is CONSTRAINED UNPREDICTABLE in User mode and System mode.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$  and  $\underline{T2}$ ).

#### **A1**

|   | 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|---|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|-----|-----|---|---|---|---|---|
|   |    | != 1 | 1111 |    | 0  | 0  | 0  | 0  | 0  | 0  | 1  | S  |    | R  | 'n |    |    | R  | ld |    |    | ir | nm | 5 |   | sty | /ре | 0 |   | R | m |   |
| • |    | СО   | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |     |     |   |   |   |   |   |

EOR, rotate right with extend (S == 0 && imm5 == 00000 && stype == 11)

```
EOR{\langle c \rangle}{\langle q \rangle} {\langle Rd \rangle, \rangle \langle Rn \rangle, \langle Rm \rangle, RRX}
```

EOR, shift or rotate by value (S == 0 && !(imm5 == 00000 && stype == 11))

```
EOR{<c>}{<q>} {<Rd>,} <Rn>, <Rm> {, <shift> #<amount>}
```

EORS, rotate right with extend (S == 1 && imm5 == 00000 && stype == 11)

```
EORS{<c>}{<q>} {<Rd>,} <Rn>, <Rm>, RRX
```

EORS, shift or rotate by value (S == 1 && !(imm5 == 00000 && stype == 11))

```
EORS{<c>}{<q>} {<Rd>,} <Rn>, <Rm> {, <shift> #<amount>}

d = <u>UInt(Rd);</u> n = <u>UInt(Rn);</u> m = <u>UInt(Rm);</u> setflags = (S == '1');
(shift t, shift n) = <u>DecodeImmShift(stype, imm5);</u>
```

T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3 | 2 | 1   | 0 |
|----|----|----|----|----|----|---|---|---|---|---|----|---|---|-----|---|
| 0  | 1  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 1 |   | Rm |   |   | Rdn |   |

**T1** 

```
EOR<c>{<q>} {<Rdn>,} <Rdn>, <Rm> // (Inside IT block)

EORS{<q>} {<Rdn>,} <Rdn>, <Rm> // (Outside IT block)

d = UInt(Rdn); n = UInt(Rdn); m = UInt(Rm); setflags = !InITBlock();
(shift_t, shift_n) = (SRType_LSL, 0);
```

**T2** 

|   | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1   | 0 | 15  | 14 | 13  | 12 | 11 | 10 | 9 | 8 | 7   | 6  | 5   | 4   | 3 | 2  | 1 | 0 |
|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|-----|---|-----|----|-----|----|----|----|---|---|-----|----|-----|-----|---|----|---|---|
| ſ | 1  | 1  | 1  | 0  | 1  | 0  | 1 | 0 | 1 | 0 | 0 | S |   | R | n . |   | (0) | i  | mm: | 3  |    | R  | d |   | imi | m2 | stv | /pe |   | Rı | n |   |

```
EOR, rotate right with extend (S == 0 \&\& imm3 == 000 \&\& imm2 == 00 \&\& stype == 11)
```

```
EOR{\langle c \rangle}{\langle q \rangle} {\langle Rd \rangle, \rangle \langle Rn \rangle, \langle Rm \rangle, RRX}
```

EOR, shift or rotate by value (S == 0 && !(imm3 == 000 && imm2 == 00 && stype == 11))

EORS, rotate right with extend (S == 1 && imm3 == 000 && Rd != 1111 && imm2 == 00 && stype == 11)

```
EORS{\langle c \rangle}{\langle q \rangle} {\langle Rd \rangle, \rangle \langle Rn \rangle, \langle Rm \rangle, RRX}
```

EORS, shift or rotate by value (S == 1 && !(imm3 == 000 && imm2 == 00 && stype == 11) && Rd != 1111)

```
EORS.W {<Rd>,} <Rn>, <Rm> // (Outside IT block, and <Rd>, <Rn>, <Rm> can be represented in T1)

EORS{<c>}{<q>} {<Rd>,} <Rn>, <Rm> {, <shift> #<amount>}

if Rd == '1111' && S == '1' then SEE "TEQ (register)";

d = UInt(Rd); n = UInt(Rn); m = UInt(Rm); setflags = (S == '1');
(shift_t, shift_n) = DecodeImmShift(stype, imm3:imm2);

if (d == 15 && !setflags) || n == 15 || m == 15 then UNPREDICTABLE;
// Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior, see Architectural Constraints on UNPREDICTABLE behaviors.

## **Assembler Symbols**

<Rd>

<Rn>

<Rm>

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<Rdn> Is the first general-purpose source register and the destination register, encoded in the "Rdn" field.

For encoding A1: is the general-purpose destination register, encoded in the "Rd" field. If omitted, this register is the same as <Rn>. Arm deprecates using the PC as the destination register, but if the PC is used:

- For the EOR variant, the instruction is a branch to the address calculated by the operation. This is an interworking branch, see *Pseudocode description of operations on the AArch32 general-purpose registers and the PC*.
- For the EORS variant, the instruction performs an exception return, that restores *PSTATE* from SPSR <current mode>.

For encoding T2: is the general-purpose destination register, encoded in the "Rd" field. If omitted, this register is the same as <Rn>

For encoding A1: is the first general-purpose source register, encoded in the "Rn" field. The PC can be used, but this is deprecated.

For encoding T2: is the first general-purpose source register, encoded in the "Rn" field.

For encoding A1: is the second general-purpose source register, encoded in the "Rm" field. The PC can be used, but this is deprecated.

For encoding T1 and T2: is the second general-purpose source register, encoded in the "Rm" field.

<shift> Is the type of shift to be applied to the second source register, encoded in "stype":

| stype | <shift></shift> |
|-------|-----------------|
| 00    | LSL             |
| 01    | LSR             |
| 10    | ASR             |
| 11    | ROR             |

<amount>

For encoding A1: is the shift amount, in the range 1 to 31 (when <shift> = LSL or ROR) or 1 to 32 (when <shift> = LSR or ASR) encoded in the "imm5" field as <amount> modulo 32.

For encoding T2: is the shift amount, in the range 1 to 31 (when <shift> = LSL or ROR) or 1 to 32 (when <shift> = LSR or ASR), encoded in the "imm3:imm2" field as <amount> modulo 32.

In T32 assembly:

- Outside an IT block, if EORS <Rd>, <Rn>, <Rd> has <Rd> and <Rn> both in the range R0-R7, it is assembled using encoding T1 as though EORS <Rd>, <Rn> had been written
- Inside an IT block, if EOR<c> <Rd>, <Rn>, <Rd> has <Rd> and <Rn> both in the range R0-R7, it is assembled using encoding T1 as though EOR<c> <Rd>, <Rn> had been written.

To prevent either of these happening, use the .W qualifier.

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    (shifted, carry) = Shift C(R[m], shift t, shift n, PSTATE.C);
    result = R[n] EOR shifted;
    if d == 15 then
                              // Can only occur for A32 encoding
        if setflags then
            ALUExceptionReturn (result);
        else
            ALUWritePC(result);
    else
        R[d] = result;
        if setflags then
            PSTATE.N = result<31>;
            PSTATE.Z = <u>IsZeroBit</u>(result);
            PSTATE.C = carry;
            // PSTATE.V unchanged
```

## **Operational information**

If CPSR.DIT is 1 and this instruction does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright \ @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

## **EOR, EORS (register-shifted register)**

Bitwise Exclusive OR (register-shifted register) performs a bitwise Exclusive OR of a register value and a register-shifted register value. It writes the result to the destination register, and can optionally update the condition flags based on the result.

#### **A1**

| 31 30 | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2  | 1 | 0 |
|-------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|-----|-----|---|---|----|---|---|
| != 1  | 111 |    | 0  | 0  | 0  | 0  | 0  | 0  | 1  | S  |    | R  | 'n |    |    | R  | ld |    |    | R  | S |   | 0 | sty | /ре | 1 |   | Rı | n |   |
| COI   | hd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |     |     |   |   |    |   |   |

## Flag setting (S == 1)

```
EORS{\langle c \rangle}{\langle q \rangle} {\langle Rd \rangle, \rangle \langle Rn \rangle, \langle Rm \rangle, \langle shift \rangle \langle Rs \rangle}
```

#### Not flag setting (S == 0)

For more information about the CONSTRAINED UNPREDICTABLE behavior, see Architectural Constraints on UNPREDICTABLE behaviors.

## **Assembler Symbols**

| <c></c> | See | Standard | assembler | syntax | fields. |
|---------|-----|----------|-----------|--------|---------|
|---------|-----|----------|-----------|--------|---------|

<q> See Standard assembler syntax fields.

<Rd> Is the general-purpose destination register, encoded in the "Rd" field.

<Rn> Is the first general-purpose source register, encoded in the "Rn" field.

<Rm> Is the second general-purpose source register, encoded in the "Rm" field.

<shift> Is the type of shift to be applied to the second source register, encoded in "stype":

| stype | <shift></shift> |
|-------|-----------------|
| 00    | LSL             |
| 01    | LSR             |
| 10    | ASR             |
| 11    | ROR             |

Is the third general-purpose source register holding a shift amount in its bottom 8 bits, encoded in the "Rs" field.

## Operation

 $< R_S >$ 

```
if ConditionPassed() then
    EncodingSpecificOperations();
    shift_n = UInt(R[s]<7:0>);
    (shifted, carry) = Shift_C(R[m], shift_t, shift_n, PSTATE.C);
    result = R[n] EOR shifted;
    R[d] = result;
    if setflags then
        PSTATE.N = result<31>;
        PSTATE.Z = IsZeroBit(result);
        PSTATE.C = carry;
        // PSTATE.V unchanged
```

## **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
- The values of the data supplied in any of its registers.
   The values of the NZCV flags.
   The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

# **ERET**

Exception Return.

The PE branches to the address held in the register holding the preferred return address, and restores *PSTATE* from SPSR\_<urrent\_mode>. The register holding the preferred return address is:

- *ELR\_hyp*, when executing in Hyp mode.
- LR, when executing in a mode other than Hyp mode, User mode, or System mode.

The PE checks SPSR\_<current\_mode> for an illegal return event. See *Illegal return events from AArch32 state*.

Exception Return is CONSTRAINED UNPREDICTABLE in User mode and System mode.

In Debug state, the T1 encoding of ERET executes the DRPS operation.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19  | 18  | 17  | 16  | 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3   | 2   | 1   | 0   |
|----|------|-----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|---|---|---|---|-----|-----|-----|-----|
|    | != 1 | 111 |    | 0  | 0  | 0  | 1  | 0  | 1  | 1  | 0  | (0) | (0) | (0) | (0) | (0) | (0) | (0) | (0) | (0) | (0) | (0) | (0) | 0 | 1 | 1 | 0 | (1) | (1) | (1) | (0) |
|    | СО   | nd  |    |    |    |    |    |    |    |    |    |     |     |     |     |     |     |     |     |     |     |     |     |   |   |   |   |     |     |     |     |

### Α1

```
ERET { < c > } { < q > }
```

 $\ensuremath{//}$  No additional decoding required

### T1

|   |   |   |   |   | 10 | - |   |   | - |   |   |   |   |   | - |   |   |     |   |     |     | -   |     |   |   | - |   | - |   |   |   |
|---|---|---|---|---|----|---|---|---|---|---|---|---|---|---|---|---|---|-----|---|-----|-----|-----|-----|---|---|---|---|---|---|---|---|
| 1 | 1 | 1 | 1 | 0 | 0  | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | (0) | 0 | (1) | (1) | (1) | (1) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

### T1

```
if InITBlock() && !LastInITBlock() then UNPREDICTABLE;
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

# **Assembler Symbols**

ERET { < c > } { < q > }

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

ERET Page 108

# Operation

```
if ConditionPassed() then
   EncodingSpecificOperations();
   if !Halted() then
       if PSTATE.M IN {M32 User, M32 System} then
                                                  // UNDEFINED or NOP
           UNPREDICTABLE;
        else
           new_pc_value = if PSTATE.EL == EL2 then ELR_hyp else R[14];
            AArch32.ExceptionReturn(new_pc_value, SPSR[]);
   else
                                                  // Perform DRPS operation in Debug state
        if PSTATE.M == M32 User then
            UNDEFINED;
        elsif PSTATE.M == M32 System then
                                                  // UNDEFINED or NOP
           UNPREDICTABLE;
        else
            SynchronizeContext();
            SetPSTATEFromPSR(SPSR[]);
            // PSTATE.{N,Z,C,V,Q,GE,SS,A,I,F} are not observable and ignored in Debug state, so
            // behave as if UNKNOWN.
            PSTATE.\langle N, Z, C, V, Q, GE, SS, A, I, F \rangle = bits(13) UNKNOWN;
            // In AArch32 Debug state, all instructions are T32 and unconditional.
            PSTATE.IT = '000000000'; PSTATE.T = '1'; //
DLR = bits(32) UNKNOWN; DSPSR = bits(32) UNKNOWN;
                                                           // PSTATE.J is RESO
```

# **CONSTRAINED UNPREDICTABLE behavior**

If PSTATE.M IN {M32 User, M32 System}, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00 bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

ERET Page 109

### **ESB**

Error Synchronization Barrier is an error synchronization event that might also update DISR and VDISR. This instruction can be used at all Exception levels and in Debug state.

In Debug state, this instruction behaves as if SError interrupts are masked at all Exception levels. See Error Synchronization Barrier in the ARM(R) Reliability, Availability, and Serviceability (RAS) Specification, ARMv8, for ARMv8-A architecture profile.

If the RAS Extension is not implemented, this instruction executes as a NOP.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

### **A1**

### (Armv8.2)

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|-----|-----|-----|-----|---|---|---|---|---|---|---|---|
|    | != 1 | 1111 |    | 0  | 0  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | 0  | 0  | 0  | (1) | (1) | (1) | (1) | (0) | (0) | (0) | (0) | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 |
|    | CC   | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |     |     |     |     |   |   |   |   |   |   |   |   |

# **A**1

```
ESB{<c>}{<q>}
if !HaveRASExt() then EndOfInstruction(); // Instruction executes as NOP
if cond != '1110' then UNPREDICTABLE; // ESB must be encoded with AL condition
```

### **CONSTRAINED UNPREDICTABLE behavior**

If cond != '1110', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction executes unconditionally.
- · The instruction executes conditionally.

# T1

# (Armv8.2)

# T1

```
ESB{<c>}.W

if !HaveRASExt() then EndOfInstruction(); // Instruction executes as NOP
if InITBlock() then UNPREDICTABLE;
```

# **CONSTRAINED UNPREDICTABLE behavior**

If InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- · The instruction executes unconditionally.
- · The instruction executes conditionally.

# **Assembler Symbols**

- <c> See Standard assembler syntax fields.
- <q> See Standard assembler syntax fields

ESB Page 110

# Operation

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

ESB Page 111

### HLT

Halting breakpoint causes a software breakpoint to occur.

Halting breakpoint is always unconditional, even inside an IT block.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

### **A1**

| 31 30 29 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14  | 13  | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1  | 0_ |
|-------------|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|---|---|---|---|---|---|---|----|----|----|
| != 1111     | 0  | 0  | 0  | 1  | 0  | 0  | 0  | 0  |    |    |    |    |    | imr | n12 |    |    |    |   |   | 0 | 1 | 1 | 1 |   | im | m4 |    |
|             |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |    |    |    |   |   |   |   |   |   |   |    |    |    |

cond

# **A**1

```
HLT{<q>} {#}<imm>
if EDSCR.HDE == '0' || !HaltingAllowed() then UNDEFINED;
if cond != '1110' then UNPREDICTABLE; // HLT must be encoded with AL condition
```

### **CONSTRAINED UNPREDICTABLE behavior**

If cond != '1110', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- · The instruction executes unconditionally.
- The instruction executes conditionally.

### T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3  | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|----|----|---|---|
| 1  | 0  | 1  | 1  | 1  | 0  | 1 | 0 | 1 | 0 |   |   | im | m6 |   |   |

### **T1**

```
HLT{<q>} {#}<imm>
if EDSCR.HDE == '0' || !HaltingAllowed() then UNDEFINED;
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

# **Assembler Symbols**

<q>

See Standard assembler syntax fields. An HLT instruction must be unconditional.

<imm>

For encoding A1: is a 16-bit unsigned immediate, in the range 0 to 65535, encoded in the "imm12:imm4" field. This value is for assembly and disassembly only. It is ignored by the PE, but can be used by a debugger to store more information about the halting breakpoint.

For encoding T1: is a 6-bit unsigned immediate, in the range 0 to 63, encoded in the "imm6" field. This value is for assembly and disassembly only. It is ignored by the PE, but can be used by a debugger to store more information about the halting breakpoint.

# Operation

```
EncodingSpecificOperations();
Halt(DebugHalt_HaltInstruction);
```

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

HLT Page 112

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

HLT Page 113

### **HVC**

Hypervisor Call causes a Hypervisor Call exception. For more information see *Hypervisor Call (HVC) exception*. Non-secure software executing at EL1 can use this instruction to call the hypervisor to request a service.

The HVC instruction is:

- UNDEFINED in Secure state, and in User mode in Non-secure state.
- When SCR.HCE is set to 0, UNDEFINED in Non-secure EL1 modes and CONSTRAINED UNPREDICTABLE in Hyp mode.

On executing an HVC instruction, the *HSR*, *Hyp Syndrome Register* reports the exception as a Hypervisor Call exception, using the EC value 0x12, and captures the value of the immediate argument, see *Use of the HSR*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

### **A1**

| 31 30 29 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14  | 13  | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1  | 0 |
|-------------|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|---|---|---|---|---|---|---|----|----|---|
| != 1111     | 0  | 0  | 0  | 1  | 0  | 1  | 0  | 0  |    |    |    |    |    | imr | n12 |    |    |    |   |   | 0 | 1 | 1 | 1 |   | im | m4 |   |
| cond        |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |    |    |    |   |   |   |   |   |   |   |    |    |   |

# **A**1

```
HVC{<q>} {#}<imm16>

if cond != '1110' then UNPREDICTABLE;
imm16 = imm12:imm4;
```

### **CONSTRAINED UNPREDICTABLE behavior**

If cond != '1110', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction executes unconditionally.
- The instruction executes conditionally.

### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2   | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|-----|----|---|----|----|----|----|----|----|---|---|---|-----|-----|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 1  | 1 | 1 | 1 | 1 | 1 | 0 |   | imı | m4 |   | 1  | 0  | 0  | 0  |    |    |   |   |   | imn | n12 |   |   |   |   |   |

### **T1**

```
HVC{<q>} {#}<imm16>

imm16 = imm4:imm12;
if InITBlock() then UNPREDICTABLE;
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

# **Assembler Symbols**

<imm16>

See Standard assembler syntax fields. An HVC instruction must be unconditional.

For encoding A1: is a 16-bit unsigned immediate, in the range 0 to 65535, encoded in the "imm12:imm4" field. This value is for assembly and disassembly only. It is reported in the HSR but otherwise is ignored by hardware. An HVC handler might interpret imm16, for example to determine the required service.

For encoding T1: is a 16-bit unsigned immediate, in the range 0 to 65535, encoded in the "imm4:imm12" field. This value is for assembly and disassembly only. It is reported in the HSR but otherwise is ignored by hardware. An HVC handler might interpret imm16, for example to determine the required service.

HVC Page 114

# Operation

# **CONSTRAINED UNPREDICTABLE behavior**

If ELUsingAArch32 (EL3) && SCR.HCE == '0' && PSTATE.EL == EL2, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

HVC Page 115

## **ISB**

Instruction Synchronization Barrier flushes the pipeline in the PE and is a context synchronization event. For more information, see *Instruction Synchronization Barrier (ISB)*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

# **A1**

|   | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19  | 18  | 17  | 16  | 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2   | 1   | 0 |
|---|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|---|---|---|---|---|-----|-----|---|
| ſ | 1  | 1  | 1  | 1  | 0  | 1  | 0  | 1  | 0  | 1  | 1  | 1  | (1) | (1) | (1) | (1) | (1) | (1) | (1) | (1) | (0) | (0) | (0) | (0) | 0 | 1 | 1 | 0 |   | opt | ion |   |

### Α1

```
ISB{<c>}{<q>} {<option>}
// No additional decoding required
```

# **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3   | 2   | 1   | 0   | 15 | 14 | 13  | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2   | 1   | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|-----|-----|-----|-----|----|----|-----|----|-----|-----|-----|-----|---|---|---|---|---|-----|-----|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1 | 1 | 1 | 0 | 1 | 1 | (1) | (1) | (1) | (1) | 1  | 0  | (0) | 0  | (1) | (1) | (1) | (1) | 0 | 1 | 1 | 0 |   | opt | ion |   |

# **T1**

```
ISB{<c>}{<q>} {<option>}
// No additional decoding required
```

For more information about the CONSTRAINED UNPREDICTABLE behavior, see Architectural Constraints on UNPREDICTABLE behaviors.

# **Assembler Symbols**

<c> For encoding A1: see *Standard assembler syntax fields*. Must be AL or omitted.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<option> Specifies an optional limitation on the barrier operation. Values are:

SY

Full system barrier operation, encoded as option = 0b1111. Can be omitted.

All other encodings of option are reserved. The corresponding instructions execute as full system barrier operations, but must not be relied upon by software.

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    InstructionSynchronizationBarrier();
```

**ISB** 

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

Page 116

### IT

If-Then makes up to four following instructions (the IT block) conditional. The conditions for the instructions in the IT block are the same as, or the inverse of, the condition the IT instruction specifies for the first instruction in the block.

The IT instruction itself does not affect the condition flags, but the execution of the instructions in the IT block can change the condition flags.

16-bit instructions in the IT block, other than CMP, CMN and TST, do not set the condition flags. An IT instruction with the AL condition can change the behavior without conditional execution.

The architecture permits exception return to an instruction in the IT block only if the restoration of the *CPSR* restores ITSTATE to a state consistent with the conditions specified by the IT instruction. Any other exception return to an instruction in an IT block is UNPREDICTABLE. Any branch to a target instruction in an IT block is not permitted, and if such a branch is made it is UNPREDICTABLE what condition is used when executing that target instruction and any subsequent instruction in the IT block.

Many uses of the IT instruction are deprecated for performance reasons, and an implementation might include ITD controls that can disable those uses of IT, making them UNDEFINED.

For more information see *Conditional execution* and *Conditional instructions*. The first of these sections includes more information about the ITD controls.

### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6      | 5    | 4 | 3 | 2    | 1   | 0 |
|----|----|----|----|----|----|---|---|---|--------|------|---|---|------|-----|---|
| 1  | 0  | 1  | 1  | 1  | 1  | 1 | 1 | 1 | firsto | cond | t |   | != 0 | 000 |   |
|    |    |    |    |    |    |   |   |   |        |      |   |   | ma   | isk |   |

### **T1**

```
IT{<x>{<y>{<z>}}}{<q>} <cond>
if mask == '0000' then SEE "Related encodings";
if firstcond == '1111' || (firstcond == '1110' && BitCount (mask) != 1) then UNPREDICTABLE;
if InITBlock() then UNPREDICTABLE;
```

### **CONSTRAINED UNPREDICTABLE behavior**

If firstcond == '1111' || (firstcond == '1110' && BitCount(mask) != 1), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The '1111' condition is treated as being the same as the '1110' condition, meaning always, and the ITSTATE state machine is progressed in the same way as for any other cond base value.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

Related encodings: Miscellaneous 16-bit instructions.

### **Assembler Symbols**

<y>

The condition for the second instruction in the IT block. If omitted, the "mask" field is set to 0b1000. If present it is encoded in the "mask[3]" field:
T
firstcond[0]

IT

E NOT firstcond[0]

The condition for the third instruction in the IT block. If omitted and <x> is present, the "mask[2:0]" field is set to 0b100. If <y> is present it is encoded in the "mask[2]" field:

Γ firstcond[0]

```
NOT firstcond[0]

The condition for the fourth instruction in the IT block. If omitted and <y> is present, the "mask[1:0]" field is set to 0b10. If <z> is present, the "mask[0]" field is set to 1, and it is encoded in the "mask[1]" field:

T firstcond[0]

E NOT firstcond[0]

<q> See Standard assembler syntax fields.

<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline="">
<nonline=""
```

The conditions specified in an IT instruction must match those specified in the syntax of the instructions in its IT block. When assembling to A32 code, assemblers check IT instruction syntax for validity but do not generate assembled instructions for them. See *Conditional instructions*.

# Operation

```
EncodingSpecificOperations();
AArch32.CheckITEnabled(mask);
PSTATE.IT<7:0> = firstcond:mask;
ShouldAdvanceIT = FALSE;
```

IT

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

Page 118

### LDA

Load-Acquire Word loads a word from memory and writes it to a register. The instruction also has memory ordering semantics as described in *Load-Acquire, Store-Release* 

For more information about support for shared memory see *Synchronization and semaphores*. For information about memory accesses see *Memory accesses*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9 | 8 | 7 | 6 | 5 | 4 | 3   | 2   | 1   | 0   |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|---|---|---|---|---|---|-----|-----|-----|-----|
|    | != 1 | 111 |    | 0  | 0  | 0  | 1  | 1  | 0  | 0  | 1  |    | R  | ln |    |    | F  | ₹t |    | (1) | (1) | 0 | 0 | 1 | 0 | 0 | 1 | (1) | (1) | (1) | (1) |
|    | СО   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |   |   |   |   |   |   |     |     |     |     |

### Α1

```
LDA{<c>}{<q>} <Rt>, [<Rn>]

t = <u>UInt</u>(Rt); n = <u>UInt</u>(Rn);
if t == 15 || n == 15 then UNPREDICTABLE;
```

### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3   | 2   | 1   | 0   |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|----|----|-----|-----|-----|-----|---|---|---|---|-----|-----|-----|-----|
| 1  | 1  | 1  | 0  | 1  | 0  | 0 | 0 | 1 | 1 | 0 | 1 |   | R | n |   |    | F  | ₹t |    | (1) | (1) | (1) | (1) | 1 | 0 | 1 | 0 | (1) | (1) | (1) | (1) |

### T1

```
LDA{<c>}{<q>} <Rt>, [<Rn>]

t = <u>UInt</u>(Rt); n = <u>UInt</u>(Rn);
if t == 15 || n == 15 then UNPREDICTABLE;
```

For more information about the CONSTRAINED UNPREDICTABLE behavior, see Architectural Constraints on UNPREDICTABLE behaviors.

# **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<Rt> Is the general-purpose register to be transferred, encoded in the "Rt" field.
```

<Rn> Is the general-purpose base register, encoded in the "Rn" field.

### Operation

```
if <u>ConditionPassed()</u> then
    EncodingSpecificOperations();
    address = R[n];
    R[t] = MemO[address, 4];
```

# **Operational information**

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

 $In ternal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ time stamp:\ 2019-03-28T07:59$ 

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

LDA Page 119

### **LDAB**

Load-Acquire Byte loads a byte from memory, zero-extends it to form a 32-bit word and writes it to a register. The instruction also has memory ordering semantics as described in *Load-Acquire*, *Store-Release*.

For more information about support for shared memory see *Synchronization and semaphores*. For information about memory accesses see *Memory accesses*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9 | 8 | 7 | 6 | 5 | 4 | 3   | 2   | 1   | 0   |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|---|---|---|---|---|---|-----|-----|-----|-----|
|    | != 1 | 111 |    | 0  | 0  | 0  | 1  | 1  | 1  | 0  | 1  |    | R  | n. |    |    | F  | ₹t |    | (1) | (1) | 0 | 0 | 1 | 0 | 0 | 1 | (1) | (1) | (1) | (1) |
|    | СО   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |   |   |   |   |   |   |     |     |     |     |

#### **A1**

```
LDAB{<c>}{<q>} <Rt>, [<Rn>]

t = <u>UInt</u>(Rt); n = <u>UInt</u>(Rn);
if t == 15 || n == 15 then UNPREDICTABLE;
```

### T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3   | 2   | 1   | 0   |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|-----|-----|-----|-----|---|---|---|---|-----|-----|-----|-----|
| 1  | 1  | 1  | 0  | 1  | 0  | 0 | 0 | 1 | 1 | 0 | 1 |   | R | ₹n |   |    | F  | ₹t |    | (1) | (1) | (1) | (1) | 1 | 0 | 0 | 0 | (1) | (1) | (1) | (1) |

### T1

```
LDAB{<c>>}{<q>} <Rt>, [<Rn>]

t = <u>UInt</u>(Rt); n = <u>UInt</u>(Rn);
if t == 15 || n == 15 then UNPREDICTABLE;
```

For more information about the CONSTRAINED UNPREDICTABLE behavior, see Architectural Constraints on UNPREDICTABLE behaviors.

# **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<Rt> Is the general-purpose register to be transferred, encoded in the "Rt" field.
```

Is the general-purpose base register, encoded in the "Rn" field.

# Operation

<Rn>

```
if <u>ConditionPassed()</u> then
    EncodingSpecificOperations();
    address = R[n];
    R[t] = <u>ZeroExtend(MemO[address, 1], 32);</u>
```

# **Operational information**

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

 $In ternal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ time stamp:\ 2019-03-28T07:59$ 

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

LDAB Page 120

### **LDAEX**

Load-Acquire Exclusive Word loads a word from memory, writes it to a register and:

- If the address has the Shared Memory attribute, marks the physical address as exclusive access for the executing PE in a global monitor.
- · Causes the executing PE to indicate an active exclusive access in the local monitor.

The instruction also has memory ordering semantics as described in Load-Acquire, Store-Release.

For more information about support for shared memory see *Synchronization and semaphores*. For information about memory accesses see *Memory accesses*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

### **A1**

| _ | 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9 | 8 | 7 | 6 | 5 | 4 | 3   | 2   | 1   | 0   |
|---|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|---|---|---|---|---|---|-----|-----|-----|-----|
|   |    | != 1 | 111 |    | 0  | 0  | 0  | 1  | 1  | 0  | 0  | 1  |    | R  | 'n |    |    | F  | ₹t |    | (1) | (1) | 1 | 0 | 1 | 0 | 0 | 1 | (1) | (1) | (1) | (1) |
|   |    | CO   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |   |   |   |   |   |   |     |     |     |     |

# Α1

```
LDAEX{<c>}{<q>} <Rt>, [<Rn>]

t = <u>UInt</u>(Rt); n = <u>UInt</u>(Rn);
if t == 15 || n == 15 then UNPREDICTABLE;
```

### **T1**

| 1 | 5 1 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3   | 2   | 1   | 0   |
|---|-----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|----|----|-----|-----|-----|-----|---|---|---|---|-----|-----|-----|-----|
| 1 |     | 1  | 1  | 0  | 1  | 0  | 0 | 0 | 1 | 1 | 0 | 1 |   | R | n |   |    | F  | ₹t |    | (1) | (1) | (1) | (1) | 1 | 1 | 1 | 0 | (1) | (1) | (1) | (1) |

### T1

```
LDAEX{<c>}{<q>} <Rt>, [<Rn>]

t = <u>UInt</u>(Rt); n = <u>UInt</u>(Rn);
if t == 15 || n == 15 then UNPREDICTABLE;
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

# **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<Rt> Is the general-purpose register to be transferred, encoded in the "Rt" field.
<Rn> Is the general-purpose base register, encoded in the "Rn" field.
```

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    address = R[n];
    AArch32.SetExclusiveMonitors(address, 4);
    R[t] = MemO[address, 4];
```

# **Operational information**

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

LDAEX Page 121

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

LDAEX Page 122

# **LDAEXB**

Load-Acquire Exclusive Byte loads a byte from memory, zero-extends it to form a 32-bit word, writes it to a register and:

- If the address has the Shared Memory attribute, marks the physical address as exclusive access for the executing PE in a global monitor.
- · Causes the executing PE to indicate an active exclusive access in the local monitor.

The instruction also has memory ordering semantics as described in Load-Acquire, Store-Release.

For more information about support for shared memory see *Synchronization and semaphores*. For information about memory accesses see *Memory accesses*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9 | 8 | 7 | 6 | 5 | 4 | 3   | 2   | 1   | 0   |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|---|---|---|---|---|---|-----|-----|-----|-----|
|    | != 1 | 111 |    | 0  | 0  | 0  | 1  | 1  | 1  | 0  | 1  |    | R  | ln |    |    | F  | ₹t |    | (1) | (1) | 1 | 0 | 1 | 0 | 0 | 1 | (1) | (1) | (1) | (1) |
|    | СО   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |   |   |   |   |   |   |     |     |     |     |

# Α1

```
LDAEXB{<c>}{<q>} <Rt>, [<Rn>]

t = <u>UInt</u>(Rt); n = <u>UInt</u>(Rn);
if t == 15 || n == 15 then UNPREDICTABLE;
```

### **T1**

|   | - |   |   |   |   | 10 | - | - | - | - | - | - | - |   | - | - | <br> |    | <br> |     | -   | -   | - | - | - | - | -   |     | -   | -   |
|---|---|---|---|---|---|----|---|---|---|---|---|---|---|---|---|---|------|----|------|-----|-----|-----|---|---|---|---|-----|-----|-----|-----|
| 1 |   | 1 | 1 | 0 | 1 | 0  | 0 | 0 | 1 | 1 | 0 | 1 |   | R | n |   | F    | ₹t | (1)  | (1) | (1) | (1) | 1 | 1 | 0 | 0 | (1) | (1) | (1) | (1) |

### T1

```
LDAEXB{<c>}{<q>} <Rt>, [<Rn>]

t = <u>UInt</u>(Rt); n = <u>UInt</u>(Rn);
if t == 15 || n == 15 then UNPREDICTABLE;
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

# **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<Rt> Is the general-purpose register to be transferred, encoded in the "Rt" field.
<Rn> Is the general-purpose base register, encoded in the "Rn" field.
```

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    address = R[n];
    AArch32.SetExclusiveMonitors(address, 1);
    R[t] = ZeroExtend(MemO[address, 1], 32);
```

# **Operational information**

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

LDAEXB Page 123

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

LDAEXB Page 124

### **LDAEXD**

Load-Acquire Exclusive Doubleword loads a doubleword from memory, writes it to two registers and:

- · If the address has the Shared Memory attribute, marks the physical address as exclusive access for the executing PE in a global monitor
- Causes the executing PE to indicate an active exclusive access in the local monitor.

The instruction also acts as a barrier instruction with the ordering requirements described in Load-Acquire, Store-Release.

For more information about support for shared memory see *Synchronization and semaphores*. For information about memory accesses see *Memory accesses* 

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9 | 8 | 7 | 6 | 5 | 4 | 3   | 2   | 1   | 0   |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|---|---|---|---|---|---|-----|-----|-----|-----|
|    | != 1 | 111 |    | 0  | 0  | 0  | 1  | 1  | 0  | 1  | 1  |    | R  | n? |    |    | F  | ₹t |    | (1) | (1) | 1 | 0 | 1 | 0 | 0 | 1 | (1) | (1) | (1) | (1) |
|    | СО   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |   |   |   |   |   |   |     |     |     |     |

# **A**1

```
LDAEXD{<c>}{<q>} <Rt>, <Rt2>, [<Rn>]

t = <u>UInt</u>(Rt); t2 = t + 1; n = <u>UInt</u>(Rn);
if Rt<0> == '1' | | t2 == 15 | | n == 15 then UNPREDICTABLE;
```

### **CONSTRAINED UNPREDICTABLE behavior**

If Rt < 0 > == '1', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction executes with the additional decode: t<0> = '0'.
- The instruction executes with the additional decode: t2 = t.
- The instruction executes as described, with no change to its behavior and no additional side effects.

If Rt == '1110', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction is handled as described in *Using R15*.

# **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6 | 5 | 4 | 3   | 2   | 1   | 0   |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|----|---|---|---|---|---|-----|-----|-----|-----|
| 1  | 1  | 1  | 0  | 1  | 0  | 0 | 0 | 1 | 1 | 0 | 1 |   | F | ≀n |   |    | F  | ₹t |    |    | R  | t2 |   | 1 | 1 | 1 | 1 | (1) | (1) | (1) | (1) |

### T1

```
LDAEXD{<c>}{<q>} <Rt>, <Rt2>, [<Rn>]

t = <u>UInt</u>(Rt); t2 = <u>UInt</u>(Rt2); n = <u>UInt</u>(Rn);
if t == 15 || t2 == 15 || t == t2 || n == 15 then UNPREDICTABLE;
```

# **CONSTRAINED UNPREDICTABLE behavior**

If t == t2, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The load instruction executes but the destination register takes an UNKNOWN value.

LDAEXD Page 125

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

# **Assembler Symbols**

| <c></c>     | See Standard assembler syntax fields.                                                                                                             |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| <q></q>     | See Standard assembler syntax fields.                                                                                                             |
| <rt></rt>   | For encoding A1: is the first general-purpose register to be transferred, encoded in the "Rt" field. <rt> must be even-numbered and not R14.</rt> |
|             | For encoding T1: is the first general-purpose register to be transferred, encoded in the "Rt" field.                                              |
| <rt2></rt2> | For encoding A1: is the second general-purpose register to be transferred. $<$ Rt2 $>$ must be $<$ R(t+1) $>$ .                                   |
|             | For encoding T1: is the second general-purpose register to be transferred, encoded in the "Rt2" field.                                            |
| <rn></rn>   | Is the general-purpose base register, encoded in the "Rn" field.                                                                                  |

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    address = R[n];
    AArch32.SetExclusiveMonitors(address, 8);
    value = MemO[address, 8];
    // Extract words from 64-bit loaded value such that R[t] is
    // loaded from address and R[t2] from address+4.
    R[t] = if BigEndian() then value<63:32> else value<31:0>;
    R[t2] = if BigEndian() then value<31:0> else value<63:32>;
```

# **Operational information**

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

LDAEXD Page 126

# **LDAEXH**

Load-Acquire Exclusive Halfword loads a halfword from memory, zero-extends it to form a 32-bit word, writes it to a register and:

- If the address has the Shared Memory attribute, marks the physical address as exclusive access for the executing PE in a global monitor.
- · Causes the executing PE to indicate an active exclusive access in the local monitor.

The instruction also has memory ordering semantics as described in Load-Acquire, Store-Release.

For more information about support for shared memory see *Synchronization and semaphores*. For information about memory accesses see *Memory accesses*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9 | 8 | 7 | 6 | 5 | 4 | 3   | 2   | 1   | 0   |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|---|---|---|---|---|---|-----|-----|-----|-----|
|    | != 1 | 111 |    | 0  | 0  | 0  | 1  | 1  | 1  | 1  | 1  |    | R  | n  |    |    | F  | ₹t |    | (1) | (1) | 1 | 0 | 1 | 0 | 0 | 1 | (1) | (1) | (1) | (1) |
|    | CO   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |   |   |   |   |   |   |     |     |     |     |

# **A**1

```
LDAEXH{<c>>}{<q>} <Rt>, [<Rn>]

t = <u>UInt</u>(Rt); n = <u>UInt</u>(Rn);
if t == 15 || n == 15 then UNPREDICTABLE;
```

### **T1**

| - |   |   |   |   | 10 | - | - | - | - | - | - | - |   | - | - | <br> |    | <br> |     | -   | -   | - | - | - | - | -   |     | -   | -   |
|---|---|---|---|---|----|---|---|---|---|---|---|---|---|---|---|------|----|------|-----|-----|-----|---|---|---|---|-----|-----|-----|-----|
| 1 | 1 | 1 | 0 | 1 | 0  | 0 | 0 | 1 | 1 | 0 | 1 |   | R | n |   | F    | ₹t | (1)  | (1) | (1) | (1) | 1 | 1 | 0 | 1 | (1) | (1) | (1) | (1) |

### T1

```
LDAEXH{<c>}{<q>} <Rt>, [<Rn>]

t = <u>UInt</u>(Rt); n = <u>UInt</u>(Rn);
if t == 15 || n == 15 then UNPREDICTABLE;
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

# **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<Rt> Is the general-purpose register to be transferred, encoded in the "Rt" field.
<Rn> Is the general-purpose base register, encoded in the "Rn" field.
```

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    address = R[n];
    AArch32.SetExclusiveMonitors(address, 2);
    R[t] = ZeroExtend(MemO[address, 2], 32);
```

# **Operational information**

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

LDAEXH Page 127

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

LDAEXH Page 128

# **LDAH**

Load-Acquire Halfword loads a halfword from memory, zero-extends it to form a 32-bit word and writes it to a register. The instruction also has memory ordering semantics as described in *Load-Acquire, Store-Release*.

For more information about support for shared memory see *Synchronization and semaphores*. For information about memory accesses see *Memory accesses*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9 | 8 | 7 | 6 | 5 | 4 | 3   | 2   | 1   | 0   |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|---|---|---|---|---|---|-----|-----|-----|-----|
|    | != 1 | 111 |    | 0  | 0  | 0  | 1  | 1  | 1  | 1  | 1  |    | R  | ln |    |    | F  | ₹t |    | (1) | (1) | 0 | 0 | 1 | 0 | 0 | 1 | (1) | (1) | (1) | (1) |
|    | СО   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |   |   |   |   |   |   |     |     |     |     |

### Α1

```
LDAH(<c>){<q>) <Rt>, [<Rn>]

t = <u>UInt</u>(Rt); n = <u>UInt</u>(Rn);
if t == 15 || n == 15 then UNPREDICTABLE;
```

### T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3   | 2   | 1   | 0   |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|----|----|-----|-----|-----|-----|---|---|---|---|-----|-----|-----|-----|
| 1  | 1  | 1  | 0  | 1  | 0  | 0 | 0 | 1 | 1 | 0 | 1 |   | R | n |   |    | F  | ₹t |    | (1) | (1) | (1) | (1) | 1 | 0 | 0 | 1 | (1) | (1) | (1) | (1) |

### T1

```
LDAH{<c>>}{<q>>} <Rt>, [<Rn>]

t = <u>UInt</u>(Rt); n = <u>UInt</u>(Rn);
if t == 15 || n == 15 then UNPREDICTABLE;
```

For more information about the CONSTRAINED UNPREDICTABLE behavior, see Architectural Constraints on UNPREDICTABLE behaviors.

# **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<Rt> Is the general-purpose register to be transferred, encoded in the "Rt" field.
```

<Rn> Is the general-purpose base register, encoded in the "Rn" field.

### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    address = R[n];
    R[t] = ZeroExtend(MemO[address, 2], 32);
```

# **Operational information**

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

LDAH Page 129

# LDC (immediate)

Load data to System register (immediate) calculates an address from a base register value and an immediate offset, loads a word from memory, and writes it to the *DBGDTRTXint* System register. It can use offset, post-indexed, pre-indexed, or unindexed addressing. For information about memory accesses see *Memory accesses*.

In an implementation that includes EL2, the permitted LDC access to *DBGDTRTXint* can be trapped to Hyp mode, meaning that an attempt to execute an LDC instruction in a Non-secure mode other than Hyp mode, that would be permitted in the absence of the Hyp trap controls, generates a Hyp Trap exception. For more information, see *Trapping general Non-secure System register accesses to debug registers*.

For simplicity, the LDC pseudocode does not show this possible trap to Hyp mode.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18   | 17   | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|------|------|----|----|----|----|----|----|----|---|---|---|---|---|----|----|---|---|---|
|    | != 1 | 111 |    | 1  | 1  | 0  | Р  | U  | 0  | W  | 1  |    | != 1 | 1111 |    | 0  | 1  | 0  | 1  | 1  | 1  | 1 | 0 |   |   |   | im | m8 |   |   |   |
|    | ഹ    | nd  |    |    |    |    |    |    |    |    |    |    | R    | n.   |    |    |    |    |    |    |    |   |   |   |   |   |    |    |   |   |   |

### Offset (P == 1 && W == 0)

```
LDC{<c>}{<q>} p14, c5, [<Rn>{, #{+/-}<imm>}]
```

### Post-indexed (P == 0 && W == 1)

```
LDC{\langle c \rangle}{\langle q \rangle} p14, c5, [\langle Rn \rangle], \#{+/-}{\langle imm \rangle}
```

### Pre-indexed (P == 1 && W == 1)

```
LDC{\langle c \rangle}{\langle q \rangle} p14, c5, [\langle Rn \rangle, \#{+/-}{\langle imm \rangle}]!
```

### Unindexed (P == 0 && U == 1 && W == 0)

```
LDC{<c>}{<q>} p14, c5, [<Rn>], <option>

if Rn == '1111' then SEE "LDC (literal)";
if P == '0' && U == '0' && W == '0' then UNDEFINED;
n = UInt(Rn); cp = 14;
imm32 = ZeroExtend(imm8:'00', 32); index = (P == '1'); add = (U == '1'); wback = (W == '1');
```

### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2    | 1    | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|------|------|---|----|----|----|----|----|----|---|---|---|---|---|----|----|---|---|---|
| 1  | 1  | 1  | 0  | 1  | 1  | 0 | Р | С | 0 | W | 1 |   | != 1 | 1111 |   | 0  | 1  | 0  | 1  | 1  | 1  | 1 | 0 |   |   |   | im | m8 |   |   |   |

```
Offset (P == 1 && W == 0)
```

```
LDC{<c>}{<q>} p14, c5, [<Rn>{, #{+/-}<imm>}]
```

### Post-indexed (P == 0 && W == 1)

```
LDC{<c>}{<q>} p14, c5, [<Rn>], \#{+/-}<imm>
```

# Pre-indexed (P == 1 && W == 1)

```
LDC{<c>}{<q>} p14, c5, [<Rn>, \#\{+/-\}<imm>]!
```

### Unindexed (P == 0 && U == 1 && W == 0)

```
LDC{<c>}{<q>} p14, c5, [<Rn>], <option>

if Rn == '1111' then SEE "LDC (literal)";
if P == '0' && U == '0' && W == '0' then UNDEFINED;
n = UInt(Rn); cp = 14;
imm32 = ZeroExtend(imm8:'00', 32); index = (P == '1'); add = (U == '1'); wback = (W == '1');
```

### **Assembler Symbols**

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<Rn> Is the general-purpose base register, encoded in the "Rn" field. If the PC is used, see *LDC (literal)*.

<option> Is an 8-bit immediate, in the range 0 to 255 enclosed in { }, encoded in the "imm8" field. The value of this field is ignored when
executing this instruction.

Specifies the offset is added to or subtracted from the base register, defaulting to + if omitted and encoded in "U":

| U | +/- |
|---|-----|
| 0 | -   |
| 1 | +   |

\_ \_ \_ +

Is the immediate offset used for forming the address, a multiple of 4 in the range 0-1020, defaulting to 0 and encoded in the "imm8" field, as <imm>/4.

# Operation

<imm>

+/-

```
if ConditionPassed() then
    EncodingSpecificOperations();
    offset_addr = if add then (R[n] + imm32) else (R[n] - imm32);
    address = if index then offset_addr else R[n];

// System register write to DBGDTRTXint.
    DBGDTR ELO[] = MemA[address, 4];

if wback then R[n] = offset addr;
```

### **Operational information**

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

# LDC (literal)

Load data to System register (literal) calculates an address from the PC value and an immediate offset, loads a word from memory, and writes it to the *DBGDTRTXint* System register. For information about memory accesses see *Memory accesses*.

In an implementation that includes EL2, the permitted LDC access to *DBGDTRTXint* can be trapped to Hyp mode, meaning that an attempt to execute an LDC instruction in a Non-secure mode other than Hyp mode, that would be permitted in the absence of the Hyp trap controls, generates a Hyp Trap exception. For more information, see *Trapping general Non-secure System register accesses to debug registers*.

For simplicity, the LDC pseudocode does not show this possible trap to Hyp mode.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4   | 3  | 2 | 1 | 0 |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|-----|----|---|---|---|
|    | != 1 | 111 |    | 1  | 1  | 0  | Ρ  | J  | 0  | W  | 1  | 1  | 1  | 1  | 1  | 0  | 1  | 0  | 1  | 1  | 1  | 1 | 0 |   |   |   | imı | n8 |   |   |   |
|    | CO   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |     |    |   |   |   |

A1 (!(P == 0 && U == 0 && W == 0))

```
LDC{<c>}{<q>} p14, c5, <label>

LDC{<c>}{<q>} p14, c5, [PC, #{+/-}<imm>]

LDC{<c>}{<q>} p14, c5, [PC], <option>

if P == '0' && U == '0' && W == '0' then UNDEFINED;
index = (P == '1'); add = (U == '1'); cp = 14; imm32 = ZeroExtend(imm8:'00', 32);
if W == '1' || (P == '0' && CurrentInstrSet() != InstrSet A32) then UNPREDICTABLE;
```

### **CONSTRAINED UNPREDICTABLE behavior**

If W == '1', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction executes without writeback of the base address.
- The instruction uses the addressing mode described in the equivalent immediate offset instruction.

### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|---|---|---|---|---|----|----|---|---|---|
| 1  | 1  | 1  | 0  | 1  | 1  | 0 | Р | U | 0 | W | 1 | 1 | 1 | 1 | 1 | 0  | 1  | 0  | 1  | 1  | 1  | 1 | 0 |   |   |   | im | m8 |   |   |   |

# T1 (!(P == 0 && U == 0 && W == 0))

```
LDC{<c>}{<q>} p14, c5, <label>

LDC{<c>}{<q>} p14, c5, [PC, #{+/-}<imm>]

if P == '0' && U == '0' && W == '0' then UNDEFINED;

index = (P == '1'); add = (U == '1'); cp = 14; imm32 = ZeroExtend(imm8:'00', 32);

if W == '1' || (P == '0' && CurrentInstrSet() != InstrSet A32) then UNPREDICTABLE;
```

### **CONSTRAINED UNPREDICTABLE behavior**

If  $W == '1' \mid P == '0'$ , then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- · The instruction executes without writeback of the base address.

LDC (literal) Page 132

• The instruction executes as LDC (immediate) with writeback to the PC. The instruction is handled as described in *Using R15*.

# **Assembler Symbols**

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

executing this instruction.

<a href="#"><label></a> The label of the literal data item that is to be loaded into <a href="#">Rt></a>. The assembler calculates the required value of the offset from the

Align(PC, 4) value of the instruction to this label. Permitted values of the offset are multiples of 4 in the range -1020 to 1020.

If the offset is zero or positive, imm32 is equal to the offset and add == TRUE (encoded as U == 1).

If the offset is negative, imm32 is equal to minus the offset and add == FALSE (encoded as U == 0).

Specifies the offset is added to or subtracted from the base register, defaulting to + if omitted and encoded in "U":

| U | +/- |
|---|-----|
| 0 | -   |
| 1 | +   |

<imm> Is the immediate offset used for forming the address, a multiple of 4 in the range 0-1020, defaulting to 0 and encoded in the "imm8" field, as <imm>/4.

The alternative syntax permits the addition or subtraction of the offset and the immediate offset to be specified separately, including permitting a subtraction of 0 that cannot be specified using the normal syntax. For more information, see *Use of labels in UAL instruction syntax*.

# Operation

+/-

```
if ConditionPassed() then
    EncodingSpecificOperations();
    offset_addr = if add then (Align(PC,4) + imm32) else (Align(PC,4) - imm32);
    address = if index then offset_addr else Align(PC,4);

// System register write to DBGDTRTXint.

DBGDTR EL0[] = MemA[address,4];
```

# **Operational information**

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

LDC (literal) Page 133

# LDM, LDMIA, LDMFD

Load Multiple (Increment After, Full Descending) loads multiple registers from consecutive memory locations using an address from a base register. The consecutive memory locations start at this address, and the address just above the highest of those locations can optionally be written back to the base register.

The lowest-numbered register is loaded from the lowest memory address, through to the highest-numbered register from the highest memory address. See also *Encoding of lists of general-purpose registers and the PC*.

Armv8.2 permits the deprecation of some Load Multiple ordering behaviors in AArch32 state, for more information see *ARMv8.2-LSMAOC*. The registers loaded can include the PC, causing a branch to a loaded address. This is an interworking branch, see *Pseudocode description of operations on the AArch32 general-purpose registers and the PC*. Related system instructions are *LDM (User registers)* and *LDM (exception return)*.

This instruction is used by the alias **POP** (multiple registers).

It has encodings from the following instruction sets: A32 (A1) and T32 (T1 and T2).

#### **A1**

|   | 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8    | 7    | 6   | 5 | 4 | 3 | 2 | 1 | 0 |
|---|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|------|------|-----|---|---|---|---|---|---|
|   |    | != 1 | 1111 |    | 1  | 0  | 0  | 0  | 1  | 0  | 8  | 1  |    | R  | n. |    |    |    |    |    |    |    | re | gist | er_l | ist |   |   |   |   |   |   |
| Ī |    | СО   | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |      |      |     |   |   |   |   |   |   |

Α1

```
LDM{IA}{<c>}{<q>} <Rn>{!}, <registers> // (Preferred syntax)

LDMFD{<c>}{<q>} <Rn>{!}, <registers> // (Alternate syntax, Full Descending stack)

n = UInt(Rn); registers = register_list; wback = (W == '1');
if n == 15 || BitCount(registers) < 1 then UNPREDICTABLE;
if wback && registers<n> == '1' then UNPREDICTABLE;
```

# **CONSTRAINED UNPREDICTABLE behavior**

If BitCount (registers) < 1, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction executes as LDM with the same addressing mode but targeting an unspecified set of registers. These registers might include R15. If the instruction specifies writeback, the modification to the base address on writeback might differ from the number of registers loaded.

If wback && registers<n> == '1', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction performs all of the loads using the specified addressing mode and the content of the register that is written back is UNKNOWN. In addition, if an exception occurs during such an instruction, the base address might be corrupted so that the instruction cannot be repeated.

### **T1**

| _15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6 | 5  | 4    | 3    | 2   | 1 | 0 |
|-----|----|----|----|----|----|----|---|---|---|----|------|------|-----|---|---|
| 1   | 1  | 0  | 0  | 1  |    | Rn |   |   |   | re | gist | er_l | ist |   |   |

# T1

```
LDM{IA}{<c>}{<q>} <Rn>{!}, <registers> // (Preferred syntax)

LDMFD{<c>}{<q>} <Rn>{!}, <registers> // (Alternate syntax, Full Descending stack)

n = UInt(Rn); registers = '00000000':register_list; wback = (registers<n> == '0');
if BitCount(registers) < 1 then UNPREDICTABLE;</pre>
```

### **CONSTRAINED UNPREDICTABLE behavior**

If BitCount (registers) < 1, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction executes as LDM with the same addressing mode but targeting an unspecified set of registers. These registers might include R15. If the instruction specifies writeback, the modification to the base address on writeback might differ from the number of registers loaded

**T2** 

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8  | 7    | 6    | 5   | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|---|----|------|------|-----|---|---|---|---|---|
| 1  | 1  | 1  | 0  | 1  | 0  | 0 | 0 | 1 | 0 | W | 1 |   | R | n |   | Р  | М  |    |    |    |    |   | re | gist | er I | ist |   |   |   |   |   |

**T2** 

```
LDM{IA}{<c>}.W <Rn>{!}, <registers> // (Preferred syntax, if <Rn>, '!' and <registers> can be represented LDMFD{<c>}.W <Rn>{!}, <registers> // (Alternate syntax, Full Descending stack, if <Rn>, '!' and <register LDM{IA}{<c>}{<q>} <Rn>{!}, <registers> // (Preferred syntax)
LDMFD{<c>}{<q>} <Rn>{!}, <registers> // (Alternate syntax, Full Descending stack)

n = UInt(Rn); registers = P:M:register_list; wback = (W == '1');
if n == 15 || BitCount(registers) < 2 || (P == '1' && M == '1') then UNPREDICTABLE;
if wback && registers<n> == '1' then UNPREDICTABLE;
if registers<13> == '1' then UNPREDICTABLE;
if registers<15> == '1' && InITBlock() && !LastInITBlock() then UNPREDICTABLE;
```

### **CONSTRAINED UNPREDICTABLE behavior**

If BitCount (registers) < 1, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction executes as LDM with the same addressing mode but targeting an unspecified set of registers. These registers might include R15. If the instruction specifies writeback, the modification to the base address on writeback might differ from the number of registers loaded.

If wback && registers<n> == '1', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP
- The instruction performs all of the loads using the specified addressing mode and the content of the register that is written back is UNKNOWN. In addition, if an exception occurs during such an instruction, the base address might be corrupted so that the instruction cannot be repeated.

If BitCount (registers) == 1, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction loads a single register using the specified addressing modes.
- The instruction executes as LDM with the same addressing mode but targeting an unspecified set of registers. These registers might include R15.

If registers<13> == '1', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction performs all of the loads using the specified addressing mode, but R13 is UNKNOWN.

If P == '1' && M == '1', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction loads the register list and either R14 or R15, both R14 and R15, or neither of these registers.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

# **Assembler Symbols**

IA Is an optional suffix for the Increment After form.

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<Rn> Is the general-purpose base register, encoded in the "Rn" field.

For encoding A1 and T2: the address adjusted by the size of the data loaded is written back to the base register. If specified, it is encoded in the "W" field as 1, otherwise this field defaults to 0.

For encoding T1: the address adjusted by the size of the data loaded is written back to the base register. It is omitted if <Rn> is included in <registers>, otherwise it must be present.

<registers> For encoding A1: is a list of one or more registers to be loaded, separated by commas and surrounded by { and }.

The PC can be in the list.

Arm deprecates using these instructions with both the LR and the PC in the list.

For encoding T1: is a list of one or more registers to be loaded, separated by commas and surrounded by { and }. The registers in the list must be in the range R0-R7, encoded in the "register list" field.

For encoding T2: is a list of one or more registers to be loaded, separated by commas and surrounded by { and }. The registers in the list must be in the range R0-R12, encoded in the "register\_list" field, and can optionally contain one of the LR or the PC. If the LR is in the list, the "M" field is set to 1, otherwise it defaults to 0. If the PC is in the list, the "P" field is set to 1, otherwise it defaults to 0.

If the PC is in the list:

- The LR must not be in the list.
- The instruction must be either outside any IT block, or the last instruction in an IT block.

# **Alias Conditions**

| Alias                    | Of variant | ls preferred when                                                   |
|--------------------------|------------|---------------------------------------------------------------------|
| POP (multiple registers) | T2         | W == '1' && Rn == '1101' && <u>BitCount</u> (P:M:register_list) > 1 |
| POP (multiple registers) | A1         | W == '1' && Rn == '1101' && <u>BitCount</u> (register_list) > 1     |

### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    address = R[n];
    for i = 0 to 14
        if registers<i> == '1' then
            R[i] = MemA[address, 4]; address = address + 4;
    if registers<15> == '1' then
            LoadWritePC(MemA[address, 4]);
    if wback && registers<n> == '0' then R[n] = R[n] + 4*BitCount(registers);
    if wback && registers<n> == '1' then R[n] = bits(32) UNKNOWN;
```

# Operational information

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

# LDM (exception return)

Load Multiple (exception return) loads multiple registers from consecutive memory locations using an address from a base register. The *SPSR* of the current mode is copied to the *CPSR*. An address adjusted by the size of the data loaded can optionally be written back to the base register.

The registers loaded include the PC. The word loaded for the PC is treated as an address and a branch occurs to that address.

Load Multiple (exception return) is:

- UNDEFINED in Hyp mode.
- UNPREDICTABLE in debug state, and in User mode and System mode.

### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17  | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8    | 7    | 6     | 5 | 4 | 3 | 2 | 1 | 0 |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|---|------|------|-------|---|---|---|---|---|---|
|    | != 1 | 111 |    | 1  | 0  | 0  | Р  | U  | 1  | W  | 1  |    | R  | ln_ |    | 1  |    |    |    |    |    |   | regi | ster | _list | t |   |   |   |   |   |
|    | СО   | nd  |    |    |    |    |    |    |    |    |    |    |    |     |    |    |    |    |    |    |    |   |      |      |       |   |   |   |   |   |   |

# Α1

```
LDM{<amode>}{<c>}{<q>} <Rn>{!}, <registers_with_pc>^

n = UInt(Rn); registers = register_list;
wback = (W == '1'); increment = (U == '1'); wordhigher = (P == U);
if n == 15 then UNPREDICTABLE;
if wback && registers<n> == '1' then UNPREDICTABLE;
```

### **CONSTRAINED UNPREDICTABLE behavior**

If wback && registersn>== '1', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- · The instruction executes as NOP.
- The instruction performs all the loads using the specified addressing mode and the content of the register being written back is UNKNOWN. In addition, if an exception occurs during the execution of this instruction, the base address might be corrupted so that the instruction cannot be repeated.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

# **Assembler Symbols**

<amode>

is one of:

DA

Decrement After. The consecutive memory addresses end at the address in the base register. Encoded as P = 0, U = 0.

FA

Full Ascending. For this instruction, a synonym for DA.

DB

Decrement Before. The consecutive memory addresses end one word below the address in the base register. Encoded as P = 1, U = 0.

EA

Empty Ascending. For this instruction, a synonym for DB.

TΛ

Increment After. The consecutive memory addresses start at the address in the base register. This is the default. Encoded as P = 0, U = 1.

FD

Full Descending. For this instruction, a synonym for IA.

ΙB

Increment Before. The consecutive memory addresses start one word above the address in the base register. Encoded as P = 1, U = 1.

ED

Empty Descending. For this instruction, a synonym for IB.

```
<c> See Standard assembler syntax fields.
```

<q> See Standard assembler syntax fields.

<Rn> Is the general-purpose base register, encoded in the "Rn" field.

The address adjusted by the size of the data loaded is written back to the base register. If specified, it is encoded in the "W" field as 1, otherwise this field defaults to 0.

<registers with pc>

Is a list of one or more registers, separated by commas and surrounded by { and }. It specifies the set of registers to be loaded. The registers are loaded with the lowest-numbered register from the lowest memory address, through to the highest-numbered register from the highest memory address. The PC must be specified in the register list, and the instruction causes a branch to the address (data) loaded into the PC. See also *Encoding of lists of general-purpose registers and the PC*.

Instructions with similar syntax but without the PC included in the registers list are described in LDM (User registers).

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    if PSTATE.EL == EL2 then
       UNDEFINED;
    elsif PSTATE.M IN {M32 User, M32 System} then
       UNPREDICTABLE;
                                              // UNDEFINED or NOP
    else
        length = 4*BitCount(registers) + 4;
        address = if increment then R[n] else R[n]-length;
        if wordhigher then address = address+4;
        for i = 0 to 14
            if registers<i> == '1' then
               R[i] = MemA[address, 4];
                                         address = address + 4;
        new pc value = MemA[address,4];
        if wback && registers<n> == '0' then R[n] = if increment then R[n] +length else R[n] -length;
        if wback && registers<n> == '1' then R[n] = bits(32) UNKNOWN;
        AArch32.ExceptionReturn(new_pc_value, SPSR[]);
```

### **CONSTRAINED UNPREDICTABLE behavior**

If PSTATE.M IN {M32 User, M32 System}, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.

# **Operational information**

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5 ; Build timestamp: 2019-03-28T07:59

 $Copyright \ @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# LDM (User registers)

In an EL1 mode other than System mode, Load Multiple (User registers) loads multiple User mode registers from consecutive memory locations using an address from a base register. The registers loaded cannot include the PC. The PE reads the base register value normally, using the current mode to determine the correct Banked version of the register. This instruction cannot writeback to the base register.

Load Multiple (User registers) is UNDEFINED in Hyp mode, and UNPREDICTABLE in User and System modes.

Armv8.2 permits the deprecation of some Load Multiple ordering behaviors in AArch32 state, for more information see ARMv8.2-LSMAOC.

### **A1**

|                                  | 31 3 | 30 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12   | 11   | 10    | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----------------------------------|------|-------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|------|------|-------|---|---|---|---|---|---|---|---|---|---|
| != 1111   1 0 0 P U 1 (0) 1   Rn |      |       |    |    |    |    |    |    |    |    |    | 0  |    |    |    |    |    |    | regi | ster | _list | t |   |   |   |   |   |   |   |   |   |
|                                  |      | cond  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |      |      |       |   |   |   |   |   |   |   |   |   |   |

### Α1

```
LDM{<amode>}{<c>}{<q>} <Rn>, <registers_without_pc>^

n = UInt(Rn); registers = register_list; increment = (U == '1'); wordhigher = (P == U);
if n == 15 || BitCount(registers) < 1 then UNPREDICTABLE;</pre>
```

### **CONSTRAINED UNPREDICTABLE behavior**

If BitCount (registers) < 1, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction operates as an LDM with the same addressing mode but targeting an unspecified set of registers. These registers might include R15.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

<amode>

is one of:

DA

Decrement After. The consecutive memory addresses end at the address in the base register. Encoded as P = 0, U = 0.

FA

Full Ascending. For this instruction, a synonym for DA.

DB

Decrement Before. The consecutive memory addresses end one word below the address in the base register. Encoded as P = 1, U = 0

EA

Empty Ascending. For this instruction, a synonym for DB.

IA

Increment After. The consecutive memory addresses start at the address in the base register. This is the default. Encoded as P = 0, U = 1.

FD

Full Descending. For this instruction, a synonym for IA.

ΙB

Increment Before. The consecutive memory addresses start one word above the address in the base register. Encoded as P = 1, U = 1.

ED

Empty Descending. For this instruction, a synonym for IB.

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<Rn> Is the general-purpose base register, encoded in the "Rn" field.

<registers without pc>

Is a list of one or more registers, separated by commas and surrounded by  $\{$  and  $\}$ . It specifies the set of registers to be loaded by the  $\mathbb{L}DM$  instruction. The registers are loaded with the lowest-numbered register from the lowest memory address, through to the highest-numbered register from the highest memory address. The PC must not be in the register list. See also *Encoding of lists of general-purpose registers and the PC*.

Instructions with similar syntax but with the PC included in <registers without pc> are described in LDM (exception return).

### Operation

### **CONSTRAINED UNPREDICTABLE behavior**

If PSTATE.M IN {M32\_User, M32\_System}, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction operates as an LDM with the same addressing mode but targeting an unspecified set of registers. These registers might include R15.

### **Operational information**

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# LDMDA, LDMFA

Load Multiple Decrement After (Full Ascending) loads multiple registers from consecutive memory locations using an address from a base register. The consecutive memory locations end at this address, and the address just below the lowest of those locations can optionally be written back to the base register.

The lowest-numbered register is loaded from the lowest memory address, through to the highest-numbered register from the highest memory address. See also *Encoding of lists of general-purpose registers and the PC*.

Armv8.2 permits the deprecation of some Load Multiple ordering behaviors in AArch32 state, for more information see *ARMv8.2-LSMAOC*. The registers loaded can include the PC, causing a branch to a loaded address. This is an interworking branch, see *Pseudocode description of operations on the AArch32 general-purpose registers and the PC*. Related system instructions are *LDM (User registers)* and *LDM (exception return)*.

### **A1**

| != 1111   1 0 0 0 0 0 W 1   Rn   register_list | 31 30 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7    | 6   | 5 | 4 | 3 | 2 | 1 | 0_ |
|------------------------------------------------|----------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|------|-----|---|---|---|---|---|----|
|                                                |          |    | 1  | 0  | 0  | 0  | 0  | 0  | W  | 1  |    | R  | n  |    |    |    |    |    |    |    | re |   | er_l | ist |   |   |   |   |   |    |

cond

#### Α1

```
LDMDA{<c>}{<q>} <Rn>{!}, <registers> // (Preferred syntax)

LDMFA{<c>}{<q>} <Rn>{!}, <registers> // (Alternate syntax, Full Ascending stack)

n = <u>UInt(Rn)</u>; registers = register_list; wback = (W == '1');
if n == 15 || <u>BitCount(registers)</u> < 1 then UNPREDICTABLE;
if wback && registers<n> == '1' then UNPREDICTABLE;
```

### **CONSTRAINED UNPREDICTABLE behavior**

If BitCount (registers) < 1, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction operates as an LDM with the same addressing mode but targeting an unspecified set of registers. These registers might include R15. If the instruction specifies writeback, the modification to the base address on writeback might differ from the number of registers loaded.

If wback && registers<n> == '1', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction performs all of the loads using the specified addressing mode and the content of the register that is written back is UNKNOWN. In addition, if an exception occurs during such as instruction, the base address might be corrupted so that the instruction cannot be repeated.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

| <c></c>                 | See Standard assembler syntax fields.                                                                                                                                                                         |
|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <q></q>                 | See Standard assembler syntax fields.                                                                                                                                                                         |
| <rn></rn>               | Is the general-purpose base register, encoded in the "Rn" field.                                                                                                                                              |
| !                       | The address adjusted by the size of the data loaded is written back to the base register. If specified, it is encoded in the "W" field as 1, otherwise this field defaults to 0.                              |
| <registers></registers> | Is a list of one or more registers to be loaded, separated by commas and surrounded by { and }.  The PC can be in the list.  Arm deprecates using these instructions with both the LR and the PC in the list. |

# Operation

# **Operational information**

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright \\ @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# LDMDB, LDMEA

Load Multiple Decrement Before (Empty Ascending) loads multiple registers from consecutive memory locations using an address from a base register. The consecutive memory locations end just below this address, and the address of the lowest of those locations can optionally be written back to the base register.

The lowest-numbered register is loaded from the lowest memory address, through to the highest-numbered register from the highest memory address. See also *Encoding of lists of general-purpose registers and the PC*.

Armv8.2 permits the deprecation of some Load Multiple ordering behaviors in AArch32 state, for more information see *ARMv8.2-LSMAOC*. The registers loaded can include the PC, causing a branch to a loaded address. This is an interworking branch, see *Pseudocode description of operations on the AArch32 general-purpose registers and the PC*. Related system instructions are *LDM (User registers)* and *LDM (exception return)*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

### **A1**

| 31 | 30 | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8    | 7    | 6   | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|------|------|-----|---|---|---|---|---|---|
|    |    | 111 |    | 1  | 0  | 0  | 1  | 0  | 0  | W  | 1  |    | R  | 'n |    |    |    |    |    |    |    | re | gist | er_l | ist |   |   |   |   |   |   |
|    |    |     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |      |      |     |   |   |   |   |   |   |

cond

### **A1**

```
LDMDB{<c>}{<q>} <Rn>{!}, <registers> // (Preferred syntax)

LDMEA{<c>}{<q>} <Rn>{!}, <registers> // (Alternate syntax, Empty Ascending stack)

n = <u>UInt</u>(Rn); registers = register_list; wback = (W == '1');
if n == 15 || <u>BitCount</u>(registers) < 1 then UNPREDICTABLE;
if wback && registers<n> == '1' then UNPREDICTABLE;
```

### **CONSTRAINED UNPREDICTABLE behavior**

If wback && registers<n> == '1', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction performs all of the loads using the specified addressing mode and the content of the register that is written back is UNKNOWN. In addition, if an exception occurs during such an instruction, the base address might be corrupted so that the instruction cannot be repeated.

If BitCount (registers) < 1, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction executes as LDM with the same addressing mode but targeting an unspecified set of registers. These registers might include R15. If the instruction specifies writeback, the modification to the base address on writeback might differ from the number of registers loaded

# T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8  | 7    | 6    | 5   | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|---|----|------|------|-----|---|---|---|---|---|
| 1  | 1  | 1  | 0  | 1  | 0  | 0 | 1 | 0 | 0 | W | 1 |   | R | n |   | Ρ  | М  |    |    |    |    |   | re | gist | er_l | ist |   |   |   |   |   |

```
LDMDB{<c>}{<q>} <Rn>{!}, <registers> // (Preferred syntax)

LDMEA{<c>}{<q>} <Rn>{!}, <registers> // (Alternate syntax, Empty Ascending stack)

n = UInt(Rn); registers = P:M:register_list; wback = (W == '1');
if n == 15 || BitCount(registers) < 2 || (P == '1' && M == '1') then UNPREDICTABLE;
if wback && registers<n> == '1' then UNPREDICTABLE;
if registers<13> == '1' then UNPREDICTABLE;
if registers<15> == '1' && InITBlock() && !LastInITBlock() then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If wback && registers<n> == '1', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction performs all of the loads using the specified addressing mode and the content of the register that is written back is UNKNOWN. In addition, if an exception occurs during such an instruction, the base address might be corrupted so that the instruction cannot be repeated.

If BitCount (registers) < 1, then one of the following behaviors must occur:

- The instruction is UNDEFINED
- The instruction executes as NOP.
- The instruction executes as LDM with the same addressing mode but targeting an unspecified set of registers. These registers might include R15. If the instruction specifies writeback, the modification to the base address on writeback might differ from the number of registers loaded

If BitCount (registers) == 1, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction loads a single register using the specified addressing modes.
- The instruction executes as LDM with the same addressing mode but targeting an unspecified set of registers. These registers might include R15

If registers<13> == '1', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction performs all of the loads using the specified addressing mode, but R13 is UNKNOWN.

If P == '1' && M == '1', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction loads the register list and either R14 or R15, both R14 and R15, or neither of these registers.

Arm deprecates using these instructions with both the LR and the PC in the list.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

#### **Assembler Symbols**

```
See Standard assembler syntax fields.
See Standard assembler syntax fields.
Is the general-purpose base register, encoded in the "Rn" field.
! The address adjusted by the size of the data loaded is written back to the base register. If specified, it is encoded in the "W" field as 1, otherwise this field defaults to 0.
<registers> For encoding A1: is a list of one or more registers to be loaded, separated by commas and surrounded by { and }.
The PC can be in the list.
```

For encoding T1: is a list of one or more registers to be loaded, separated by commas and surrounded by  $\{$  and  $\}$ . The registers in the list must be in the range R0-R12, encoded in the "register\_list" field, and can optionally contain one of the LR or the PC. If the LR is in the list, the "M" field is set to 1, otherwise it defaults to 0. If the PC is in the list, the "P" field is set to 1, otherwise it defaults to 0.

If the PC is in the list:

- The LR must not be in the list.
- The instruction must be either outside any IT block, or the last instruction in an IT block.

### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    address = R[n] - 4*BitCount(registers);
    for i = 0 to 14
        if registers<i> == '1' then
            R[i] = MemA[address, 4]; address = address + 4;
    if registers<15> == '1' then
            LoadWritePC(MemA[address, 4]);
    if wback && registers<n> == '0' then R[n] = R[n] - 4*BitCount(registers);
    if wback && registers<n> == '1' then R[n] = bits(32) UNKNOWN;
```

### **Operational information**

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

### LDMIB, LDMED

Load Multiple Increment Before (Empty Descending) loads multiple registers from consecutive memory locations using an address from a base register. The consecutive memory locations start just above this address, and the address of the last of those locations can optionally be written back to the base register.

The lowest-numbered register is loaded from the lowest memory address, through to the highest-numbered register from the highest memory address. See also *Encoding of lists of general-purpose registers and the PC*.

Armv8.2 permits the deprecation of some Load Multiple ordering behaviors in AArch32 state, for more information see *ARMv8.2-LSMAOC*. The registers loaded can include the PC, causing a branch to a loaded address. This is an interworking branch, see *Pseudocode description of operations on the AArch32 general-purpose registers and the PC*. Related system instructions are *LDM (User registers)* and *LDM (exception return)*.

#### Α1

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8    | 7    | 6   | 5 | 4 | 3 | 2 | 1 | 0 |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|------|------|-----|---|---|---|---|---|---|
|    | != 1 | 111 |    | 1  | 0  | 0  | 1  | 1  | 0  | W  | 1  |    | R  | ln |    |    |    |    |    |    |    | re | gist | er_I | ist |   |   |   |   |   |   |
|    |      |     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |      |      |     |   |   |   |   |   |   |

cond

#### Α1

```
LDMIB{<c>}{<q>} <Rn>{!}, <registers> // (Preferred syntax)

LDMED{<c>}{<q>} <Rn>{!}, <registers> // (Alternate syntax, Empty Descending stack)

n = <u>UInt</u>(Rn); registers = register_list; wback = (W == '1');
if n == 15 || <u>BitCount</u>(registers) < 1 then UNPREDICTABLE;
if wback && registers<n> == '1' then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If BitCount (registers) < 1, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction operates as an LDM with the same addressing mode but targeting an unspecified set of registers. These registers might include R15. If the instruction specifies writeback, the modification to the base address on writeback might differ from the number of registers loaded.

If wback && registers<n> == '1', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction performs all of the loads using the specified addressing mode and the content of the register that is written back is UNKNOWN. In addition, if an exception occurs during such as instruction, the base address might be corrupted so that the instruction cannot be repeated.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

#### **Assembler Symbols**

| <c></c>                 | See Standard assembler syntax fields.                                                                                                                                                                         |
|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <q></q>                 | See Standard assembler syntax fields.                                                                                                                                                                         |
| <rn></rn>               | Is the general-purpose base register, encoded in the "Rn" field.                                                                                                                                              |
| !                       | The address adjusted by the size of the data loaded is written back to the base register. If specified, it is encoded in the "W" field as 1, otherwise this field defaults to 0.                              |
| <registers></registers> | Is a list of one or more registers to be loaded, separated by commas and surrounded by { and }.  The PC can be in the list.  Arm deprecates using these instructions with both the LR and the PC in the list. |

### Operation

### **Operational information**

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright \\ @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

### LDR (immediate)

Load Register (immediate) calculates an address from a base register value and an immediate offset, loads a word from memory, and writes it to a register. It can use offset, post-indexed, or pre-indexed addressing. For information about memory accesses see *Memory accesses*.

This instruction is used by the alias **POP** (single register).

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ,  $\underline{T2}$ ,  $\underline{T3}$  and  $\underline{T4}$ ).

### **A1**

| 31 30 29 28 | 27 26 25 | 24 23 22 21 20 | 19 18 17 16 | 15 14 13 12 | 11 10 9 8 7 6 5 4 3 2 1 0 |
|-------------|----------|----------------|-------------|-------------|---------------------------|
| != 1111     | 0 1 0    | P U 0 W 1      | != 1111     | Rt          | imm12                     |
| cond        |          |                | Rn          |             |                           |

#### Offset (P == 1 && W == 0)

```
\label{eq:ldr} \mbox{LDR}\{<\mbox{c>}\}\{<\mbox{q>}\} \ <\mbox{Rt>,} \ [<\mbox{Rn> } \{\mbox{,} \ \#\{+/-\}<\mbox{imm>}\}]
```

#### Post-indexed (P == 0 && W == 0)

```
LDR{<c>}{<q>} <Rt>, [<Rn>], \#{+/-}<imm>
```

#### Pre-indexed (P == 1 && W == 1)

```
LDR{<c>}{<q>} <Rt>, [<Rn>, #{+/-}<imm>]!

if Rn == '1111' then SEE "LDR (literal)";
if P == '0' && W == '1' then SEE "LDRT";
t = UInt(Rt); n = UInt(Rn); imm32 = ZeroExtend(imm12, 32);
index = (P == '1'); add = (U == '1'); wback = (P == '0') || (W == '1');
if wback && n == t then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If wback && n == t, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction performs all of the loads using the specified addressing mode and the content of the register that is written back is UNKNOWN. In addition, if an exception occurs during such an instruction, the base address might be corrupted so that the instruction cannot be repeated.

### T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8   | 7 | 6 | 5 | 4  | 3 | 2 | 1_ | 0 |
|----|----|----|----|----|----|---|-----|---|---|---|----|---|---|----|---|
| 0  | 1  | 1  | 0  | 1  |    | i | mm! | 5 |   |   | Rn |   |   | Rt |   |

### T1

```
LDR{<c>}{<q>} <Rt>, [<Rn> {, #{+}<imm>}]

t = <u>UInt</u>(Rt); n = <u>UInt</u>(Rn); imm32 = <u>ZeroExtend</u>(imm5:'00', 32);
index = TRUE; add = TRUE; wback = FALSE;
```

## **T2**

| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6 | 5 | 4   | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|----|---|---|---|---|-----|----|---|---|---|
| 1  | 0  | 0  | 1  | 1  |    | Rt |   |   |   |   | imi | m8 |   |   |   |

```
LDR{<c>}{<q>} <Rt>, [SP{, #{+}<imm>}]
t = UInt(Rt); n = 13; imm32 = ZeroExtend(imm8:'00', 32);
index = TRUE; add = TRUE; wback = FALSE;
```

**T3** 

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2       | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---------|----|---|----|----|----|----|----|----|---|---|---|-----|-----|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 0 | 0 | 1 | 1 | 0 | 1 |   | != 1111 |    |   |    | F  | ₹t |    |    |    |   |   |   | imr | n12 |   |   |   |   |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   |         | 'n |   |    |    |    |    |    |    |   |   |   |     |     |   |   |   |   |   |

Кn

**T3** 

```
LDR{\langle c \rangle}.W \langle Rt \rangle, [\langle Rn \rangle {, \#\{+\}\langle imm \rangle}] // (\langle Rt \rangle, \langle Rn \rangle, \langle imm \rangle can be represented in T1 or T2)
LDR{<c>}{<q>} <Rt>, [<Rn> {, #{+}<imm>}]
if Rn == '1111' then SEE "LDR (literal)";
t = <u>UInt</u>(Rt); n = <u>UInt</u>(Rn); imm32 = <u>ZeroExtend</u>(imm12, 32); index = TRUE; add = TRUE;
wback = FALSE; if t == 15 && <u>InITBlock()</u> && !<u>LastInITBlock()</u> then UNPREDICTABLE;
```

**T4** 

| 5 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2    | 1    | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0_ |
|---|----|----|----|----|----|---|---|---|---|---|---|---|------|------|---|----|----|----|----|----|----|---|---|---|---|---|----|----|---|---|----|
| 1 | 1  | 1  | 1  | 1  | 0  | 0 | 0 | 0 | 1 | 0 | 1 |   | != 1 | 1111 |   |    | F  | ₹t |    | 1  | Р  | U | W |   |   |   | im | m8 |   |   |    |

Rn

```
Offset (P == 1 && U == 0 && W == 0)
```

```
LDR{<c>}{<q>} < Rt>, [<Rn> {, #-<imm>}]
```

### Post-indexed (P == 0 && W == 1)

```
LDR{<c>}{<q>} <Rt>, [<Rn>], #{+/-}<imm>
```

#### Pre-indexed (P == 1 && W == 1)

```
LDR{<c>}{<q>} < Rt>, [<Rn>, #{+/-}<imm>]!
if Rn == '1111' then SEE "LDR (literal)";
if P == '1' && U == '1' && W == '0' then SEE "LDRT";
if P == '0' \&\& W == '0' then UNDEFINED;
t = UInt(Rt); n = UInt(Rn);
imm32 = ZeroExtend(imm8, 32); index = (P == '1'); add = (U == '1'); wback = (W == '1');
if (wback && n == t) || (t == 15 && InITBlock() && !LastInITBlock()) then UNPREDICTABLE;
```

## **CONSTRAINED UNPREDICTABLE behavior**

If wback && n == t, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction performs all of the loads using the specified addressing mode and the content of the register that is written back is UNKNOWN. In addition, if an exception occurs during such an instruction, the base address might be corrupted so that the instruction cannot be repeated.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see Architectural Constraints on UNPREDICTABLE behaviors.

### **Assembler Symbols**

<Rn>

+/-

<imm>

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<Rt> For encoding A1: is the general-purpose register to be transferred, encoded in the "Rt" field. The PC can be used. If the PC is used, the instruction branches to the address (data) loaded to the PC. This is an interworking branch, see *Pseudocode description of operations on the AArch32 general-purpose registers and the PC*.

For encoding T1 and T2: is the general-purpose register to be transferred, encoded in the "Rt" field.

For encoding T3 and T4: is the general-purpose register to be transferred, encoded in the "Rt" field. The PC can be used, provided the instruction is either outside an IT block or the last instruction of an IT block. If the PC is used, the instruction branches to the address (data) loaded to the PC. This is an interworking branch, see *Pseudocode description of operations on the AArch32 general-purpose registers and the PC*.

For encoding A1, T3 and T4: is the general-purpose base register, encoded in the "Rn" field. For PC use see *LDR* (literal).

For encoding T1: is the general-purpose base register, encoded in the "Rn" field.

Specifies the offset is added to or subtracted from the base register, defaulting to + if omitted and encoded in "U":

| U | +/- |
|---|-----|
| 0 | -   |
| 1 | +   |

Specifies the offset is added to the base register.

For encoding A1: is the 12-bit unsigned immediate byte offset, in the range 0 to 4095, defaulting to 0 if omitted, and encoded in the "imm12" field.

For encoding T1: is the optional positive unsigned immediate byte offset, a multiple of 4, in the range 0 to 124, defaulting to 0 and encoded in the "imm5" field as <imm>/4.

For encoding T2: is the optional positive unsigned immediate byte offset, a multiple of 4, in the range 0 to 1020, defaulting to 0 and encoded in the "imm8" field as <imm>/4.

For encoding T3: is an optional 12-bit unsigned immediate byte offset, in the range 0 to 4095, defaulting to 0 and encoded in the "imm12" field.

For encoding T4: is an 8-bit unsigned immediate byte offset, in the range 0 to 255, defaulting to 0 if omitted, and encoded in the "imm8" field.

### **Alias Conditions**

| Alias              | Of variant |     |    |      |      |      |       |     |      |       |     |     |      |        |     |       |    |                |
|--------------------|------------|-----|----|------|------|------|-------|-----|------|-------|-----|-----|------|--------|-----|-------|----|----------------|
| POP                | A1         | P : | == | '0'  | & &  | U == | - '1' | & & | W == | = '0' | & & | Rn  | ==   | '1101' | & & | imm12 | == | '000000000100' |
| (single<br>registe | -          |     |    |      |      |      |       |     |      |       |     |     |      |        |     |       |    |                |
| POP                | T4         | Rn  | == | : '1 | 101' | & &  | U ==  | '1' | & &  | imm8  | ==  | '00 | 0000 | 100'   |     |       |    |                |
| (single            | (post-     |     |    |      |      |      |       |     |      |       |     |     |      |        |     |       |    |                |
| registe            | indexed)   |     |    |      |      |      |       |     |      |       |     |     |      |        |     |       |    |                |

### Operation

```
if <u>CurrentInstrSet() == InstrSet_A32</u> then
    if ConditionPassed() then
        EncodingSpecificOperations();
        offset_addr = if add then (R[n] + imm32) else (R[n] - imm32);
        address = if index then offset_addr else R[n];
        data = \underline{MemU} [address, 4];
        if wback then R[n] = offset_addr;
        if t == 15 then
            if address<1:0> == '00' then
                LoadWritePC(data);
            else
                UNPREDICTABLE;
        else
            R[t] = data;
else
    if ConditionPassed() then
        EncodingSpecificOperations();
        offset addr = if add then (R[n] + imm32) else (R[n] - imm32);
        address = if index then offset_addr else R[n];
        data = MemU [address, 4];
        if wback then R[n] = offset_addr;
        if t == 15 then
            if address<1:0> == '00' then
                LoadWritePC(data);
                UNPREDICTABLE;
        else
            \underline{R}[t] = data;
```

### **Operational information**

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

### LDR (literal)

Load Register (literal) calculates an address from the PC value and an immediate offset, loads a word from memory, and writes it to a register. For information about memory accesses see *Memory accesses*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$  and  $\underline{T2}$ ).

#### **A1**

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|-----|-----|---|---|---|---|---|
|    | != 1 | 1111 |    | 0  | 1  | 0  | Ρ  | J  | 0  | W  | 1  | 1  | 1  | 1  | 1  |    | F  | ₹t |    |    |    |   |   |   | imn | n12 |   |   |   |   |   |
|    | СО   | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |     |     |   |   |   |   |   |

## A1 (!(P == 0 && W == 1))

```
LDR{<c>}{<q>} <Rt>, <label> // (Normal form)

LDR{<c>}{<q>} <Rt>, [PC, #{+/-}<imm>] // (Alternative form)

if P == '0' && W == '1' then SEE "LDRT";

t = <u>UInt</u>(Rt); imm32 = <u>ZeroExtend</u>(imm12, 32);
add = (U == '1'); wback = (P == '0') || (W == '1');
if wback then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If wback, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction executes with the additional decode: wback = FALSE;.
- The instruction treats bit[24] as the P bit, and bit[21] as the writeback (W) bit, and uses the same addressing mode as described in *LDR* (*immediate*). The instruction uses post-indexed addressing when P == '0' and uses pre-indexed addressing otherwise. The instruction is handled as described in *Using R15*.

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|----|---|---|---|---|----|----|---|---|---|
| 0  | 1  | 0  | 0  | 1  |    | Rt |   |   |   |   | im | m8 |   |   |   |

#### T1

```
LDR{<c>}{<q>} <Rt>, <label> // (Normal form)

t = <u>UInt</u>(Rt); imm32 = <u>ZeroExtend</u>(imm8:'00', 32); add = TRUE;
```

#### **T2**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|---|---|---|-----|-----|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 0 | 0 | С | 1 | 0 | 1 | 1 | 1 | 1 | 1 |    | F  | ₹t |    |    |    |   |   |   | imn | n12 |   |   |   |   |   |

### T2

```
LDR{<c>}.W <Rt>, <label> // (Preferred syntax, and <Rt>, <label> can be represented in T1)

LDR{<c>}{<q>} <Rt>, <label> // (Preferred syntax)

LDR{<c>}{<q>} <Rt>, (PC, #{+/-}<imm>] // (Alternative syntax)

t = UInt(Rt); imm32 = ZeroExtend(imm12, 32); add = (U == '1');
if t == 15 && InITBlock() && !LastInITBlock() then UNPREDICTABLE;
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<Rt> For encoding A1: is the general-purpose register to be transferred, encoded in the "Rt" field. The PC can be used. If the PC is used, the instruction branches to the address (data) loaded to the PC. This is an interworking branch, see *Pseudocode description of operations on the AArch32 general-purpose registers and the PC*.

For encoding T1: is the general-purpose register to be transferred, encoded in the "Rt" field.

For encoding T2: is the general-purpose register to be transferred, encoded in the "Rt" field. The SP can be used. The PC can be used, provided the instruction is either outside an IT block or the last instruction of an IT block. If the PC is used, the instruction branches to the address (data) loaded to the PC. This is an interworking branch, see *Pseudocode description of operations on the AArch32 general-purpose registers and the PC*.

<label>

For encoding A1 and T2: the label of the literal data item that is to be loaded into <Rt>. The assembler calculates the required value of the offset from the Align(PC, 4) value of the instruction to this label. Permitted values of the offset are -4095 to 4095.

If the offset is zero or positive, imm32 is equal to the offset and add == TRUE, encoded as U == 1.

If the offset is negative, imm32 is equal to minus the offset and add == FALSE, encoded as U==0.

For encoding T1: the label of the literal data item that is to be loaded into <Rt>. The assembler calculates the required value of the offset from the Align(PC, 4) value of the instruction to this label. Permitted values of the offset are Multiples of four in the range 0 to 1020.

+/-

Specifies the offset is added to or subtracted from the base register, defaulting to + if omitted and encoded in "U":

| U | +/- |
|---|-----|
| 0 | -   |
| 1 | +   |

<imm>

For encoding A1: is the 12-bit unsigned immediate byte offset, in the range 0 to 4095, defaulting to 0 if omitted, and encoded in the "imm12" field.

For encoding T2: is a 12-bit unsigned immediate byte offset, in the range 0 to 4095, encoded in the "imm12" field.

The alternative syntax permits the addition or subtraction of the offset and the immediate offset to be specified separately, including permitting a subtraction of 0 that cannot be specified using the normal syntax. For more information, see *Use of labels in UAL instruction syntax*.

#### Operation

### Operational information

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

LDR (literal) Page 153

### LDR (register)

Load Register (register) calculates an address from a base register value and an offset register value, loads a word from memory, and writes it to a register. The offset register value can optionally be shifted. For information about memory accesses, see *Memory accesses*.

The T32 form of LDR (register) does not support register writeback.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$  and  $\underline{T2}$ ).

#### **A1**

| != 1111         0 1 1 P U 0 W 1         Rn         Rt         imm5         stype 0         Rm | 3 | 1 30 | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6   | 5   | 4 | 3 | 2  | 1 | 0 |
|-----------------------------------------------------------------------------------------------|---|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|-----|-----|---|---|----|---|---|
|                                                                                               |   | !=   | 1111 |    | 0  | 1  | 1  | Р  | J  | 0  | W  | 1  |    | R  | 'n |    |    | F  | ₹t |    |    | ir | nm | 5 |   | sty | γре | 0 |   | Rı | m |   |

cond

### Offset (P == 1 && W == 0)

### Post-indexed (P == 0 && W == 0)

```
LDR{\langle c \rangle} {\langle q \rangle} \langle Rt \rangle, [\langle Rn \rangle], {+/-} \langle Rm \rangle {, \langle shift \rangle}
```

### Pre-indexed (P == 1 && W == 1)

```
LDR{<c>}{<q>} <Rt>, [<Rn>, {+/-}<Rm>{, <shift>}]!

if P == '0' && W == '1' then SEE "LDRT";

t = <u>UInt</u>(Rt); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
index = (P == '1'); add = (U == '1'); wback = (P == '0') || (W == '1');
(shift_t, shift_n) = <u>DecodeImmShift</u>(stype, imm5);
if m == 15 then UNPREDICTABLE;
if wback && (n == 15 || n == t) then UNPREDICTABLE;
```

### **CONSTRAINED UNPREDICTABLE behavior**

If wback && n == t, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction performs all of the loads using the specified addressing mode and the content of the register that is written back is UNKNOWN. In addition, if an exception occurs during such as instruction, the base address might be corrupted so that the instruction cannot be repeated.

### Т1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6 | 5 | 4  | 3 | 2 | 1  | 0 |
|----|----|----|----|----|----|---|---|----|---|---|----|---|---|----|---|
| 0  | 1  | 0  | 1  | 1  | 0  | 0 |   | Rm |   |   | Rn |   |   | Rt |   |

#### T1

```
LDR{<c>}{<q>} <Rt>, [<Rn>, {+}<Rm>]

t = <u>UInt</u>(Rt); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
(shift_t, shift_n) = (<u>SRType_LSL</u>, 0);
```

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2    | 1    | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5   | 4  | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|------|------|---|----|----|----|----|----|----|---|---|---|---|-----|----|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 0 | 0 | 0 | 1 | 0 | 1 |   | != 1 | 1111 |   |    | F  | ₹t |    | 0  | 0  | 0 | 0 | 0 | 0 | imı | m2 |   | R | m |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   | R    | n    |   |    |    |    |    |    |    |   |   |   |   |     |    |   |   |   |   |

**T2** 

```
LDR{<c>}.W <Rt>, [<Rn>, {+}<Rm>] // (<Rt>, <Rn>, <Rm> can be represented in T1)

LDR{<c>}{<q>} <Rt>, [<Rn>, {+}<Rm>{, LSL #<imm>}]

if Rn == '1111' then SEE "LDR (literal)";

t = UInt(Rt); n = UInt(Rn); m = UInt(Rm);
(shift_t, shift_n) = (SRType_LSL, UInt(imm2));
if m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
if t == 15 && InITBlock() && !LastInITBlock() then UNPREDICTABLE;
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<Rt> For encoding A1: is the general-purpose register to be transferred, encoded in the "Rt" field. The PC can be used. If the PC is used, the instruction branches to the address (data) loaded to the PC. This branch is an interworking branch, see *Pseudocode description of operations on the AArch32 general-purpose registers and the PC*.

For encoding T1: is the general-purpose register to be transferred, encoded in the "Rt" field.

For encoding T2: is the general-purpose register to be transferred, encoded in the "Rt" field. The PC can be used, provided the instruction is either outside an IT block or the last instruction of an IT block. If the PC is used, the instruction branches to the address (data) loaded to the PC. This is an interworking branch, see *Pseudocode description of operations on the AArch32 general-purpose registers and the PC*.

<Rn> For encoding A1: is the general-purpose base register, encoded in the "Rn" field. The PC can be used in the offset variant.

For encoding T1 and T2: is the general-purpose base register, encoded in the "Rn" field.

+/- Specifies the index register is added to or subtracted from the base register, defaulting to + if omitted and encoded in "U":

| U | +/- |
|---|-----|
| 0 | -   |
| 1 | +   |

Specifies the index register is added to the base register.

<Rm> Is the general-purpose index register, encoded in the "Rm" field.

<shift> The shift to apply to the value read from <Rm>. If absent, no shift is applied. Otherwise, see Shifts applied to a register.

<imm> If present, the size of the left shift to apply to the value from <Rm>, in the range 1-3. <imm> is encoded in imm2. If absent, no shift is specified and imm2 is encoded as 0b00.

### Operation

```
if CurrentInstrSet() == InstrSet_A32 then
    if <a href="ConditionPassed">ConditionPassed</a>() then
        EncodingSpecificOperations();
        offset = Shift(R[m], shift t, shift n, PSTATE.C);
        offset_addr = if add then (R[n] + offset) else (R[n] - offset);
        address = if index then offset_addr else R[n];
        data = MemU [address, 4];
        if wback then R[n] = offset_addr;
        if t == 15 then
             if address<1:0> == '00' then
                 LoadWritePC(data);
             else
                 UNPREDICTABLE;
        else
             R[t] = data;
else
    if ConditionPassed() then
        EncodingSpecificOperations();
        offset = Shift(R[m], shift_t, shift_n, PSTATE.C);
        offset_addr = (\underline{R}[n] + offset);
        address = offset_addr;
        data = MemU [address, 4];
        if t == 15 then
             if address<1:0> == '00' then
                 LoadWritePC(data);
             else
                 UNPREDICTABLE;
        else
            R[t] = data;
```

### **Operational information**

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ; Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright \ @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

### LDRB (immediate)

Load Register Byte (immediate) calculates an address from a base register value and an immediate offset, loads a byte from memory, zero-extends it to form a 32-bit word, and writes it to a register. It can use offset, post-indexed, or pre-indexed addressing. For information about memory accesses see *Memory accesses*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1, T2 and T3).

#### **A1**

| 3 | 1 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18   | 17   | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|---|---|------|-----|----|----|----|----|----|----|----|----|----|----|------|------|----|----|----|----|----|----|----|---|---|---|-----|-----|---|---|---|---|---|
|   |   | != 1 | 111 |    | 0  | 1  | 0  | Р  | J  | 1  | W  | 1  |    | != 1 | 1111 |    |    | F  | ₹t |    |    |    |   |   |   | imn | n12 |   |   |   |   |   |
|   |   | СО   | nd  |    |    |    |    |    |    |    |    |    |    | R    | n    |    |    |    |    |    |    |    |   |   |   |     |     |   |   |   |   |   |

### Offset (P == 1 && W == 0)

```
LDRB{<c>}{<q>} <Rt>, [<Rn> {, #{+/-}<imm>}]
```

#### Post-indexed (P == 0 && W == 0)

```
LDRB{<c>}{<q>} <Rt>, [<Rn>], #{+/-}<imm>
```

### Pre-indexed (P == 1 && W == 1)

```
LDRB{<c>}{<q>} <Rt>, [<Rn>, #{+/-}<imm>]!

if Rn == '1111' then SEE "LDRB (literal)";
if P == '0' && W == '1' then SEE "LDRBT";

t = <u>UInt</u>(Rt); n = <u>UInt</u>(Rn); imm32 = <u>ZeroExtend</u>(imm12, 32);
index = (P == '1'); add = (U == '1'); wback = (P == '0') || (W == '1');
if t == 15 || (wback && n == t) then UNPREDICTABLE;
```

### **CONSTRAINED UNPREDICTABLE behavior**

If wback && n == t, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction performs all of the loads using the specified addressing mode and the content of the register that is written back is UNKNOWN. In addition, if an exception occurs during such an instruction, the base address might be corrupted so that the instruction cannot be repeated.

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8  | 7 | 6 | 5 | 4  | 3 | 2 | 1  | 0 |
|----|----|----|----|----|----|---|----|---|---|---|----|---|---|----|---|
| 0  | 1  | 1  | 1  | 1  |    | i | mm | 5 |   |   | Rn |   |   | Rt |   |

### T1

```
LDRB{<c>}{<q>} <Rt>, [<Rn> {, #{+}<imm>}]

t = <u>UInt</u>(Rt); n = <u>UInt</u>(Rn); imm32 = <u>ZeroExtend</u>(imm5, 32);
index = TRUE; add = TRUE; wback = FALSE;
```

#### **T2**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2    | 1    | 0 | 15 | 14   | 13  | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|------|------|---|----|------|-----|----|----|----|---|---|---|-----|-----|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 0 | 0 | 1 | 0 | 0 | 1 |   | != 1 | 1111 |   |    | != 1 | 111 |    |    |    |   |   |   | imn | n12 |   |   |   |   |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   | F    | ₹n   |   |    | F    | ₹t  |    |    |    |   |   |   |     |     |   |   |   |   |   |

```
LDRB{<c>}.W <Rt>, [<Rn> {, #{+}<imm>}] // (<Rt>, <Rn>, <imm> can be represented in T1)

LDRB{<c>}{<q>} <Rt>, [<Rn> {, #{+}<imm>}]

if Rt == '1111' then SEE "PLD";

if Rn == '1111' then SEE "LDRB (literal)";

t = UInt(Rt); n = UInt(Rn); imm32 = ZeroExtend(imm12, 32);

index = TRUE; add = TRUE; wback = FALSE;

// Armv8-A removes UNPREDICTABLE for R13
```

#### **T3**

| _15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2    | 1    | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4   | 3  | 2 | 1 | 0_ |
|-----|----|----|----|----|----|---|---|---|---|---|---|---|------|------|---|----|----|----|----|----|----|---|---|---|---|---|-----|----|---|---|----|
| 1   | 1  | 1  | 1  | 1  | 0  | 0 | 0 | 0 | 0 | 0 | 1 |   | != 1 | 1111 |   |    | F  | ₹t |    | 1  | Р  | כ | W |   |   |   | imı | m8 |   |   |    |
|     |    |    |    |    |    |   |   |   |   |   |   |   | F    | ₹n   |   |    |    |    |    |    |    |   |   |   |   |   |     |    |   |   |    |

### Offset (Rt != 1111 && P == 1 && U == 0 && W == 0)

```
LDRB{<c>}{<q>} < Rt>, [<Rn> {, #-<imm>}]
```

#### Post-indexed (P == 0 && W == 1)

```
LDRB{<c>}{<q>} <Rt>, [<Rn>], #{+/-}<imm>
```

#### Pre-indexed (P == 1 && W == 1)

```
LDRB{<c>}{<q>} <Rt>, [<Rn>, #{+/-}<imm>]!

if Rt == '1111' && P == '1' && U == '0' && W == '0' then SEE "PLD, PLDW (immediate)";

if Rn == '1111' then SEE "LDRB (literal)";

if P == '1' && U == '1' && W == '0' then SEE "LDRBT";

if P == '0' && W == '0' then UNDEFINED;

t = UInt(Rt); n = UInt(Rn); imm32 = ZeroExtend(imm8, 32);

index = (P == '1'); add = (U == '1'); wback = (W == '1');

if (t == 15 && W == '1') || (wback && n == t) then UNPREDICTABLE;

// Armv8-A removes UNPREDICTABLE for R13
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If wback && n == t, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction performs all of the loads using the specified addressing mode and the content of the register that is written back is UNKNOWN. In addition, if an exception occurs during such an instruction, the base address might be corrupted so that the instruction cannot be repeated.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

- <c> See Standard assembler syntax fields.
  <q> See Standard assembler syntax fields.
- <Rt> Is the general-purpose register to be transferred, encoded in the "Rt" field.
- <Rn> For encoding A1, T2 and T3: is the general-purpose base register, encoded in the "Rn" field. For PC use see LDRB (literal).
  - For encoding T1: is the general-purpose base register, encoded in the "Rn" field.
- +/- Specifies the offset is added to or subtracted from the base register, defaulting to + if omitted and encoded in "U":

| U | +/- |
|---|-----|
| 0 | _   |
| 1 | +   |

Specifies the offset is added to the base register.

<imm>

For encoding A1: is the 12-bit unsigned immediate byte offset, in the range 0 to 4095, defaulting to 0 if omitted, and encoded in the "imm12" field.

For encoding T1: is an optional 5-bit unsigned immediate byte offset, in the range 0 to 31, defaulting to 0 and encoded in the "imm5" field.

For encoding T2: is an optional 12-bit unsigned immediate byte offset, in the range 0 to 4095, defaulting to 0 and encoded in the "imm12" field

For encoding T3: is an 8-bit unsigned immediate byte offset, in the range 0 to 255, defaulting to 0 if omitted, and encoded in the "imm8" field.

#### Operation

```
if CurrentInstrSet() == InstrSet A32 then
    if ConditionPassed() then
        EncodingSpecificOperations();
    offset_addr = if add then (R[n] + imm32) else (R[n] - imm32);
    address = if index then offset_addr else R[n];
    R[t] = ZeroExtend(MemU[address,1], 32);
    if wback then R[n] = offset_addr;
else

if ConditionPassed() then
    EncodingSpecificOperations();
    offset_addr = if add then (R[n] + imm32) else (R[n] - imm32);
    address = if index then offset_addr else R[n];
    R[t] = ZeroExtend(MemU[address,1], 32);
    if wback then R[n] = offset_addr;
```

### **Operational information**

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

### LDRB (literal)

Load Register Byte (literal) calculates an address from the PC value and an immediate offset, loads a byte from memory, zero-extends it to form a 32-bit word, and writes it to a register. For information about memory accesses see *Memory accesses*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|-----|-----|---|---|---|---|---|
|    | != 1 | 1111 |    | 0  | 1  | 0  | Ρ  | J  | 1  | W  | 1  | 1  | 1  | 1  | 1  |    | F  | ₹t |    |    |    |   |   |   | imn | n12 |   |   |   |   |   |
|    | CC   | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |     |     |   |   |   |   |   |

A1 (!(P == 0 && W == 1))

```
LDRB{<c>}{<q>} <Rt>, <label> // (Normal form)

LDRB{<c>}{<q>} <Rt>, [PC, #{+/-}<imm>] // (Alternative form)

if P == '0' && W == '1' then SEE "LDRBT";

t = UInt(Rt); imm32 = ZeroExtend(imm12, 32);
add = (U == '1'); wback = (P == '0') || (W == '1');
if t == 15 || wback then UNPREDICTABLE;
```

### **CONSTRAINED UNPREDICTABLE behavior**

If wback, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction executes with the additional decode: wback = FALSE;.
- The instruction treats bit[24] as the P bit, and bit[21] as the writeback (W) bit, and uses the same addressing mode as described in *LDRB* (*immediate*). The instruction uses post-indexed addressing when P == '0' and uses pre-indexed addressing otherwise. The instruction is handled as described in *Using R15*.

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14   | 13  | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|------|-----|----|----|----|---|---|---|-----|-----|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 0 | 0 | С | 0 | 0 | 1 | 1 | 1 | 1 | 1 |    | != 1 | 111 |    |    |    |   |   |   | imn | n12 |   |   |   |   |   |

Rt

**T1** 

```
LDRB{<c>}{<q>} <Rt>, <label> // (Preferred syntax)

LDRB{<c>}{<q>} <Rt>, [PC, #{+/-}<imm>] // (Alternative syntax)

if Rt == '1111' then SEE "PLD";

t = UInt(Rt); imm32 = ZeroExtend(imm12, 32); add = (U == '1');

// Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

- <c> See Standard assembler syntax fields.
- <q> See Standard assembler syntax fields.
- <Rt> Is the general-purpose register to be transferred, encoded in the "Rt" field.

<label>

The label of the literal data item that is to be loaded into <Rt>. The assembler calculates the required value of the offset from the Align(PC, 4) value of the instruction to this label. Permitted values of the offset are -4095 to 4095.

If the offset is zero or positive, imm32 is equal to the offset and add == TRUE, encoded as U == 1.

If the offset is negative, imm32 is equal to minus the offset and add == FALSE, encoded as U == 0.

+/-

Specifies the offset is added to or subtracted from the base register, defaulting to + if omitted and encoded in "U":

| U | +/- |
|---|-----|
| 0 | -   |
| 1 | +   |

<imm>

For encoding A1: is the 12-bit unsigned immediate byte offset, in the range 0 to 4095, defaulting to 0 if omitted, and encoded in the "imm12" field.

For encoding T1: is a 12-bit unsigned immediate byte offset, in the range 0 to 4095, encoded in the "imm12" field.

The alternative syntax permits the addition or subtraction of the offset and the immediate offset to be specified separately, including permitting a subtraction of 0 that cannot be specified using the normal syntax. For more information, see *Use of labels in UAL instruction syntax*.

#### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    base = Align(PC,4);
    address = if add then (base + imm32) else (base - imm32);
    R[t] = ZeroExtend(MemU[address,1], 32);
```

### **Operational information**

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

Internal version only: isa v00 96, pseudocode r8p5 00bet2 rc5; Build timestamp: 2019-03-28T07:59

 $Copyright \ @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

### LDRB (register)

Load Register Byte (register) calculates an address from a base register value and an offset register value, loads a byte from memory, zero-extends it to form a 32-bit word, and writes it to a register. The offset register value can optionally be shifted. For information about memory accesses see *Memory accesses*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1 and T2).

#### **A1**

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|-----|-----|---|---|---|---|---|
|    | != 1 | 1111 |    | 0  | 1  | 1  | Ρ  | J  | 1  | 8  | 1  |    | R  | n  |    |    | F  | ₹t |    |    | iı | nm | 5 |   | sty | γре | 0 |   | R | n |   |
|    | СО   | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |     |     |   |   |   |   |   |

## Offset (P == 1 && W == 0)

```
LDRB{<c>}{<q>} <Rt>, [<Rn>, {+/-}<Rm>{, <shift>}]
```

#### Post-indexed (P == 0 && W == 0)

```
LDRB{<c>}{<q>} <Rt>, [<Rn>], {+/-}<Rm>{, <shift>}
```

### Pre-indexed (P == 1 && W == 1)

```
LDRB{<c>}{<q>} <Rt>, [<Rn>, {+/-}<Rm>{, <shift>}]!

if P == '0' && W == '1' then SEE "LDRBT";

t = UInt(Rt); n = UInt(Rn); m = UInt(Rm);
index = (P == '1'); add = (U == '1'); wback = (P == '0') || (W == '1');
(shift_t, shift_n) = DecodeImmShift(stype, imm5);
if t == 15 || m == 15 then UNPREDICTABLE;
if wback && (n == 15 || n == t) then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If wback && n == t, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction performs all of the loads using the specified addressing mode and the content of the register that is written back is UNKNOWN. In addition, if an exception occurs during such as instruction, the base address might be corrupted so that the instruction cannot be repeated.

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6 | 5 | 4  | 3 | 2 | 1  | 0 |
|----|----|----|----|----|----|---|---|----|---|---|----|---|---|----|---|
| 0  | 1  | 0  | 1  | 1  | 1  | 0 |   | Rm |   |   | Rn |   |   | Rt |   |

### T1

```
LDRB{<c>}{<q>} <Rt>, [<Rn>, {+}<Rm>]

t = UInt(Rt); n = UInt(Rn); m = UInt(Rm);
index = TRUE; add = TRUE; wback = FALSE;
(shift_t, shift_n) = (SRType_LSL, 0);
```

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2    | 1    | 0 | 15 | 14   | 13  | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5   | 4  | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|------|------|---|----|------|-----|----|----|----|---|---|---|---|-----|----|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 0 | 0 | 0 | 0 | 0 | 1 |   | != 1 | 1111 |   |    | != 1 | 111 |    | 0  | 0  | 0 | 0 | 0 | 0 | imı | m2 |   | R | m |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   | R    | ?n   |   |    | F    | ₹t  |    |    |    |   |   |   |   |     |    |   |   |   |   |

**T2** 

```
LDRB{<c>}.W <Rt>, [<Rn>, {+}<Rm>] // (<Rt>, <Rn>, <Rm> can be represented in T1)

LDRB{<c>}{<q>} <Rt>, [<Rn>, {+}<Rm>{, LSL #<imm>}]

if Rt == '1111' then SEE "PLD";

if Rn == '1111' then SEE "LDRB (literal)";

t = UInt(Rt); n = UInt(Rn); m = UInt(Rm);

index = TRUE; add = TRUE; wback = FALSE;
(shift_t, shift_n) = (SRType_LSL, UInt(imm2));

if m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<Rt> Is the general-purpose register to be transferred, encoded in the "Rt" field.

<Rn> For encoding A1: is the general-purpose base register, encoded in the "Rn" field. The PC can be used in the offset variant.

For encoding T1 and T2: is the general-purpose base register, encoded in the "Rn" field.

+/- Specifies the index register is added to or subtracted from the base register, defaulting to + if omitted and encoded in "U":

| U | +/- |
|---|-----|
| 0 | -   |
| 1 | +   |

Specifies the index register is added to the base register.

<Rm> Is the general-purpose index register, encoded in the "Rm" field.

<shift> The shift to apply to the value read from <Rm>. If absent, no shift is applied. Otherwise, see Shifts applied to a register.

<imm> If present, the size of the left shift to apply to the value from <Rm>, in the range 1-3. <imm> is encoded in imm2. If absent, no shift is specified and imm2 is encoded as 0b00.

#### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    offset = Shift(R[m], shift_t, shift_n, PSTATE.C);
    offset_addr = if add then (R[n] + offset) else (R[n] - offset);
    address = if index then offset_addr else R[n];
    R[t] = ZeroExtend(MemU[address,1],32);
    if wback then R[n] = offset addr;
```

#### **Operational information**

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

#### **LDRBT**

Load Register Byte Unprivileged loads a byte from memory, zero-extends it to form a 32-bit word, and writes it to a register. For information about memory accesses see *Memory accesses*.

The memory access is restricted as if the PE were running in User mode. This makes no difference if the PE is actually running in User mode.

LDRBT is UNPREDICTABLE in Hyp mode.

The T32 instruction uses an offset addressing mode, that calculates the address used for the memory access from a base register value and an immediate offset, and leaves the base register unchanged.

The A32 instruction uses a post-indexed addressing mode, that uses a base register value as the address for the memory access, and calculates a new address from a base register value and an offset and writes it back to the base register. The offset can be an immediate value or an optionally-shifted register value.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$  and  $\underline{A2}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0_ |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|-----|-----|---|---|---|---|----|
|    | != 1 | 111 |    | 0  | 1  | 0  | 0  | J  | 1  | 1  | 1  |    | R  | n. |    |    | F  | ₹t |    |    |    |   |   |   | imn | n12 |   |   |   |   |    |

cond

### Α1

```
LDRBT{<c>}{<q>} <Rt>, [<Rn>] {, #{+/-}<imm>}

t = UInt(Rt); n = UInt(Rn); postindex = TRUE; add = (U == '1');
register_form = FALSE; imm32 = ZeroExtend(imm12, 32);
if t == 15 || n == 15 || n == t then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If n == 15, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction uses post-indexed addressing with the base register as PC. This is handled as described in *Using R15*.
- The instruction uses immediate offset addressing with the base register as PC, without writeback.

If n == t && n != 15, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction performs all of the loads using the specified addressing mode and the content of the register that is written back is UNKNOWN. In addition, if an exception occurs during such as instruction, the base address might be corrupted so that the instruction cannot be repeated.

### **A2**

| != 1111   0   1   1   0   U   1   1   1   Rn   Rt | imm5 stype 0 Rm |
|---------------------------------------------------|-----------------|

cond

### **A2**

```
LDRBT{<c>}{<q>} <Rt>, [<Rn>], {+/-}<Rm>{, <shift>}

t = <u>UInt</u>(Rt); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm); postindex = TRUE; add = (U == '1');
register_form = TRUE; (shift_t, shift_n) = <u>DecodeImmShift</u>(stype, imm5);
if t == 15 || n == 15 || n == t || m == 15 then UNPREDICTABLE;
```

LDRBT Page 164

#### **CONSTRAINED UNPREDICTABLE behavior**

If n == t && n != 15, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction performs all of the loads using the specified addressing mode and the content of the register that is written back is UNKNOWN. In addition, if an exception occurs during such as instruction, the base address might be corrupted so that the instruction cannot be repeated.

#### T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2    | 1    | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|------|------|---|----|----|----|----|----|----|---|---|---|---|---|----|----|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 0 | 0 | 0 | 0 | 0 | 1 |   | != 1 | 1111 |   |    | F  | ₹t |    | 1  | 1  | 1 | 0 |   |   |   | im | m8 |   |   |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   | F    | ?n   |   |    |    |    |    |    |    |   |   |   |   |   |    |    |   |   |   |

#### **T1**

```
LDRBT{<c>}{<q>} <Rt>, [<Rn> {, #{+}<imm>}]

if Rn == '1111' then SEE "LDRB (literal)";

t = <u>UInt</u>(Rt); n = <u>UInt</u>(Rn); postindex = FALSE; add = TRUE;

register_form = FALSE; imm32 = <u>ZeroExtend</u>(imm8, 32);

if t == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<Rt> For encoding A1: is the general-purpose register to be transferred, encoded in the "Rt" field. The PC can be used, but this is deprecated.

For encoding A2 and T1: is the general-purpose register to be transferred, encoded in the "Rt" field.

<Rn> Is the general-purpose base register, encoded in the "Rn" field.

+/- For encoding A1: specifies the offset is added to or subtracted from the base register, defaulting to + if omitted and encoded in "U":

| U | +/- |
|---|-----|
| 0 | -   |
| 1 | +   |

For encoding A2: specifies the index register is added to or subtracted from the base register, defaulting to + if omitted and encoded in "U":

| U | +/- |
|---|-----|
| 0 | -   |
| 1 | +   |

<Rm> Is the general-purpose index register, encoded in the "Rm" field.

<shift> The shift to apply to the value read from <Rm>. If absent, no shift is applied. Otherwise, see *Shifts applied to a register*.

+ Specifies the offset is added to the base register.

<imm> For encoding A1: is the 12-bit unsigned immediate byte offset, in the range 0 to 4095, defaulting to 0 if omitted, and encoded in the "imm12" field.

For encoding T1: is an optional 8-bit unsigned immediate byte offset, in the range 0 to 255, defaulting to 0 and encoded in the "imm8" field.

LDRBT Page 165

### Operation

### **CONSTRAINED UNPREDICTABLE behavior**

If PSTATE.EL == EL2, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction executes as LDRB (immediate).

### **Operational information**

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

LDRBT Page 166

### LDRD (immediate)

Load Register Dual (immediate) calculates an address from a base register value and an immediate offset, loads two words from memory, and writes them to two registers. It can use offset, post-indexed, or pre-indexed addressing. For information about memory accesses see *Memory accesses*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 30 29 28 | 27 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18   | 17   | 16 | 15 | 14 | 13 | 12 | 11 | 10  | 9   | 8 | 7 | 6 | 5 | 4 | 3 | 2   | 1   | 0 |
|-------------|-------|----|----|----|----|----|----|----|------|------|----|----|----|----|----|----|-----|-----|---|---|---|---|---|---|-----|-----|---|
| != 1111     | 0 0   | 0  | Р  | J  | 1  | W  | 0  |    | != 1 | 1111 |    |    | F  | ₹t |    |    | imn | 14H |   | 1 | 1 | 0 | 1 |   | imn | n4L |   |
| cond        |       |    |    |    |    |    |    |    | R    | n.   |    |    |    |    |    |    |     |     |   |   |   |   |   |   |     |     |   |

#### Offset (P == 1 && W == 0)

```
LDRD{<c>}{<q>} <Rt>, <Rt2>, [<Rn> {, #{+/-}<imm>}]
```

#### Post-indexed (P == 0 && W == 0)

#### Pre-indexed (P == 1 && W == 1)

```
LDRD{<c>}{<q>} <Rt>, <Rt2>, [<Rn>, #{+/-}<imm>]!

if Rn == '1111' then SEE "LDRD (literal)";

if Rt<0> == '1' then UNPREDICTABLE;

t = UInt(Rt); t2 = t+1; n = UInt(Rn); imm32 = ZeroExtend(imm4H:imm4L, 32);

index = (P == '1'); add = (U == '1'); wback = (P == '0') || (W == '1');

if P == '0' && W == '1' then UNPREDICTABLE;

if wback && (n == t || n == t2) then UNPREDICTABLE;

if t2 == 15 then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If wback && ( $n == t \mid \mid n == t2$ ), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction performs all of the loads using the specified addressing mode and the content of the register that is written back is UNKNOWN. In addition, if an exception occurs during such an instruction, the base address might be corrupted so that the instruction cannot be repeated.

If P == '0' && W == '1', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction executes as an LDRD using one of offset, post-indexed, or pre-indexed addressing.

If Rt < 0 > == '1', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction executes with the additional decode: t<0> = '0'.
- The instruction executes with the additional decode: t2 = t.
- The instruction executes as described, with no change to its behavior and no additional side-effects. This does not apply when Rt == '1111'.

T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2    | 1    | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6 | 5 | 4   | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|------|------|---|----|----|----|----|----|----|----|---|---|---|---|-----|----|---|---|---|
| 1  | 1  | 1  | 0  | 1  | 0  | 0 | Ρ | J | 1 | W | 1 |   | != 1 | 1111 |   |    | F  | ₹t |    |    | R  | t2 |   |   |   |   | imi | n8 |   |   |   |

Rn

```
Offset (P == 1 && W == 0)
```

```
LDRD{<c>}{<q>} <Rt>, <Rt2>, [<Rn> {, #{+/-}<imm>}]
```

#### Post-indexed (P == 0 && W == 1)

```
LDRD{<c>}{<q>} <Rt>, <Rt2>, [<Rn>], #{+/-}<imm>
```

#### Pre-indexed (P == 1 && W == 1)

```
LDRD{<c>}{<q>} <Rt>, <Rt2>, [<Rn>, #{+/-}<imm>]!

if P == '0' && W == '0' then SEE "Related encodings";

if Rn == '1111' then SEE "LDRD (literal)";

t = <u>UInt</u>(Rt); t2 = <u>UInt</u>(Rt2); n = <u>UInt</u>(Rn); imm32 = <u>ZeroExtend</u>(imm8:'00', 32);

index = (P == '1'); add = (U == '1'); wback = (W == '1');

if wback && (n == t || n == t2) then UNPREDICTABLE;

if t == 15 || t2 == 15 || t == t2 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If wback &&  $(n == t \mid | n == t2)$ , then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction performs all of the loads using the specified addressing mode and the content of the register that is written back is UNKNOWN. In addition, if an exception occurs during such an instruction, the base address might be corrupted so that the instruction cannot be repeated.

If t == t2, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The load instruction executes but the destination register takes an UNKNOWN value.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

Related encodings: Load/store dual, load/store exclusive, table branch.

### **Assembler Symbols**

+/-

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields

<Rt> For encoding A1: is the first general-purpose register to be transferred, encoded in the "Rt" field. This register must be even-numbered and not R14.

For encoding T1: is the first general-purpose register to be transferred, encoded in the "Rt" field.

<Rt2> For encoding A1: is the second general-purpose register to be transferred. This register must be <R(t+1)>.

For encoding T1: is the second general-purpose register to be transferred, encoded in the "Rt2" field.

<Rn> Is the general-purpose base register, encoded in the "Rn" field. For PC use see LDRD (literal).

Specifies the offset is added to or subtracted from the base register, defaulting to + if omitted and encoded in "U":

| U | +/- |
|---|-----|
| 0 | -   |
| 1 | +   |

<imm> For encoding A1: is the 8-bit unsigned immediate byte offset, in the range 0 to 255, defaulting to 0 if omitted, and encoded in the "imm4H:imm4L" field.

For encoding T1: is the unsigned immediate byte offset, a multiple of 4, in the range 0 to 1020, defaulting to 0 if omitted, and encoded in the "imm8" field as  $\leq$ imm $\geq$ /4.

### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    offset_addr = if add then (R[n] + imm32) else (R[n] - imm32);
    address = if index then offset_addr else R[n];
    if address == Align (address, 8) then
         data = MemA[address, 8];
         if BigEndian() then
              R[t] = data < 63:32>;
              \underline{R}[t2] = data < 31:0>;
         else
              R[t] = data < 31:0>;
              R[t2] = data<63:32>;
    else
         \underline{R}[t] = \underline{MemA}[address, 4];
         \underline{R}[t2] = \underline{MemA}[address+4, 4];
    if wback then R[n] = offset_addr;
```

### **Operational information**

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

### LDRD (literal)

Load Register Dual (literal) calculates an address from the PC value and an immediate offset, loads two words from memory, and writes them to two registers. For information about memory accesses see *Memory accesses*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### Α1

| _; | 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24  | 23 | 22 | 21  | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10  | 9   | 8 | 7 | 6 | 5 | 4 | 3 | 2   | 1   | 0_ |
|----|----|------|------|----|----|----|----|-----|----|----|-----|----|----|----|----|----|----|----|----|----|----|-----|-----|---|---|---|---|---|---|-----|-----|----|
|    |    | != 1 | 1111 |    | 0  | 0  | 0  | (1) | U  | 1  | (0) | 0  | 1  | 1  | 1  | 1  |    | F  | ₹t |    |    | imn | 14H |   | 1 | 1 | 0 | 1 |   | imn | า4L |    |
|    |    | СО   | nd   |    |    |    |    |     |    |    |     |    |    |    |    |    |    |    |    |    |    |     |     |   |   |   |   |   |   |     |     |    |

#### Α1

```
LDRD{<c>}{<q>} <Rt>, <Rt2>, <label> // (Normal form)

LDRD{<c>}{<q>} <Rt>, <Rt2>, [PC, #{+/-}<imm>] // (Alternative form)

if Rt<0> == '1' then UNPREDICTABLE;

t = UInt(Rt); t2 = t+1; imm32 = ZeroExtend(imm4H:imm4L, 32); add = (U == '1');

if t2 == 15 then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If Rt < 0 > == '1', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- · The instruction executes as NOP.
- The instruction executes with the additional decode: t<0> = '0';
- The instruction executes with the additional decode: t2 = t;.
- The instruction executes as described, with no change to its behavior and no additional side-effects. This does not apply when Rt == '1111'.

If  $P == '0' \mid \mid W == '1'$ , then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction executes as if P == 1 and W == 0.

#### **T1**

| _15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0_ |
|-----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|----|---|---|---|---|----|----|---|---|----|
| 1   | 1  | 1  | 0  | 1  | 0  | 0 | Р | С | 1 | W | 1 | 1 | 1 | 1 | 1 |    | F  | ₹t |    |    | R  | t2 |   |   |   |   | im | m8 |   |   |    |

### T1 (!(P == 0 && W == 0))

```
LDRD{<c>}{<q>} <Rt>, <Rt2>, <label> // (Normal form)

LDRD{<c>}{<q>} <Rt>, <Rt2>, [PC, #{+/-}<imm>] // (Alternative form)

if P == '0' && W == '0' then SEE "Related encodings";

t = UInt(Rt); t2 = UInt(Rt2);

imm32 = ZeroExtend(imm8:'00', 32); add = (U == '1');

if t == 15 || t2 == 15 || t == t2 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13

if W == '1' then UNPREDICTABLE;
```

### **CONSTRAINED UNPREDICTABLE behavior**

If t == t2, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.

• The load instruction executes but the destination register takes an UNKNOWN value.

If W == '1', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction executes without writeback of the base address.
- The instruction uses post-indexed addressing when P == '0' and uses pre-indexed addressing otherwise. The instruction is handled as described in *Using R15*.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

Related encodings: Load/Store dual, Load/Store-Exclusive, Load-Acquire/Store-Release, table branch.

#### **Assembler Symbols**

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields

<Rt> For encoding A1: is the first general-purpose register to be transferred, encoded in the "Rt" field. This register must be even-numbered and not R14.

For encoding T1: is the first general-purpose register to be transferred, encoded in the "Rt" field.

<Rt2> For encoding A1: is the second general-purpose register to be transferred. This register must be <R(t+1)>.

For encoding T1: is the second general-purpose register to be transferred, encoded in the "Rt2" field.

<label> For encoding A1: the label of the literal data item that is to be loaded into <Rt>. The assembler calculates the required value of the offset from the Align(PC, 4) value of the instruction to this label. Any value in the range -255 to 255 is permitted.

If the offset is zero or positive, imm32 is equal to the offset and add == TRUE, encoded as U == 1. If the offset is negative, imm32 is equal to minus the offset and add == FALSE, encoded as U == 0.

For encoding T1: the label of the literal data item that is to be loaded into <Rt>. The assembler calculates the required value of the offset from the Align(PC, 4) value of the instruction to this label. Permitted values of the offset are multiples of 4 in the range -1020 to 1020.

If the offset is zero or positive, imm32 is equal to the offset and add == TRUE, encoded as U==1.

If the offset is negative, imm32 is equal to minus the offset and add == FALSE, encoded as U == 0.

Specifies the offset is added to or subtracted from the base register, defaulting to + if omitted and encoded in "U":

| +/- |
|-----|
| _   |
| +   |
|     |

For encoding A1: is the 8-bit unsigned immediate byte offset, in the range 0 to 255, defaulting to 0 if omitted, and encoded in the "imm4H:imm4L" field.

For encoding T1: is the optional 8-bit unsigned immediate byte offset, in the range 0 to 255, defaulting to 0 and encoded in the "imm8" field.

The alternative syntax permits the addition or subtraction of the offset and the immediate offset to be specified separately, including permitting a subtraction of 0 that cannot be specified using the normal syntax. For more information, see *Use of labels in UAL instruction syntax*.

#### Operation

+/-

<imm>

```
if ConditionPassed() then
    EncodingSpecificOperations();
    address = if add then (Align(PC,4) + imm32) else (Align(PC,4) - imm32);
    if address == Align(address, 8) then
        data = MemA[address, 8];
        if BigEndian() then
            R[t] = data<63:32>;
            R[t2] = data<31:0>;
        else
            R[t] = data<63:32>;
        else
            R[t] = data<63:32>;
        else
            R[t] = memA[address, 4];
        R[t2] = MemA[address, 4];
        R[t2] = MemA[address, 4];
        R[t2] = MemA[address, 4];
        R[t2] = MemA[address, 4];
        R[t2] = MemA[address, 4];
        R[t2] = MemA[address, 4];
        R[t2] = MemA[address, 4];
        R[t2] = MemA[address, 4];
        R[t2] = MemA[address, 4];
        R[t3] = MemA[address, 4];
        R[t4] = MemA[address, 4];
        R[t4] = MemA[address, 4];
        R[t4] = MemA[address, 4];
        R[t4] = MemA[address, 4];
        R[t4] = MemA[address, 4];
        R[t4] = MemA[address, 4];
        R[t4] = MemA[address, 4];
        R[t4] = MemA[address, 4];
        R[t4] = MemA[address, 4];
        R[t4] = MemA[address, 4];
        R[t4] = MemA[address, 4];
        R[t4] = MemA[address, 4];
        R[t4] = MemA[address, 4];
        R[t4] = MemA[address, 4];
        R[t4] = MemA[address, 4];
        R[t4] = MemA[address, 4];
        R[t4] = MemA[address, 4];
        R[t4] = MemA[address, 4];
        R[t4] = MemA[address, 4];
        R[t4] = MemA[address, 4];
        R[t4] = MemA[address, 4];
        R[t4] = MemA[address, 4];
        R[t4] = MemA[address, 4];
        R[t4] = MemA[address, 4];
        R[t4] = MemA[address, 4];
        R[t4] = MemA[address, 4];
        R[t4] = MemA[address, 4];
        R[t4] = MemA[address, 4];
        R[t4] = MemA[address, 4];
        R[t4] = MemA[address, 4];
        R[t4] = MemA[address, 4];
        R[t4] = MemA[address, 4];
        R[t4] = MemA[address, 4];
        R[t4] = MemA[address, 4];
        R[t4] = MemA[address, 4];
        R[t4] = MemA[address, 4];
        R[t4] = MemA[address, 4];
```

## **Operational information**

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5 ; Build timestamp: 2019-03-28T07:59

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

LDRD (literal) Page 172

### LDRD (register)

Load Register Dual (register) calculates an address from a base register value and a register offset, loads two words from memory, and writes them to two registers. It can use offset, post-indexed, or pre-indexed addressing. For information about memory accesses see *Memory accesses*.

#### **A1**

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|---|---|---|---|---|---|---|---|
|    | != 1 | 1111 |    | 0  | 0  | 0  | Ρ  | J  | 0  | W  | 0  |    | R  | n  |    |    | F  | ₹t |    | (0) | (0) | (0) | (0) | 1 | 1 | 0 | 1 |   | R | m |   |
|    | CC   | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |   |   |   |   |   |   |   |   |

Offset (P == 1 && W == 0)

```
LDRD{<c>}{<q>} <Rt>, <Rt2>, [<Rn>, {+/-}<Rm>]
```

Post-indexed (P == 0 && W == 0)

```
LDRD{<c>}{<q>} <Rt>, <Rt2>, [<Rn>], {+/-}<Rm>
```

#### Pre-indexed (P == 1 && W == 1)

```
LDRD{<c>}{<q>} <Rt>, <Rt2>, [<Rn>, {+/-}<Rm>]!

if Rt<0> == '1' then UNPREDICTABLE;

t = UInt(Rt); t2 = t+1; n = UInt(Rn); m = UInt(Rm);
index = (P == '1'); add = (U == '1'); wback = (P == '0') || (W == '1');
if P == '0' && W == '1' then UNPREDICTABLE;
if t2 == 15 || m == 15 || m == t || m == t2 then UNPREDICTABLE;
if wback && (n == 15 || n == t || n == t2) then UNPREDICTABLE;
```

### **CONSTRAINED UNPREDICTABLE behavior**

If wback &&  $(n == t \mid \mid n == t2)$ , then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction performs all of the loads using the specified addressing mode and the content of the register that is written back is UNKNOWN. In addition, if an exception occurs during such as instruction, the base address might be corrupted so that the instruction cannot be repeated.

If P == '0' & & W == '1', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction executes as an LDRD using one of offset, post-indexed, or pre-indexed addressing.

If m == t | | m == t2, then one of the following behaviors must occur:

- The instruction is UNDEFINED
- The instruction executes as NOP.
- The instruction loads register Rm with an UNKNOWN value.

If Rt < 0 > == '1', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction executes with the additional decode: t<0> = '0'.
- The instruction executes with the additional decode: t2 = t.
- The instruction executes as described, with no change to its behavior and no additional side-effects. This does not apply when Rt == '1111'.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<Rt> Is the first general-purpose register to be transferred, encoded in the "Rt" field. This register must be even-numbered and not R14.

<Rt2> Is the second general-purpose register to be transferred. This register must be <R(t+1)>.

<Rn> Is the general-purpose base register, encoded in the "Rn" field. The PC can be used in the offset variant.

Specifies the index register is added to or subtracted from the base register, defaulting to + if omitted and encoded in "U":

| U | +/- |
|---|-----|
| 0 | -   |
| 1 | +   |

<Rm> Is the general-purpose index register, encoded in the "Rm" field.

### Operation

+/-

```
if ConditionPassed() then
    EncodingSpecificOperations();
    offset addr = if add then (R[n] + R[m]) else (R[n] - R[m]);
    address = if index then offset addr else R[n];
    if address == Align(address, 8) then
        data = MemA[address,8];
         if BigEndian() then
             \underline{R}[t] = data < 63:32>;
             R[t2] = data < 31:0>;
         else
             R[t] = data < 31:0>;
             R[t2] = data < 63:32 >;
    else
         R[t] = MemA[address, 4];
         \underline{R}[t2] = \underline{MemA}[address+4,4];
    if wback then R[n] = offset addr;
```

### **Operational information**

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

#### **LDREX**

Load Register Exclusive calculates an address from a base register value and an immediate offset, loads a word from memory, writes it to a register and:

- If the address has the Shared Memory attribute, marks the physical address as exclusive access for the executing PE in a global monitor.
- Causes the executing PE to indicate an active exclusive access in the local monitor.

For more information about support for shared memory see *Synchronization and semaphores*. For information about memory accesses see *Memory accesses* 

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9 | 8 | 7 | 6 | 5 | 4 | 3   | 2   | 1   | 0_  |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|---|---|---|---|---|---|-----|-----|-----|-----|
|    | != 1 | 111 |    | 0  | 0  | 0  | 1  | 1  | 0  | 0  | 1  |    | R  | n  |    |    | F  | ₹t |    | (1) | (1) | 1 | 1 | 1 | 0 | 0 | 1 | (1) | (1) | (1) | (1) |
|    | СО   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |   |   |   |   |   |   |     |     |     |     |

# A1

```
LDREX{<c>}{<q>} <Rt>, [<Rn> {, {#}<imm>}]

t = <u>UInt</u>(Rt); n = <u>UInt</u>(Rn); imm32 = <u>Zeros</u>(32); // Zero offset
if t == 15 || n == 15 then UNPREDICTABLE;
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0_ |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|----|----|-----|-----|-----|-----|---|---|---|----|----|---|---|----|
| 1  | 1  | 1  | 0  | 1  | 0  | 0 | 0 | 0 | 1 | 0 | 1 |   | R | n |   |    |    | ₹t |    | (1) | (1) | (1) | (1) |   |   |   | im | m8 |   |   |    |

#### T1

```
LDREX{<c>}{<q>} <Rt>, [<Rn> {, #<imm>}]

t = <u>UInt</u>(Rt); n = <u>UInt</u>(Rn); imm32 = <u>ZeroExtend</u>(imm8:'00', 32);
if t == 15 || n == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
```

<q> See Standard assembler syntax fields.

<Rt> Is the general-purpose register to be transferred, encoded in the "Rt" field.

<Rn> Is the general-purpose base register, encoded in the "Rn" field.

<imm> For encoding A1: the immediate offset added to the value of <Rn> to calculate the address. <imm> can only be 0 or omitted.

For encoding T1: the immediate offset added to the value of <Rn> to calculate the address. <imm> can be omitted, meaning an offset of 0. Values are multiples of 4 in the range 0-1020.

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    address = R[n] + imm32;
    AArch32.SetExclusiveMonitors(address, 4);
    R[t] = MemA[address, 4];
```

LDREX Page 175

## **Operational information**

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5 ; Build timestamp: 2019-03-28T07:59

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

LDREX Page 176

#### **LDREXB**

Load Register Exclusive Byte derives an address from a base register value, loads a byte from memory, zero-extends it to form a 32-bit word, writes it to a register and:

- If the address has the Shared Memory attribute, marks the physical address as exclusive access for the executing PE in a global monitor.
- Causes the executing PE to indicate an active exclusive access in the local monitor.

For more information about support for shared memory see *Synchronization and semaphores*. For information about memory accesses see *Memory accesses*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9 | 8 | 7 | 6 | 5 | 4 | 3   | 2   | 1   | 0_  |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|---|---|---|---|---|---|-----|-----|-----|-----|
|    | != 1 | 111 |    | 0  | 0  | 0  | 1  | 1  | 1  | 0  | 1  |    | R  | ln |    |    | F  | ₹t |    | (1) | (1) | 1 | 1 | 1 | 0 | 0 | 1 | (1) | (1) | (1) | (1) |
|    | CO   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |   |   |   |   |   |   |     |     |     |     |

# **A**1

```
LDREXB{<c>}{<q>} <Rt>, [<Rn>]

t = <u>UInt</u>(Rt); n = <u>UInt</u>(Rn);
if t == 15 || n == 15 then UNPREDICTABLE;
```

#### **T1**

| _15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3   | 2   | 1   | 0   |
|-----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|----|----|-----|-----|-----|-----|---|---|---|---|-----|-----|-----|-----|
| 1   | 1  | 1  | 0  | 1  | 0  | 0 | 0 | 1 | 1 | 0 | 1 |   | R | n |   |    | F  | ₹t |    | (1) | (1) | (1) | (1) | 0 | 1 | 0 | 0 | (1) | (1) | (1) | (1) |

#### **T1**

```
LDREXB{<c>}{<q>} <Rt>, [<Rn>]

t = <u>UInt</u>(Rt); n = <u>UInt</u>(Rn);
if t == 15 || n == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<Rt> Is the general-purpose register to be transferred, encoded in the "Rt" field.
<Rn> Is the general-purpose base register, encoded in the "Rn" field.
```

### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    address = R[n];
    AArch32.SetExclusiveMonitors(address,1);
    R[t] = ZeroExtend(MemA[address,1], 32);
```

#### Operational information

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

LDREXB Page 177

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

LDREXB Page 178

### **LDREXD**

Load Register Exclusive Doubleword derives an address from a base register value, loads a 64-bit doubleword from memory, writes it to two registers and:

- If the address has the Shared Memory attribute, marks the physical address as exclusive access for the executing PE in a global monitor.
- Causes the executing PE to indicate an active exclusive access in the local monitor.

For more information about support for shared memory see *Synchronization and semaphores*. For information about memory accesses see *Memory accesses*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9 | 8 | 7 | 6 | 5 | 4 | 3   | 2   | 1   | 0   |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|---|---|---|---|---|---|-----|-----|-----|-----|
|    | != 1 | 111 |    | 0  | 0  | 0  | 1  | 1  | 0  | 1  | 1  |    | R  | n  |    |    | F  | ₹t |    | (1) | (1) | 1 | 1 | 1 | 0 | 0 | 1 | (1) | (1) | (1) | (1) |
|    | СО   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |   |   |   |   |   |   |     |     |     |     |

**A1** 

```
LDREXD{<c>}{<q>} <Rt>, <Rt2>, [<Rn>]

t = <u>UInt</u>(Rt); t2 = t + 1; n = <u>UInt</u>(Rn);
if Rt<0> == '1' || t2 == 15 || n == 15 then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If Rt < 0 > == '1', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction executes with the additional decode: t<0> = '0'.
- The instruction executes with the additional decode: t2 = t.
- The instruction executes as described, with no change to its behavior and no additional side effects.

If Rt == '1110', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction is handled as described in *Using R15*.

### **T1**

| _1 | 5 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6 | 5 | 4 | 3   | 2   | 1   | 0_  |
|----|---|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|----|---|---|---|---|---|-----|-----|-----|-----|
| Ľ  | 1 | 1  | 1  | 0  | 1  | 0  | 0 | 0 | 1 | 1 | 0 | 1 |   | R | n |   |    | F  | ₹t |    |    | R  | t2 |   | 0 | 1 | 1 | 1 | (1) | (1) | (1) | (1) |

### T1

```
LDREXD{<c>}{<q>} <Rt>, <Rt2>, [<Rn>]

t = <u>UInt</u>(Rt); t2 = <u>UInt</u>(Rt2); n = <u>UInt</u>(Rn);
if t == 15 || t2 == 15 || t == t2 || n == 15 then UNPREDICTABLE;
// Armv8-A removes UNPREDICTABLE for R13
```

### **CONSTRAINED UNPREDICTABLE behavior**

If t == t2, then one of the following behaviors must occur:

- · The instruction is UNDEFINED.
- The instruction executes as NOP.
- The load instruction executes but the destination register takes an UNKNOWN value.

LDREXD Page 179

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

| <c></c>     | See Standard assembler syntax fields.                                                                                                             |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| <q></q>     | See Standard assembler syntax fields.                                                                                                             |
| <rt></rt>   | For encoding A1: is the first general-purpose register to be transferred, encoded in the "Rt" field. <rt> must be even-numbered and not R14.</rt> |
|             | For encoding T1: is the first general-purpose register to be transferred, encoded in the "Rt" field.                                              |
| <rt2></rt2> | For encoding A1: is the second general-purpose register to be transferred. $<$ Rt2 $>$ must be $<$ R(t+1) $>$ .                                   |
|             | For encoding T1: is the second general-purpose register to be transferred, encoded in the "Rt2" field.                                            |
| <rn></rn>   | Is the general-purpose base register, encoded in the "Rn" field.                                                                                  |

### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    address = R[n];
    Aarch32.SetExclusiveMonitors(address,8);
    value = MemA[address,8];
    // Extract words from 64-bit loaded value such that R[t] is
    // loaded from address and R[t2] from address+4.
    R[t] = if BigEndian() then value<63:32> else value<31:0>;
    R[t2] = if BigEndian() then value<31:0> else value<63:32>;
```

### **Operational information**

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

LDREXD Page 180

### LDREXH

Load Register Exclusive Halfword derives an address from a base register value, loads a halfword from memory, zero-extends it to form a 32-bit word, writes it to a register and:

- If the address has the Shared Memory attribute, marks the physical address as exclusive access for the executing PE in a global monitor.
- Causes the executing PE to indicate an active exclusive access in the local monitor.

For more information about support for shared memory see *Synchronization and semaphores*. For information about memory accesses see *Memory accesses*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9 | 8 | 7 | 6 | 5 | 4 | 3   | 2   | 1   | 0_  |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|---|---|---|---|---|---|-----|-----|-----|-----|
|    | != 1 | 111 |    | 0  | 0  | 0  | 1  | 1  | 1  | 1  | 1  |    | R  | ln |    |    | F  | ₹t |    | (1) | (1) | 1 | 1 | 1 | 0 | 0 | 1 | (1) | (1) | (1) | (1) |
|    | CO   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |   |   |   |   |   |   |     |     |     |     |

# **A**1

```
LDREXH{<c>}{<q>} <Rt>, [<Rn>]

t = <u>UInt</u>(Rt); n = <u>UInt</u>(Rn);
if t == 15 || n == 15 then UNPREDICTABLE;
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3   | 2   | 1   | 0   |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|-----|-----|-----|-----|---|---|---|---|-----|-----|-----|-----|
| 1  | 1  | 1  | 0  | 1  | 0  | 0 | 0 | 1 | 1 | 0 | 1 |   | R | 'n |   |    | F  | ₹t |    | (1) | (1) | (1) | (1) | 0 | 1 | 0 | 1 | (1) | (1) | (1) | (1) |

### T1

```
LDREXH{<c>>}{<q>} <Rt>, [<Rn>]

t = <u>UInt</u>(Rt); n = <u>UInt</u>(Rn);
if t == 15 || n == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<Rt> Is the general-purpose register to be transferred, encoded in the "Rt" field.
<Rn> Is the general-purpose base register, encoded in the "Rn" field.
```

### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    address = R[n];
    AArch32.SetExclusiveMonitors(address,2);
    R[t] = ZeroExtend(MemA[address,2], 32);
```

### Operational information

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

LDREXH Page 181

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

LDREXH Page 182

### LDRH (immediate)

Load Register Halfword (immediate) calculates an address from a base register value and an immediate offset, loads a halfword from memory, zero-extends it to form a 32-bit word, and writes it to a register. It can use offset, post-indexed, or pre-indexed addressing. For information about memory accesses see *Memory accesses*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1, T2 and T3).

#### **A1**

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18   | 17   | 16 | 15 | 14 | 13 | 12 | 11 | 10  | 9   | 8 | 7 | 6 | 5 | 4 | 3 | 2   | 1   | 0 |
|----|------|------|----|----|----|----|----|----|----|----|----|----|------|------|----|----|----|----|----|----|-----|-----|---|---|---|---|---|---|-----|-----|---|
|    | != 1 | 1111 |    | 0  | 0  | 0  | Р  | U  | 1  | W  | 1  |    | != 1 | 1111 |    |    | F  | ₹t |    |    | imn | 14H |   | 1 | 0 | 1 | 1 |   | imn | า4L |   |
|    | СО   | nd   |    |    |    |    |    |    |    |    |    |    | R    | n.   |    |    |    |    |    |    |     |     |   |   |   |   |   |   |     |     |   |

### Offset (P == 1 && W == 0)

```
LDRH{<c>}{<q>} < Rt>, [<Rn> {, #{+/-}<imm>}]
```

### Post-indexed (P == 0 && W == 0)

```
LDRH{<c>}{<q>} <Rt>, [<Rn>], #{+/-}<imm>
```

### Pre-indexed (P == 1 && W == 1)

```
LDRH{<c>}{<q>} <Rt>, [<Rn>, #{+/-}<imm>]!

if Rn == '1111' then SEE "LDRH (literal)";
if P == '0' && W == '1' then SEE "LDRHT";

t = UInt(Rt); n = UInt(Rn); imm32 = ZeroExtend(imm4H:imm4L, 32);
index = (P == '1'); add = (U == '1'); wback = (P == '0') || (W == '1');
if t == 15 || (wback && n == t) then UNPREDICTABLE;
```

### **CONSTRAINED UNPREDICTABLE behavior**

If wback && n == t, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction performs all of the loads using the specified addressing mode and the content of the register that is written back is UNKNOWN. In addition, if an exception occurs during such an instruction, the base address might be corrupted so that the instruction cannot be repeated.

### T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8  | 7 | 6 | 5 | 4  | 3 | 2 | 1  | 0 |
|----|----|----|----|----|----|---|----|---|---|---|----|---|---|----|---|
| 1  | 0  | 0  | 0  | 1  |    | İ | mm | 5 |   |   | Rn |   |   | Rt |   |

### T1

```
LDRH{<c>}{<q>} <Rt>, [<Rn> {, #{+}<imm>}]

t = <u>UInt</u>(Rt); n = <u>UInt</u>(Rn); imm32 = <u>ZeroExtend</u>(imm5:'0', 32);
index = TRUE; add = TRUE; wback = FALSE;
```

### **T2**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2    | 1    | 0 | 15 | 14   | 13  | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|------|------|---|----|------|-----|----|----|----|---|---|---|-----|-----|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 0 | 0 | 1 | 0 | 1 | 1 |   | != 1 | 1111 |   |    | != 1 | 111 |    |    |    |   |   |   | imr | n12 |   |   |   |   |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   | F    | ₹n   |   |    | F    | ₹t  |    |    |    |   |   |   |     |     |   |   |   |   |   |

```
LDRH{<c>}.W <Rt>, [<Rn> {, #{+}<imm>}] // (<Rt>, <Rn>, <imm> can be represented in T1)

LDRH{<c>}{<q>} <Rt>, [<Rn> {, #{+}<imm>}]

if Rt == '1111' then SEE "PLD (immediate)";

if Rn == '1111' then SEE "LDRH (literal)";

t = UInt(Rt); n = UInt(Rn); imm32 = ZeroExtend(imm12, 32);

index = TRUE; add = TRUE; wback = FALSE;

// Armv8-A removes UNPREDICTABLE for R13
```

#### **T3**

| _15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2    | 1    | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4   | 3  | 2 | 1 | 0_ |
|-----|----|----|----|----|----|---|---|---|---|---|---|---|------|------|---|----|----|----|----|----|----|---|---|---|---|---|-----|----|---|---|----|
| 1   | 1  | 1  | 1  | 1  | 0  | 0 | 0 | 0 | 0 | 1 | 1 |   | != 1 | 1111 |   |    | F  | ₹t |    | 1  | Р  | כ | W |   |   |   | imı | m8 |   |   |    |
|     |    |    |    |    |    |   |   |   |   |   |   |   | F    | ₹n   |   |    |    |    |    |    |    |   |   |   |   |   |     |    |   |   |    |

### Offset (Rt != 1111 && P == 1 && U == 0 && W == 0)

```
LDRH{<c>}{<q>} < Rt>, [<Rn> {, #-<imm>}]
```

#### Post-indexed (P == 0 && W == 1)

```
LDRH\{<c>\}\{<q>\} <Rt>, [<Rn>], \#\{+/-\}<imm>
```

### Pre-indexed (P == 1 && W == 1)

```
LDRH{<c>}{<q>} <Rt>, [<Rn>, #{+/-}<imm>]!

if Rn == '1111' then SEE "LDRH (literal)";

if Rt == '1111' && P == '1' && U == '0' && W == '0' then SEE "PLDW (immediate)";

if P == '1' && U == '1' && W == '0' then SEE "LDRHT";

if P == '0' && W == '0' then UNDEFINED;

t = UInt(Rt); n = UInt(Rn); imm32 = ZeroExtend(imm8, 32);

index = (P == '1'); add = (U == '1'); wback = (W == '1');

if (t == 15 && W == '1') || (wback && n == t) then UNPREDICTABLE;

// Armv8-A removes UNPREDICTABLE for R13
```

### **CONSTRAINED UNPREDICTABLE behavior**

If wback && n == t, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction performs all of the loads using the specified addressing mode and the content of the register that is written back is UNKNOWN. In addition, if an exception occurs during such an instruction, the base address might be corrupted so that the instruction cannot be repeated.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

See Standard assembler syntax fields.
See Standard assembler syntax fields.
Is the general-purpose register to be transferred, encoded in the "Rt" field.
For encoding A1, T2 and T3: is the general-purpose base register, encoded in the "Rn" field. For PC use see LDRH (literal).
For encoding T1: is the general-purpose base register, encoded in the "Rn" field.
For encoding T1: is the general-purpose base register, defaulting to + if omitted and encoded in "U":

| U | +/- |
|---|-----|
| 0 | _   |
| 1 | +   |

Specifies the offset is added to the base register.

<imm>

For encoding A1: is the 8-bit unsigned immediate byte offset, in the range 0 to 255, defaulting to 0 if omitted, and encoded in the "imm4H:imm4L" field.

For encoding T1: is the optional positive unsigned immediate byte offset, a multiple of 2, in the range 0 to 62, defaulting to 0 and encoded in the "imm5" field as <imm>/2.

For encoding T2: is an optional 12-bit unsigned immediate byte offset, in the range 0 to 4095, defaulting to 0 and encoded in the "imm12" field.

For encoding T3: is an 8-bit unsigned immediate byte offset, in the range 0 to 255, defaulting to 0 if omitted, and encoded in the "imm8" field.

### Operation

```
if <u>CurrentInstrSet() == InstrSet A32</u> then
    if \underline{\texttt{ConditionPassed}}() then
        EncodingSpecificOperations();
        offset addr = if add then (\underline{R}[n] + imm32) else (\underline{R}[n] - imm32);
        address = if index then offset_addr else R[n];
        data = MemU[address,2];
        if wback then R[n] = offset addr;
        R[t] = ZeroExtend(data, 32);
else
    if ConditionPassed() then
        EncodingSpecificOperations();
        offset addr = if add then (R[n] + imm32) else (R[n] - imm32);
        address = if index then offset addr else R[n];
        data = MemU[address,2];
        if wback then R[n] = offset_addr;
        R[t] = ZeroExtend(data, 32);
```

### **Operational information**

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

### LDRH (literal)

Load Register Halfword (literal) calculates an address from the PC value and an immediate offset, loads a halfword from memory, zero-extends it to form a 32-bit word, and writes it to a register. For information about memory accesses see *Memory accesses*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10  | 9   | 8 | 7 | 6 | 5 | 4 | 3 | 2   | 1   | 0 |
|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|---|---|---|---|---|---|-----|-----|---|
|    | != 1 | 1111 |    | 0  | 0  | 0  | Ρ  | U  | 1  | W  | 1  | 1  | 1  | 1  | 1  |    | F  | ₹t |    |    | imn | า4H |   | 1 | 0 | 1 | 1 |   | imn | ո4L |   |
|    | СО   | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |   |   |   |   |   |   |     |     |   |

### A1 (!(P == 0 && W == 1))

```
LDRH{<c>}{<q>} <Rt>, <label> // (Normal form)

LDRH{<c>}{<q>} <Rt>, [PC, #{+/-}<imm>] // (Alternative form)

if P == '0' && W == '1' then SEE "LDRHT";

t = <u>UInt</u>(Rt); imm32 = <u>ZeroExtend</u>(imm4H:imm4L, 32);
add = (U == '1'); wback = (P == '0') || (W == '1');
if t == 15 || wback then UNPREDICTABLE;
```

### **CONSTRAINED UNPREDICTABLE behavior**

If wback, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction executes with the additional decode: wback = FALSE;.
- The instruction treats bit[24] as the P bit, and bit[21] as the writeback (W) bit, and uses the same addressing mode as described in *LDRH* (*immediate*). The instruction uses post-indexed addressing when P == '0' and uses pre-indexed addressing otherwise. The instruction is handled as described in *Using R15*.

### T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14   | 13  | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|------|-----|----|----|----|---|---|---|-----|-----|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 0 | 0 | С | 0 | 1 | 1 | 1 | 1 | 1 | 1 |    | != 1 | 111 |    |    |    |   |   |   | imn | n12 |   |   |   |   |   |

Rt

**T1** 

```
LDRH{<c>}{<q>} <Rt>, <label> // (Preferred syntax)

LDRH{<c>}{<q>} <Rt>, [PC, #{+/-}<imm>] // (Alternative syntax)

if Rt == '1111' then SEE "PLD (literal)";

t = UInt(Rt); imm32 = ZeroExtend(imm12, 32); add = (U == '1');

// Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

- <c> See Standard assembler syntax fields.
- <q> See Standard assembler syntax fields.
- <Rt> Is the general-purpose register to be transferred, encoded in the "Rt" field.

<label>

For encoding A1: the label of the literal data item that is to be loaded into <Rt>. The assembler calculates the required value of the offset from the Align(PC, 4) value of the instruction to this label. Any value in the range -255 to 255 is permitted.

If the offset is zero or positive, imm32 is equal to the offset and add == TRUE, encoded as U == 1. If the offset is negative, imm32 is equal to minus the offset and add == FALSE, encoded as U == 0.

For encoding T1: the label of the literal data item that is to be loaded into <Rt>. The assembler calculates the required value of the offset from the Align(PC, 4) value of the instruction to this label. Permitted values of the offset are -4095 to 4095.

If the offset is zero or positive, imm32 is equal to the offset and add == TRUE, encoded as U == 1.

If the offset is negative, imm32 is equal to minus the offset and add == FALSE, encoded as U == 0.

Specifies the offset is added to or subtracted from the base register, defaulting to + if omitted and encoded in "U":

| U | +/- |
|---|-----|
| 0 | -   |
| 1 | +   |

<imm>

+/-

For encoding A1: is the 8-bit unsigned immediate byte offset, in the range 0 to 255, defaulting to 0 if omitted, and encoded in the "imm4H:imm4L" field.

For encoding T1: is a 12-bit unsigned immediate byte offset, in the range 0 to 4095, encoded in the "imm12" field.

The alternative syntax permits the addition or subtraction of the offset and the immediate offset to be specified separately, including permitting a subtraction of 0 that cannot be specified using the normal syntax. For more information, see *Use of labels in UAL instruction syntax*.

### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    base = Align(PC,4);
    address = if add then (base + imm32) else (base - imm32);
    data = MemU[address,2];
    R[t] = ZeroExtend(data, 32);
```

### **Operational information**

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

### LDRH (register)

Load Register Halfword (register) calculates an address from a base register value and an offset register value, loads a halfword from memory, zero-extends it to form a 32-bit word, and writes it to a register. The offset register value can be shifted left by 0, 1, 2, or 3 bits. For information about memory accesses see *Memory accesses*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1 and T2).

#### **A1**

| 31 30 29 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|-------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|---|---|---|---|---|----|---|---|
| != 1111     | 0  | 0  | 0  | Р  | J  | 0  | W  | 1  |    | R  | 'n |    |    | F  | ₹t |    | (0) | (0) | (0) | (0) | 1 | 0 | 1 | 1 |   | Rı | m |   |
| cond        |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |   |   |   |   |   |    |   |   |

cona

```
Offset (P == 1 && W == 0)
```

```
LDRH{<c>}{<q>} < Rt>, [<Rn>, {+/-}<Rm>]
```

### Post-indexed (P == 0 && W == 0)

```
LDRH{<c>}{<q>} <Rt>, [<Rn>], {+/-}<Rm>
```

### Pre-indexed (P == 1 && W == 1)

```
LDRH{<c>}{<q>} <Rt>, [<Rn>, {+/-}<Rm>]!

if P == '0' && W == '1' then SEE "LDRHT";

t = UInt(Rt); n = UInt(Rn); m = UInt(Rm);
index = (P == '1'); add = (U == '1'); wback = (P == '0') || (W == '1');
(shift_t, shift_n) = (SRType_LSL, 0);
if t == 15 || m == 15 then UNPREDICTABLE;
if wback && (n == 15 || n == t) then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If wback && n == t, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction performs all of the loads using the specified addressing mode and the content of the register that is written back is UNKNOWN. In addition, if an exception occurs during such as instruction, the base address might be corrupted so that the instruction cannot be repeated.

### T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6 | 5 | 4  | 3 | 2 | 1  | 0 |
|----|----|----|----|----|----|---|---|----|---|---|----|---|---|----|---|
| 0  | 1  | 0  | 1  | 1  | 0  | 1 |   | Rm |   |   | Rn |   |   | Rt |   |

### T1

```
LDRH{<c>}{<q>} <Rt>, [<Rn>, {+}<Rm>]

t = <u>UInt</u>(Rt); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
index = TRUE; add = TRUE; wback = FALSE;
(shift_t, shift_n) = (<u>SRType_LSL</u>, 0);
```

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2    | 1    | 0 | 15 | 14   | 13  | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5  | 4  | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|------|------|---|----|------|-----|----|----|----|---|---|---|---|----|----|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 0 | 0 | 0 | 0 | 1 | 1 |   | != 1 | 1111 |   |    | != 1 | 111 |    | 0  | 0  | 0 | 0 | 0 | 0 | im | m2 |   | R | m |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   | F    | ?n   |   |    | F    | ₹t  |    |    |    |   |   |   |   |    |    |   |   |   |   |

**T2** 

```
LDRH{<c>}.W <Rt>, [<Rn>, {+}<Rm>] // (<Rt>, <Rn>, <Rm> can be represented in T1)

LDRH{<c>}{<q>} <Rt>, [<Rn>, {+}<Rm>{, LSL #<imm>}]

if Rn == '1111' then SEE "LDRH (literal)";

if Rt == '1111' then SEE "PLDW (register)";

t = UInt(Rt); n = UInt(Rn); m = UInt(Rm);

index = TRUE; add = TRUE; wback = FALSE;
(shift_t, shift_n) = (SRType_LSL, UInt(imm2));

if m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<Rt> Is the general-purpose register to be transferred, encoded in the "Rt" field.

<Rn> For encoding A1: is the general-purpose base register, encoded in the "Rn" field. The PC can be used in the offset variant.

For encoding T1 and T2: is the general-purpose base register, encoded in the "Rn" field.

+/- Specifies the index register is added to or subtracted from the base register, defaulting to + if omitted and encoded in "U":

| U | +/- |
|---|-----|
| 0 | -   |
| 1 | +   |

Specifies the index register is added to the base register.

<Rm> Is the general-purpose index register, encoded in the "Rm" field.

<imm> If present, the size of the left shift to apply to the value from <Rm>, in the range 1-3. <imm> is encoded in imm2. If absent, no shift is specified and imm2 is encoded as 0b00.

### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    offset = Shift(R[m], shift_t, shift_n, PSTATE.C);
    offset_addr = if add then (R[n] + offset) else (R[n] - offset);
    address = if index then offset_addr else R[n];
    data = MemU[address,2];
    if wback then R[n] = offset_addr;
    R[t] = ZeroExtend(data, 32);
```

### **Operational information**

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

### **LDRHT**

Load Register Halfword Unprivileged loads a halfword from memory, zero-extends it to form a 32-bit word, and writes it to a register. For information about memory accesses see *Memory accesses*.

The memory access is restricted as if the PE were running in User mode. This makes no difference if the PE is actually running in User mode.

LDRHT is UNPREDICTABLE in Hyp mode.

The T32 instruction uses an offset addressing mode, that calculates the address used for the memory access from a base register value and an immediate offset, and leaves the base register unchanged.

The A32 instruction uses a post-indexed addressing mode, that uses a base register value as the address for the memory access, and calculates a new address from a base register value and an offset and writes it back to the base register. The offset can be an immediate value or a register value.

It has encodings from the following instruction sets: A32 (A1 and A2) and T32 (T1).

#### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10  | 9   | 8 | 7 | 6 | 5 | 4 | 3 | 2   | 1   | 0 |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|---|---|---|---|---|---|-----|-----|---|
|    | != 1 | 111 |    | 0  | 0  | 0  | 0  | J  | 1  | 1  | 1  |    | R  | n. |    |    | F  | ₹t |    |    | imn | 14H |   | 1 | 0 | 1 | 1 |   | imn | ո4L |   |
|    | СО   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |   |   |   |   |   |   |     |     |   |

### Α1

```
LDRHT{<c>}{<q>} <Rt>, [<Rn>] {, #{+/-}<imm>}

t = <u>UInt</u>(Rt); n = <u>UInt</u>(Rn); postindex = TRUE; add = (U == '1');
register_form = FALSE; imm32 = <u>ZeroExtend</u>(imm4H:imm4L, 32);
if t == 15 || n == 15 || n == t then UNPREDICTABLE;
```

### **CONSTRAINED UNPREDICTABLE behavior**

If n == 15, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction uses post-indexed addressing with the base register as PC. This is handled as described in *Using R15*.
- The instruction is treated as if bit[24] == '1' and bit[21] == '0'. The instruction uses immediate offset addressing with the base register as PC, without writeback.

If n == t && n != 15, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction performs all of the loads using the specified addressing mode and the content of the register that is written back is UNKNOWN. In addition, if an exception occurs during such as instruction, the base address might be corrupted so that the instruction cannot be repeated.

### **A2**

| 31      | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12  | 11  | 10  | 9   | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|---|---|---|---|---|---|---|---|---|
| != 1111 |    |    | 0  | 0  | 0  | 0  | U  | 0  | 1  | 1  |    | R  | n  |    |    | F  | ₹t |    | (0) | (0) | (0) | (0) | 1 | 0 | 1 | 1 |   | R | m |   |   |
|         | CC | nd |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |   |   |   |   |   |   |   |   |   |

# A2

```
LDRHT{<c>}{<q>} <Rt>, [<Rn>], {+/-}<Rm>

t = <u>UInt</u>(Rt); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm); postindex = TRUE; add = (U == '1');
register_form = TRUE;
if t == 15 || n == 15 || n == t || m == 15 then UNPREDICTABLE;
```

LDRHT Page 190

### **CONSTRAINED UNPREDICTABLE behavior**

If n == t && n != 15, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction performs all of the loads using the specified addressing mode and the content of the register that is written back is UNKNOWN. In addition, if an exception occurs during such as instruction, the base address might be corrupted so that the instruction cannot be repeated.

#### T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2    | 1    | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4   | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|------|------|---|----|----|----|----|----|----|---|---|---|---|---|-----|----|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 0 | 0 | 0 | 0 | 1 | 1 |   | != 1 | 1111 |   |    | F  | ₹t |    | 1  | 1  | 1 | 0 |   |   |   | imı | m8 |   |   |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   | B    | 'n   |   |    |    |    |    |    |    |   |   |   |   |   |     |    |   |   |   |

T1

```
LDRHT{<c>}{<q>} <Rt>, [<Rn> {, #{+}<imm>}]

if Rn == '1111' then SEE "LDRH (literal)";

t = <u>UInt</u>(Rt); n = <u>UInt</u>(Rn); postindex = FALSE; add = TRUE;

register_form = FALSE; imm32 = <u>ZeroExtend</u>(imm8, 32);

if t == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<Rt> Is the general-purpose register to be transferred, encoded in the "Rt" field.

<Rn> Is the general-purpose base register, encoded in the "Rn" field.

+/- For encoding A1: specifies the offset is added to or subtracted from the base register, defaulting to + if omitted and encoded in "U":

| U | +/- |
|---|-----|
| 0 | -   |
| 1 | +   |

For encoding A2: specifies the index register is added to or subtracted from the base register, defaulting to + if omitted and encoded in "U":

| U | +/- |
|---|-----|
| 0 | -   |
| 1 | +   |

<Rm> Is the general-purpose index register, encoded in the "Rm" field.

+ Specifies the offset is added to the base register.

<imm> For encoding A1: is the 8-bit unsigned immediate byte offset, in the range 0 to 255, defaulting to 0 if omitted, and encoded in the "imm4H:imm4L" field.

For encoding T1: is an optional 8-bit unsigned immediate byte offset, in the range 0 to 255, defaulting to 0 and encoded in the "imm8" field.

LDRHT Page 191

### Operation

### **CONSTRAINED UNPREDICTABLE behavior**

If PSTATE.EL == EL2, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction executes as LDRH (immediate).

### **Operational information**

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

LDRHT Page 192

## LDRSB (immediate)

Load Register Signed Byte (immediate) calculates an address from a base register value and an immediate offset, loads a byte from memory, sign-extends it to form a 32-bit word, and writes it to a register. It can use offset, post-indexed, or pre-indexed addressing. For information about memory accesses see *Memory accesses*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1 and T2).

#### **A1**

| 31      | 30 29 | 9 : | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19   | 18  | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9 | 8 | 7 | 6 | 5 | 4 | 3   | 2   | 1 | 0 |
|---------|-------|-----|----|----|----|----|----|----|----|----|----|------|-----|----|----|----|----|----|----|-----|-----|---|---|---|---|---|---|-----|-----|---|---|
| != 1111 |       |     | 0  | 0  | 0  | Р  | J  | 1  | W  | 1  |    | != 1 | 111 |    |    | F  | ₹t |    |    | imn | 14H |   | 1 | 1 | 0 | 1 |   | imn | ո4L |   |   |
| cond    |       |     |    |    |    |    |    |    |    |    |    |      | R   | n  |    |    |    |    |    |     |     |   |   |   |   |   |   |     |     |   |   |

### Offset (P == 1 && W == 0)

```
LDRSB{<c>}{<q>} <Rt>, [<Rn> {, #{+/-}<imm>}]
```

### Post-indexed (P == 0 && W == 0)

```
LDRSB{<c>}{<q>} < Rt>, [<Rn>], #{+/-}<imm>
```

### Pre-indexed (P == 1 && W == 1)

```
LDRSB{<c>}{<q>} <Rt>, [<Rn>, #{+/-}<imm>]!

if Rn == '1111' then SEE "LDRSB (literal)";

if P == '0' && W == '1' then SEE "LDRSBT";

t = <u>UInt</u>(Rt); n = <u>UInt</u>(Rn); imm32 = <u>ZeroExtend</u>(imm4H:imm4L, 32);

index = (P == '1'); add = (U == '1'); wback = (P == '0') || (W == '1');

if t == 15 || (wback && n == t) then UNPREDICTABLE;
```

### **CONSTRAINED UNPREDICTABLE behavior**

If wback && n == t, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction performs all of the loads using the specified addressing mode and the content of the register that is written back is UNKNOWN. In addition, if an exception occurs during such an instruction, the base address might be corrupted so that the instruction cannot be repeated.

### T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2    | 1    | 0 | 15 | 14   | 13  | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|------|------|---|----|------|-----|----|----|----|---|---|---|-----|-----|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 0 | 1 | 1 | 0 | 0 | 1 |   | != 1 | 1111 |   |    | != 1 | 111 |    |    |    |   |   |   | imr | n12 |   |   |   |   |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   | R    | ?n   |   |    | F    | ₹t  |    |    |    |   |   |   |     |     |   |   |   |   |   |

T1

```
LDRSB{<c>}{<q>} <Rt>, [<Rn> {, #{+}<imm>}]

if Rt == '1111' then SEE "PLI";

if Rn == '1111' then SEE "LDRSB (literal)";

t = <u>UInt</u>(Rt); n = <u>UInt</u>(Rn); imm32 = <u>ZeroExtend</u>(imm12, 32);

index = TRUE; add = TRUE; wback = FALSE;

// Armv8-A removes UNPREDICTABLE for R13
```



Rn

```
Offset (Rt != 1111 && P == 1 && U == 0 && W == 0)
```

```
LDRSB{<c>}{<q>} < Rt>, [<Rn> {, #-<imm>}]
```

#### Post-indexed (P == 0 && W == 1)

```
LDRSB{<c>}{<q>} < Rt>, [<Rn>], #{+/-}<imm>
```

#### Pre-indexed (P == 1 && W == 1)

```
LDRSB{<c>}{<q>} <Rt>, [<Rn>, #{+/-}<imm>]!

if Rt == '1111' && P == '1' && U == '0' && W == '0' then SEE "PLI";

if Rn == '1111' then SEE "LDRSB (literal)";

if P == '1' && U == '1' && W == '0' then SEE "LDRSBT";

if P == '0' && W == '0' then UNDEFINED;

t = UInt(Rt); n = UInt(Rn); imm32 = ZeroExtend(imm8, 32);

index = (P == '1'); add = (U == '1'); wback = (W == '1');

if (t == 15 && W == '1') || (wback && n == t) then UNPREDICTABLE;

// Armv8-A removes UNPREDICTABLE for R13
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If wback && n == t, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- · The instruction executes as NOP.
- The instruction performs all of the loads using the specified addressing mode and the content of the register that is written back is UNKNOWN. In addition, if an exception occurs during such an instruction, the base address might be corrupted so that the instruction cannot be repeated.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

+/-

<imm>

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<Rt> Is the general-purpose register to be transferred, encoded in the "Rt" field.

<Rn> Is the general-purpose base register, encoded in the "Rn" field. For PC use see LDRSB (literal).

Specifies the offset is added to or subtracted from the base register, defaulting to + if omitted and encoded in "U":

| U | +/- |
|---|-----|
| 0 | _   |
| 1 | +   |

+ Specifies the offset is added to the base register.

For encoding A1: is the 8-bit unsigned immediate byte offset, in the range 0 to 255, defaulting to 0 if omitted, and encoded in the "imm4H:imm4L" field.

For encoding T1: is an optional 12-bit unsigned immediate byte offset, in the range 0 to 4095, defaulting to 0 and encoded in the "imm12" field

For encoding T2: is an 8-bit unsigned immediate byte offset, in the range 0 to 255, defaulting to 0 if omitted, and encoded in the "imm8" field.

### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    offset_addr = if add then (R[n] + imm32) else (R[n] - imm32);
    address = if index then offset_addr else R[n];
    R[t] = SignExtend(MemU[address,1], 32);
    if wback then R[n] = offset_addr;
```

### **Operational information**

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

### LDRSB (literal)

Load Register Signed Byte (literal) calculates an address from the PC value and an immediate offset, loads a byte from memory, sign-extends it to form a 32-bit word, and writes it to a register. For information about memory accesses see *Memory accesses*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10  | 9   | 8 | 7 | 6 | 5 | 4 | 3 | 2   | 1   | 0 |
|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|---|---|---|---|---|---|-----|-----|---|
|    | != 1 | 1111 |    | 0  | 0  | 0  | Ρ  | כ  | 1  | W  | 1  | 1  | 1  | 1  | 1  |    | F  | ₹t |    |    | imn | า4H |   | 1 | 1 | 0 | 1 |   | imn | ո4L |   |
|    | СО   | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |   |   |   |   |   |   |     |     |   |

### A1 (!(P == 0 && W == 1))

```
LDRSB{<c>}{<q>} <Rt>, <label> // (Normal form)

LDRSB{<c>}{<q>} <Rt>, [PC, #{+/-}<imm>] // (Alternative form)

if P == '0' && W == '1' then SEE "LDRSBT";

t = <u>UInt</u>(Rt); imm32 = <u>ZeroExtend</u>(imm4H:imm4L, 32);
add = (U == '1'); wback = (P == '0') || (W == '1');
if t == 15 || wback then UNPREDICTABLE;
```

### **CONSTRAINED UNPREDICTABLE behavior**

If wback, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction executes with the additional decode: wback = FALSE;.
- The instruction treats bit[24] as the P bit, and bit[21] as the writeback (W) bit, and uses the same addressing mode as described in *LDRSB* (*immediate*). The instruction uses post-indexed addressing when P == '0' and uses pre-indexed addressing otherwise. The instruction is handled as described in *Using R15*.

### **T1**

| _15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 14 13 12 | <u>2 11 10 9 8 7 6 5 4 3 2 1 0</u> |
|-----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|-------------|------------------------------------|
| 1   | 1  | 1  | 1  | 1  | 0  | 0 | 1 | С | 0 | 0 | 1 | 1 | 1 | 1 | 1 | != 1111     | imm12                              |
|     |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |             | -                                  |

Rt

**T1** 

```
LDRSB{<c>}{<q>} <Rt>, <label> // (Preferred syntax)

LDRSB{<c>}{<q>} <Rt>, [PC, #{+/-}<imm>] // (Alternative syntax)

if Rt == '1111' then SEE "PLI";

t = UInt(Rt); imm32 = ZeroExtend(imm12, 32); add = (U == '1');

// Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

- <c> See Standard assembler syntax fields.
- <q> See Standard assembler syntax fields.
- <Rt> Is the general-purpose register to be transferred, encoded in the "Rt" field.

<label>

For encoding A1: the label of the literal data item that is to be loaded into <Rt>. The assembler calculates the required value of the offset from the Align(PC, 4) value of the instruction to this label. Any value in the range -255 to 255 is permitted.

If the offset is zero or positive, imm32 is equal to the offset and add == TRUE, encoded as U == 1. If the offset is negative, imm32 is equal to minus the offset and add == FALSE, encoded as U == 0.

For encoding T1: the label of the literal data item that is to be loaded into <Rt>. The assembler calculates the required value of the offset from the Align(PC, 4) value of the instruction to this label. Permitted values of the offset are -4095 to 4095.

If the offset is zero or positive, imm32 is equal to the offset and add == TRUE, encoded as U == 1.

If the offset is negative, imm32 is equal to minus the offset and add == FALSE, encoded as U == 0.

Specifies the offset is added to or subtracted from the base register, defaulting to + if omitted and encoded in "U":

| U | +/- |
|---|-----|
| 0 | -   |
| 1 | +   |

<imm>

+/-

For encoding A1: is the 8-bit unsigned immediate byte offset, in the range 0 to 255, defaulting to 0 if omitted, and encoded in the "imm4H:imm4L" field.

For encoding T1: is a 12-bit unsigned immediate byte offset, in the range 0 to 4095, encoded in the "imm12" field.

The alternative syntax permits the addition or subtraction of the offset and the immediate offset to be specified separately, including permitting a subtraction of 0 that cannot be specified using the normal syntax. For more information, see *Use of labels in UAL instruction syntax*.

### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
base = Align(PC,4);
address = if add then (base + imm32) else (base - imm32);
R[t] = SignExtend(MemU[address,1], 32);
```

### **Operational information**

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

### LDRSB (register)

Load Register Signed Byte (register) calculates an address from a base register value and an offset register value, loads a byte from memory, sign-extends it to form a 32-bit word, and writes it to a register. The offset register value can be shifted left by 0, 1, 2, or 3 bits. For information about memory accesses see *Memory accesses*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1 and T2).

#### **A1**

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0_ |
|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|---|---|---|---|---|---|---|----|
|    | != 1 | 1111 |    | 0  | 0  | 0  | Ρ  | J  | 0  | W  | 1  |    | R  | n. |    |    | F  | ₹t |    | (0) | (0) | (0) | (0) | 1 | 1 | 0 | 1 |   | R | m |    |
|    | CC   | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |   |   |   |   |   |   |   |    |

Offset (P == 1 && W == 0)

```
LDRSB{<c>}{<q>} <Rt>, [<Rn>, {+/-}<Rm>]
```

### Post-indexed (P == 0 && W == 0)

```
LDRSB{<c>}{<q>} <Rt>, [<Rn>], {+/-}<Rm>
```

### Pre-indexed (P == 1 && W == 1)

```
LDRSB{<c>}{<q>} <Rt>, [<Rn>, {+/-}<Rm>]!

if P == '0' && W == '1' then SEE "LDRSBT";

t = UInt(Rt); n = UInt(Rn); m = UInt(Rm);
index = (P == '1'); add = (U == '1'); wback = (P == '0') || (W == '1');
(shift_t, shift_n) = (SRType_LSL, 0);
if t == 15 || m == 15 then UNPREDICTABLE;
if wback && (n == 15 || n == t) then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If wback && n == t, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction performs all of the loads using the specified addressing mode and the content of the register that is written back is UNKNOWN. In addition, if an exception occurs during such as instruction, the base address might be corrupted so that the instruction cannot be repeated.

### T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6 | 5 | 4  | 3 | 2 | 1  | 0 |
|----|----|----|----|----|----|---|---|----|---|---|----|---|---|----|---|
| 0  | 1  | 0  | 1  | 0  | 1  | 1 |   | Rm |   |   | Rn |   |   | Rt |   |

### T1

```
LDRSB{<c>}{<q>} <Rt>, [<Rn>, {+}<Rm>]

t = <u>UInt</u>(Rt); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
index = TRUE; add = TRUE; wback = FALSE;
(shift_t, shift_n) = (SRType_LSL, 0);
```

| 1 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2    | 1   | 0 | 15 | 14   | 13   | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5  | 4  | 3 | 2 | 1 | 0 |
|---|----|----|----|----|----|----|---|---|---|---|---|---|---|------|-----|---|----|------|------|----|----|----|---|---|---|---|----|----|---|---|---|---|
|   | 1  | 1  | 1  | 1  | 1  | 0  | 0 | 1 | 0 | 0 | 0 | 1 |   | != 1 | 111 |   |    | != 1 | 1111 |    | 0  | 0  | 0 | 0 | 0 | 0 | im | m2 |   | R | m |   |
|   |    |    |    |    |    |    |   |   |   |   |   |   |   | R    | n   |   |    | F    | ₹t   |    |    |    |   |   |   |   |    |    |   |   |   |   |

**T2** 

```
LDRSB{<c>}.W <Rt>, [<Rn>, {+}<Rm>] // (<Rt>, <Rn>, <Rm> can be represented in T1)

LDRSB{<c>}{<q>} <Rt>, [<Rn>, {+}<Rm>{}, LSL #<imm>{}]

if Rt == '1111' then SEE "PLI";

if Rn == '1111' then SEE "LDRSB (literal)";

t = UInt(Rt); n = UInt(Rn); m = UInt(Rm);

index = TRUE; add = TRUE; wback = FALSE;
(shift_t, shift_n) = (SRType LSL, UInt(imm2));

if m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<Rt> Is the general-purpose register to be transferred, encoded in the "Rt" field.

<Rn> For encoding A1: is the general-purpose base register, encoded in the "Rn" field. The PC can be used in the offset variant.

For encoding T1 and T2: is the general-purpose base register, encoded in the "Rn" field.

+/- Specifies the index register is added to or subtracted from the base register, defaulting to + if omitted and encoded in "U":

| U | +/- |
|---|-----|
| 0 | -   |
| 1 | +   |

Specifies the index register is added to the base register.

<Rm> Is the general-purpose index register, encoded in the "Rm" field.

<imm> If present, the size of the left shift to apply to the value from <Rm>, in the range 1-3. <imm> is encoded in imm2. If absent, no shift is specified and imm2 is encoded as 0b00.

### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    offset = Shift(R[m], shift_t, shift_n, PSTATE.C);
    offset_addr = if add then (R[n] + offset) else (R[n] - offset);
    address = if index then offset_addr else R[n];
    R[t] = SignExtend(MemU[address,1], 32);
    if wback then R[n] = offset_addr;
```

### **Operational information**

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

### **LDRSBT**

Load Register Signed Byte Unprivileged loads a byte from memory, sign-extends it to form a 32-bit word, and writes it to a register. For information about memory accesses see *Memory accesses*.

The memory access is restricted as if the PE were running in User mode. This makes no difference if the PE is actually running in User mode.

LDRSBT is UNPREDICTABLE in Hyp mode.

The T32 instruction uses an offset addressing mode, that calculates the address used for the memory access from a base register value and an immediate offset, and leaves the base register unchanged.

The A32 instruction uses a post-indexed addressing mode, that uses a base register value as the address for the memory access, and calculates a new address from a base register value and an offset and writes it back to the base register. The offset can be an immediate value or a register value.

It has encodings from the following instruction sets: A32 (A1 and A2) and T32 (T1).

#### **A1**

| != 1111         0         0         0         0         0         0         1         1         1         0         0         1         1         1         0         0         1         1         1         0         0         1         1         1         0         0         1         1         1         0         0         1         1         1         0         0         1         1         1         0         0         1         1         1         0         0         0         1         1         1         0         0         0         0         1         1         1         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0 </th <th></th> <th>31</th> <th>30</th> <th>29</th> <th>28</th> <th>27</th> <th>26</th> <th>25</th> <th>24</th> <th>23</th> <th>22</th> <th>21</th> <th>20</th> <th>19</th> <th>18</th> <th>17</th> <th>16</th> <th>15</th> <th>14</th> <th>13</th> <th>12</th> <th>11</th> <th>10</th> <th>9</th> <th>8</th> <th>7</th> <th>6</th> <th>5</th> <th>4</th> <th>3</th> <th>2</th> <th>1</th> <th>0</th> |         | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13  | 12  | 11 | 10 | 9 | 8 | 7 | 6 | 5   | 4   | 3 | 2 | 1 | 0 |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|---|---|---|---|-----|-----|---|---|---|---|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | != 1111 |    | 0  | 0  | 0  | 0  | U  | 1  | 1  | 1  |    | R  | n  |    |    | F  | ₹t |    |    | imn | 14H |    | 1  | 1 | 0 | 1 |   | imn | n4L |   |   |   |   |

cond

#### Α1

```
LDRSBT{<c>}{<q>} <Rt>, [<Rn>] {, #{+/-}<imm>}

t = <u>UInt(Rt); n = <u>UInt(Rn); postindex = TRUE; add = (U == '1'); register_form = FALSE; imm32 = <u>ZeroExtend(imm4H:imm4L, 32); if t == 15 || n == t then UNPREDICTABLE; }</u></u></u>
```

### **CONSTRAINED UNPREDICTABLE behavior**

If n == 15, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction uses post-indexed addressing with the base register as PC. This is handled as described in *Using R15*.
- The instruction is treated as if bit[24] == '1' and bit[21] == '0'. The instruction uses immediate offset addressing with the base register as PC, without writeback.

If n == t && n != 15, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction performs all of the loads using the specified addressing mode and the content of the register that is written back is UNKNOWN. In addition, if an exception occurs during such as instruction, the base address might be corrupted so that the instruction cannot be repeated.

### **A2**

**A2** 

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|---|---|---|---|---|----|---|---|
|    | != 1 | 111 |    | 0  | 0  | 0  | 0  | U  | 0  | 1  | 1  |    | R  | ln |    |    | F  | ₹t |    | (0) | (0) | (0) | (0) | 1 | 1 | 0 | 1 |   | Rı | m |   |
|    | СО   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |   |   |   |   | - |    |   |   |

```
LDRSBT{<c>}{<q>} <Rt>, [<Rn>], {+/-}<Rm>
```

LDRSBT Page 200

### **CONSTRAINED UNPREDICTABLE behavior**

If n == t && n != 15, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction performs all of the loads using the specified addressing mode and the content of the register that is written back is UNKNOWN. In addition, if an exception occurs during such as instruction, the base address might be corrupted so that the instruction cannot be repeated.

#### T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2    | 1    | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4   | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|------|------|---|----|----|----|----|----|----|---|---|---|---|---|-----|----|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 0 | 1 | 0 | 0 | 0 | 1 |   | != 1 | 1111 |   |    | F  | ₹t |    | 1  | 1  | 1 | 0 |   |   |   | imı | m8 |   |   |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   | R    | n.   |   |    |    |    |    |    |    |   |   |   |   |   |     |    |   |   |   |

### T1

+/-

```
LDRSBT{<c>}{<q>} <Rt>, [<Rn> {, #{+}<imm>}]

if Rn == '1111' then SEE "LDRSB (literal)";

t = <u>UInt</u>(Rt); n = <u>UInt</u>(Rn); postindex = FALSE; add = TRUE;

register_form = FALSE; imm32 = <u>ZeroExtend</u>(imm8, 32);

if t == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<Rt> Is the general-purpose register to be transferred, encoded in the "Rt" field.

<Rn> Is the general-purpose base register, encoded in the "Rn" field.

For encoding A1: specifies the offset is added to or subtracted from the base register, defaulting to + if omitted and encoded in "U":

| U | +/- |
|---|-----|
| 0 | -   |
| 1 | +   |

For encoding A2: specifies the index register is added to or subtracted from the base register, defaulting to + if omitted and encoded in "U":

| U | +/- |
|---|-----|
| 0 | -   |
| 1 | +   |

<Rm> Is the general-purpose index register, encoded in the "Rm" field.

+ Specifies the offset is added to the base register.

<imm> For encoding A1: is the 8-bit unsigned immediate byte offset, in the range 0 to 255, defaulting to 0 if omitted, and encoded in the "imm4H:imm4L" field.

For encoding T1: is an optional 8-bit unsigned immediate byte offset, in the range 0 to 255, defaulting to 0 and encoded in the "imm8" field.

LDRSBT Page 201

### Operation

### **CONSTRAINED UNPREDICTABLE behavior**

If PSTATE.EL == EL2, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction executes as LDRSB (immediate).

### **Operational information**

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

LDRSBT Page 202

## LDRSH (immediate)

Load Register Signed Halfword (immediate) calculates an address from a base register value and an immediate offset, loads a halfword from memory, sign-extends it to form a 32-bit word, and writes it to a register. It can use offset, post-indexed, or pre-indexed addressing. For information about memory accesses see *Memory accesses*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1 and T2).

#### **A1**

| 31 30 2 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18   | 17  | 16 | 15 | 14 | 13 | 12 | 11 | 10  | 9   | 8 | 7 | 6 | 5 | 4 | 3 | 2   | 1   | 0 |
|---------|----|----|----|----|----|----|----|----|----|----|------|-----|----|----|----|----|----|----|-----|-----|---|---|---|---|---|---|-----|-----|---|
| != 111  | 1  | 0  | 0  | 0  | Р  | J  | 1  | W  | 1  |    | != 1 | 111 |    |    | F  | ₹t |    |    | imn | 14H |   | 1 | 1 | 1 | 1 |   | imn | ո4L |   |
| cond    |    |    |    |    |    |    |    |    |    |    | R    | n   |    |    |    |    |    |    |     |     |   |   |   |   |   |   |     |     |   |

### Offset (P == 1 && W == 0)

```
LDRSH{<c>}{<q>} < Rt>, [<Rn> {, #{+/-}<imm>}]
```

### Post-indexed (P == 0 && W == 0)

```
LDRSH{<c>}{<q>} < Rt>, [<Rn>], #{+/-}<imm>
```

### Pre-indexed (P == 1 && W == 1)

```
LDRSH{<c>}{<q>} <Rt>, [<Rn>, #{+/-}<imm>]!

if Rn == '1111' then SEE "LDRSH (literal)";

if P == '0' && W == '1' then SEE "LDRSHT";

t = <u>UInt</u>(Rt); n = <u>UInt</u>(Rn); imm32 = <u>ZeroExtend</u>(imm4H:imm4L, 32);

index = (P == '1'); add = (U == '1'); wback = (P == '0') || (W == '1');

if t == 15 || (wback && n == t) then UNPREDICTABLE;
```

### **CONSTRAINED UNPREDICTABLE behavior**

If wback && n == t, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction performs all of the loads using the specified addressing mode and the content of the register that is written back is UNKNOWN. In addition, if an exception occurs during such an instruction, the base address might be corrupted so that the instruction cannot be repeated.

### T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2    | 1    | 0 | 15 | 14   | 13  | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|------|------|---|----|------|-----|----|----|----|---|---|---|-----|-----|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 0 | 1 | 1 | 0 | 1 | 1 |   | != 1 | 1111 |   |    | != 1 | 111 |    |    |    |   |   |   | imr | n12 |   |   |   |   |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   | R    | ?n   |   |    | F    | ₹t  |    |    |    |   |   |   |     |     |   |   |   |   |   |

T1

```
LDRSH{<c>}{<q>} <Rt>, [<Rn> {, #{+}<imm>}]

if Rn == '1111' then SEE "LDRSH (literal)";

if Rt == '1111' then SEE "Related instructions";

t = <u>UInt</u>(Rt); n = <u>UInt</u>(Rn); imm32 = <u>ZeroExtend</u>(imm12, 32);

index = TRUE; add = TRUE; wback = FALSE;

// Armv8-A removes UNPREDICTABLE for R13
```



Rn

```
Offset (Rt != 1111 && P == 1 && U == 0 && W == 0)
```

```
LDRSH{<c>}{<q>} <Rt>, [<Rn> {, #-<imm>}]
```

#### Post-indexed (P == 0 && W == 1)

```
LDRSH{<c>}{<q>} < Rt>, [<Rn>], #{+/-}<imm>
```

#### Pre-indexed (P == 1 && W == 1)

```
LDRSH{<c>}{<q>} <Rt>, [<Rn>, #{+/-}<imm>]!

if Rn == '1111' then SEE "LDRSH (literal)";

if Rt == '1111' && P == '1' && U == '0' && W == '0' then SEE "Related instructions";

if P == '1' && U == '1' && W == '0' then SEE "LDRSHT";

if P == '0' && W == '0' then UNDEFINED;

t = UInt(Rt); n = UInt(Rn); imm32 = ZeroExtend(imm8, 32);

index = (P == '1'); add = (U == '1'); wback = (W == '1');

if (t == 15 && W == '1') || (wback && n == t) then UNPREDICTABLE;

// Armv8-A removes UNPREDICTABLE for R13
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If wback && n == t, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- · The instruction executes as NOP.
- The instruction performs all of the loads using the specified addressing mode and the content of the register that is written back is UNKNOWN. In addition, if an exception occurs during such an instruction, the base address might be corrupted so that the instruction cannot be repeated.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

Related instructions: Load/store single.

### **Assembler Symbols**

+/-

<imm>

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<Rt> Is the general-purpose register to be transferred, encoded in the "Rt" field.

<Rn> Is the general-purpose base register, encoded in the "Rn" field. For PC use see LDRSH (literal).

Specifies the offset is added to or subtracted from the base register, defaulting to + if omitted and encoded in "U":

| U | +/- |
|---|-----|
| 0 | -   |
| 1 | +   |

Specifies the offset is added to the base register.

For encoding A1: is the 8-bit unsigned immediate byte offset, in the range 0 to 255, defaulting to 0 if omitted, and encoded in the "imm4H:imm4L" field.

For encoding T1: is an optional 12-bit unsigned immediate byte offset, in the range 0 to 4095, defaulting to 0 and encoded in the "imm12" field.

For encoding T2: is an 8-bit unsigned immediate byte offset, in the range 0 to 255, defaulting to 0 if omitted, and encoded in the "imm8" field.

### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    offset_addr = if add then (R[n] + imm32) else (R[n] - imm32);
    address = if index then offset_addr else R[n];
    data = MemU[address, 2];
    if wback then R[n] = offset_addr;
    R[t] = SignExtend(data, 32);
```

### **Operational information**

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

### LDRSH (literal)

Load Register Signed Halfword (literal) calculates an address from the PC value and an immediate offset, loads a halfword from memory, sign-extends it to form a 32-bit word, and writes it to a register. For information about memory accesses see *Memory accesses*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10  | 9   | 8 | 7 | 6 | 5 | 4 | 3 | 2   | 1   | 0 |
|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|---|---|---|---|---|---|-----|-----|---|
|    | != 1 | 1111 |    | 0  | 0  | 0  | Ρ  | J  | 1  | W  | 1  | 1  | 1  | 1  | 1  |    | F  | ₹t |    |    | imn | 14H |   | 1 | 1 | 1 | 1 |   | imn | 14L |   |
|    | CC   | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |   |   |   |   |   |   |     |     |   |

### A1 (!(P == 0 && W == 1))

```
LDRSH{<c>}{<q>} <Rt>, <label> // (Normal form)

LDRSH{<c>}{<q>} <Rt>, [PC, #{+/-}<imm>] // (Alternative form)

if P == '0' && W == '1' then SEE "LDRSHT";

t = UInt(Rt); imm32 = ZeroExtend(imm4H:imm4L, 32);
add = (U == '1'); wback = (P == '0') || (W == '1');
if t == 15 || wback then UNPREDICTABLE;
```

### **CONSTRAINED UNPREDICTABLE behavior**

If wback, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction executes with the additional decode: wback = FALSE;.
- The instruction treats bit[24] as the P bit, and bit[21] as the writeback (W) bit, and uses the same addressing mode as described in *LDRSH* (*immediate*). The instruction uses post-indexed addressing when P == '0' and uses pre-indexed addressing otherwise. The instruction is handled as described in *Using R15*.

### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14   | 13  | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|------|-----|----|----|----|---|---|---|-----|-----|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 0 | 1 | С | 0 | 1 | 1 | 1 | 1 | 1 | 1 |    | != 1 | 111 |    |    |    |   |   |   | imn | n12 |   |   |   |   |   |

Rt

**T1** 

```
LDRSH{<c>}{<q>} <Rt>, <label> // (Preferred syntax)

LDRSH{<c>}{<q>} <Rt>, [PC, #{+/-}<imm>] // (Alternative syntax)

if Rt == '1111' then SEE "Related instructions";

t = UInt(Rt); imm32 = ZeroExtend(imm12, 32); add = (U == '1');

// Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

Related instructions: Load, signed (literal).

### **Assembler Symbols**

- <c> See Standard assembler syntax fields.
- <q> See Standard assembler syntax fields.
- <Rt> Is the general-purpose register to be transferred, encoded in the "Rt" field.

<label>

For encoding A1: the label of the literal data item that is to be loaded into <Rt>. The assembler calculates the required value of the offset from the Align(PC, 4) value of the instruction to this label. Any value in the range -255 to 255 is permitted.

If the offset is zero or positive, imm32 is equal to the offset and add == TRUE, encoded as U == 1. If the offset is negative, imm32 is equal to minus the offset and add == FALSE, encoded as U == 0.

For encoding T1: the label of the literal data item that is to be loaded into <Rt>. The assembler calculates the required value of the offset from the Align(PC, 4) value of the instruction to this label. Permitted values of the offset are -4095 to 4095.

If the offset is zero or positive, imm32 is equal to the offset and add == TRUE, encoded as U == 1.

If the offset is negative, imm32 is equal to minus the offset and add == FALSE, encoded as U == 0.

Specifies the offset is added to or subtracted from the base register, defaulting to + if omitted and encoded in "U":

| U | +/- |
|---|-----|
| 0 | -   |
| 1 | +   |

<imm>

+/-

For encoding A1: is the 8-bit unsigned immediate byte offset, in the range 0 to 255, defaulting to 0 if omitted, and encoded in the "imm4H:imm4L" field.

For encoding T1: is a 12-bit unsigned immediate byte offset, in the range 0 to 4095, encoded in the "imm12" field.

The alternative syntax permits the addition or subtraction of the offset and the immediate offset to be specified separately, including permitting a subtraction of 0 that cannot be specified using the normal syntax. For more information, see *Use of labels in UAL instruction syntax*.

### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
base = Align(PC,4);
address = if add then (base + imm32) else (base - imm32);
data = MemU[address,2];
R[t] = SignExtend(data, 32);
```

### **Operational information**

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

### LDRSH (register)

Load Register Signed Halfword (register) calculates an address from a base register value and an offset register value, loads a halfword from memory, sign-extends it to form a 32-bit word, and writes it to a register. The offset register value can be shifted left by 0, 1, 2, or 3 bits. For information about memory accesses see *Memory accesses*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1 and T2).

#### **A1**

| 31 | 30 | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0_ |
|----|----|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|---|---|---|---|---|---|---|----|
|    |    | 1111 |    | 0  | 0  | 0  | Р  | U  | 0  | W  | 1  |    | R  | 'n |    |    | F  | ₹t |    | (0) | (0) | (0) | (0) | 1 | 1 | 1 | 1 |   | R | m |    |
|    | CO | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |   |   |   |   |   |   |   |    |

### Offset (P == 1 && W == 0)

```
LDRSH{<c>}{<q>} < Rt>, [<Rn>, {+/-}<Rm>]
```

### Post-indexed (P == 0 && W == 0)

```
LDRSH{<c>}{<q>} <Rt>, [<Rn>], {+/-}<Rm>
```

### Pre-indexed (P == 1 && W == 1)

```
LDRSH{<c>}{<q>} <Rt>, [<Rn>, {+/-}<Rm>]!

if P == '0' && W == '1' then SEE "LDRSHT";

t = UInt(Rt); n = UInt(Rn); m = UInt(Rm);
index = (P == '1'); add = (U == '1'); wback = (P == '0') || (W == '1');
(shift_t, shift_n) = (SRType_LSL, 0);
if t == 15 || m == 15 then UNPREDICTABLE;
if wback && (n == 15 || n == t) then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If wback && n == t, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction performs all of the loads using the specified addressing mode and the content of the register that is written back is <arm-defined-word>unknown</arm-defined-word>. In addition, if an exception occurs during such as instruction, the base address might be corrupted so that the instruction cannot be repeated.

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6 | 5 | 4  | 3 | 2 | 1  | 0 |
|----|----|----|----|----|----|---|---|----|---|---|----|---|---|----|---|
| 0  | 1  | 0  | 1  | 1  | 1  | 1 |   | Rm |   |   | Rn |   |   | Rt |   |

### T1

```
LDRSH{<c>}{<q>} <Rt>, [<Rn>, {+}<Rm>]

t = UInt(Rt); n = UInt(Rn); m = UInt(Rm);
index = TRUE; add = TRUE; wback = FALSE;
(shift_t, shift_n) = (SRType_LSL, 0);
```

| 15 | 14 | 1 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2    | 1    | 0 | 15 | 14   | 13  | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5  | 4  | 3 | 2 | 1 | 0 |
|----|----|------|----|----|----|---|---|---|---|---|---|---|------|------|---|----|------|-----|----|----|----|---|---|---|---|----|----|---|---|---|---|
| 1  | 1  | 1    | 1  | 1  | 0  | 0 | 1 | 0 | 0 | 1 | 1 |   | != 1 | 1111 |   |    | != 1 | 111 |    | 0  | 0  | 0 | 0 | 0 | 0 | im | m2 |   | R | m |   |
|    |    |      |    |    |    |   |   |   |   |   |   |   | R    | n    |   |    | F    | ₹t  |    |    |    |   |   |   |   |    |    |   |   |   |   |

**T2** 

```
LDRSH{<c>}.W <Rt>, [<Rn>, {+}<Rm>] // (<Rt>, <Rn>, <Rm> can be represented in T1)

LDRSH{<c>}{<q>} <Rt>, [<Rn>, {+}<Rm>{}, LSL #<imm>{}]

if Rn == '1111' then SEE "LDRSH (literal)";

if Rt == '1111' then SEE "Related instructions";

t = UInt(Rt); n = UInt(Rn); m = UInt(Rm);

index = TRUE; add = TRUE; wback = FALSE;
(shift_t, shift_n) = (SRType_LSL, UInt(imm2));

if m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

Related instructions: Load/store, signed (register offset).

### **Assembler Symbols**

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<Rt> Is the general-purpose register to be transferred, encoded in the "Rt" field.

<Rn> For encoding A1: is the general-purpose base register, encoded in the "Rn" field. The PC can be used in the offset variant.

For encoding T1 and T2: is the general-purpose base register, encoded in the "Rn" field.

+/- Specifies the index register is added to or subtracted from the base register, defaulting to + if omitted and encoded in "U":

| U | +/- |
|---|-----|
| 0 | -   |
| 1 | +   |

Specifies the index register is added to the base register.

<Rm> Is the general-purpose index register, encoded in the "Rm" field.

<imm> If present, the size of the left shift to apply to the value from <Rm>, in the range 1-3. <imm> is encoded in imm2. If absent, no shift is specified and imm2 is encoded as 0b00.

### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    offset = Shift(R[m], shift_t, shift_n, PSTATE.C);
    offset_addr = if add then (R[n] + offset) else (R[n] - offset);
    address = if index then offset_addr else R[n];
    data = MemU[address, 2];
    if wback then R[n] = offset_addr;
    R[t] = SignExtend(data, 32);
```

### **Operational information**

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

### **LDRSHT**

Load Register Signed Halfword Unprivileged loads a halfword from memory, sign-extends it to form a 32-bit word, and writes it to a register. For information about memory accesses see *Memory accesses*.

The memory access is restricted as if the PE were running in User mode. This makes no difference if the PE is actually running in User mode.

LDRSHT is UNPREDICTABLE in Hyp mode.

The T32 instruction uses an offset addressing mode, that calculates the address used for the memory access from a base register value and an immediate offset, and leaves the base register unchanged.

The A32 instruction uses a post-indexed addressing mode, that uses a base register value as the address for the memory access, and calculates a new address from a base register value and an offset and writes it back to the base register. The offset can be an immediate value or a register value.

It has encodings from the following instruction sets: A32 (A1 and A2) and T32 (T1).

#### **A1**

| != 1111   0 0 0 0   U   1   1   1   Rn   Rt   imm4H   1   1   1   imm4L | _       | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12  | 11  | 10 | 9 | 8 | 7 | 6 | 5 | 4   | 3   | 2 | 1 | 0 |
|-------------------------------------------------------------------------|---------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|---|---|---|---|---|-----|-----|---|---|---|
|                                                                         | != 1111 |    |    | 0  | 0  | 0  | 0  | J  | 1  | 1  | 1  |    | R  | 'n |    |    | F  | ₹t |    |    | imm | 14H |    | 1 | 1 | 1 | 1 |   | imn | ո4L |   |   |   |

cond

#### **A1**

```
LDRSHT{<c>}{<q>} <Rt>, [<Rn>] {, #{+/-}<imm>}

t = <u>UInt(Rt); n = <u>UInt(Rn); postindex = TRUE; add = (U == '1'); register_form = FALSE; imm32 = <u>ZeroExtend(imm4H:imm4L, 32); if t == 15 || n == t then UNPREDICTABLE; }</u></u></u>
```

### **CONSTRAINED UNPREDICTABLE behavior**

If n == 15, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction uses post-indexed addressing with the base register as PC. This is handled as described in Using R15.
- The instruction is treated as if bit[24] == '1' and bit[21] == '0'. The instruction uses immediate offset addressing with the base register as PC, without writeback.

If n == t && n != 15, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction performs all of the loads using the specified addressing mode and the content of the register that is written back is UNKNOWN. In addition, if an exception occurs during such as instruction, the base address might be corrupted so that the instruction cannot be repeated.

### **A2**

**A2** 

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|---|---|---|---|---|----|---|---|
|    | != 1 | 111 |    | 0  | 0  | 0  | 0  | U  | 0  | 1  | 1  |    | R  | ln |    |    | F  | ₹t |    | (0) | (0) | (0) | (0) | 1 | 1 | 1 | 1 |   | Rı | m |   |
|    | СО   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |   |   |   |   |   |    |   |   |

```
LDRSHT{<c>}{<q>} <Rt>, [<Rn>], {+/-}<Rm>

t = UInt(Rt); n = UInt(Rn); m = UInt(Rm); postindex = TRUE; add = (U == '1');
register_form = TRUE;
if t == 15 || n == 15 || n == t || m == 15 then UNPREDICTABLE;
```

LDRSHT Page 210

### **CONSTRAINED UNPREDICTABLE behavior**

If n == t && n != 15, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction performs all of the loads using the specified addressing mode and the content of the register that is written back is UNKNOWN. In addition, if an exception occurs during such as instruction, the base address might be corrupted so that the instruction cannot be repeated.

#### T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2    | 1    | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|------|------|---|----|----|----|----|----|----|---|---|---|---|---|----|----|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 0 | 1 | 0 | 0 | 1 | 1 |   | != 1 | 1111 |   |    | F  | ₹t |    | 1  | 1  | 1 | 0 |   |   |   | im | m8 |   |   |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   | R    | 'n   |   |    |    |    |    |    |    |   |   |   |   |   |    |    |   |   |   |

**T1** 

```
LDRSHT{<c>}{<q>} <Rt>, [<Rn> {, #{+}<imm>}]

if Rn == '1111' then SEE "LDRSH (literal)";

t = <u>UInt</u>(Rt); n = <u>UInt</u>(Rn); postindex = FALSE; add = TRUE;

register_form = FALSE; imm32 = <u>ZeroExtend</u>(imm8, 32);

if t == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<Rt> Is the general-purpose register to be transferred, encoded in the "Rt" field.

<Rn> Is the general-purpose base register, encoded in the "Rn" field.

+/- For encoding A1: specifies the offset is added to or subtracted from the base register, defaulting to + if omitted and encoded in "U":

| U | +/- |
|---|-----|
| 0 | -   |
| 1 | +   |

For encoding A2: specifies the index register is added to or subtracted from the base register, defaulting to + if omitted and encoded in "U":

| U | +/- |
|---|-----|
| 0 | -   |
| 1 | +   |

<Rm> Is the general-purpose index register, encoded in the "Rm" field.

+ Specifies the offset is added to the base register.

<imm> For encoding A1: is the 8-bit unsigned immediate byte offset, in the range 0 to 255, defaulting to 0 if omitted, and encoded in the "imm4H:imm4L" field.

For encoding T1: is an optional 8-bit unsigned immediate byte offset, in the range 0 to 255, defaulting to 0 and encoded in the "imm8" field.

LDRSHT Page 211

### Operation

### **CONSTRAINED UNPREDICTABLE behavior**

If PSTATE.EL == EL2, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction executes as LDRSH (immediate).

### **Operational information**

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

LDRSHT Page 212

### **LDRT**

Load Register Unprivileged loads a word from memory, and writes it to a register. For information about memory accesses see *Memory accesses*.

The memory access is restricted as if the PE were running in User mode. This makes no difference if the PE is actually running in User mode.

LDRT is UNPREDICTABLE in Hyp mode.

The T32 instruction uses an offset addressing mode, that calculates the address used for the memory access from a base register value and an immediate offset, and leaves the base register unchanged.

The A32 instruction uses a post-indexed addressing mode, that uses a base register value as the address for the memory access, and calculates a new address from a base register value and an offset and writes it back to the base register. The offset can be an immediate value or an optionally-shifted register value.

It has encodings from the following instruction sets: A32 (A1 and A2) and T32 (T1).

#### **A1**

| 31 30 29 28 | 27 26 25 | 24 23 | 22 21 | 20 | 19 18 17 16 | 15 14 13 12 | 2 11 10 9 8 7 6 5 4 3 2 1 0 |
|-------------|----------|-------|-------|----|-------------|-------------|-----------------------------|
| != 1111     | 0 1 0    | 0 U   | 0 1   | 1  | Rn          | Rt          | imm12                       |

cond

#### Α1

```
LDRT{<c>}{<q>} <Rt>, [<Rn>] {, #{+/-}<imm>}

t = <u>UInt</u>(Rt); n = <u>UInt</u>(Rn); postindex = TRUE; add = (U == '1');
register_form = FALSE; imm32 = <u>ZeroExtend</u>(imm12, 32);
if t == 15 || n == t then UNPREDICTABLE;
```

### **CONSTRAINED UNPREDICTABLE behavior**

If n == 15, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction uses post-indexed addressing with the base register as PC. This is handled as described in Using R15.
- The instruction is treated as if bit[24] == '1' and bit[21] == '0'. The instruction uses immediate offset addressing with the base register as PC, without writeback.

If n == t && n != 15, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction performs all of the loads using the specified addressing mode and the content of the register that is written back is UNKNOWN. In addition, if an exception occurs during such as instruction, the base address might be corrupted so that the instruction cannot be repeated.

### **A2**

| != 1111   0   1   1   0   U   0   1   1   Rn   Rt   imm5   stype   0   Rm | _3 | 1 | 30  | 29  | 28 | 3 2 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|---------------------------------------------------------------------------|----|---|-----|-----|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|-----|-----|---|---|---|---|---|
|                                                                           |    | ! | = 1 | 111 |    | (   | 0  | 1  | 1  | 0  | U  | 0  | 1  | 1  |    | R  | n  |    |    | F  | ₹t |    |    | ir | mm | 5 |   | sty | /ре | 0 |   | R | m |   |

cond

### **A2**

```
LDRT{<c>}{<q>} <Rt>, [<Rn>], {+/-}<Rm>{, <shift>}

t = <u>UInt</u>(Rt); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm); postindex = TRUE; add = (U == '1');
register_form = TRUE; (shift_t, shift_n) = <u>DecodeImmShift</u>(stype, imm5);
if t == 15 || n == 15 || n == t || m == 15 then UNPREDICTABLE;
```

LDRT Page 213

#### **CONSTRAINED UNPREDICTABLE behavior**

If n == t && n != 15, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction performs all of the loads using the specified addressing mode and the content of the register that is written back is UNKNOWN. In addition, if an exception occurs during such as instruction, the base address might be corrupted so that the instruction cannot be repeated.

#### T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2    | 1    | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|------|------|---|----|----|----|----|----|----|---|---|---|---|---|----|----|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 0 | 0 | 0 | 1 | 0 | 1 |   | != 1 | 1111 |   |    | F  | ₹t |    | 1  | 1  | 1 | 0 |   |   |   | im | m8 |   |   |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   | F    | ?n   |   |    |    |    |    |    |    |   |   |   |   |   |    |    |   |   |   |

#### **T1**

```
LDRT{<c>}{<q>} <Rt>, [<Rn> {, #{+}<imm>}]

if Rn == '1111' then SEE "LDR (literal)";

t = <u>UInt</u>(Rt); n = <u>UInt</u>(Rn); postindex = FALSE; add = TRUE;

register_form = FALSE; imm32 = <u>ZeroExtend</u>(imm8, 32);

if t == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<Rt> For encoding A1: is the general-purpose register to be transferred, encoded in the "Rt" field. The PC can be used, but this is deprecated.

For encoding A2 and T1: is the general-purpose register to be transferred, encoded in the "Rt" field.

<Rn> Is the general-purpose base register, encoded in the "Rn" field.

+/- For encoding A1: specifies the offset is added to or subtracted from the base register, defaulting to + if omitted and encoded in "U":

| U | +/- |
|---|-----|
| 0 | _   |
| 1 | +   |

For encoding A2: specifies the index register is added to or subtracted from the base register, defaulting to + if omitted and encoded in "U":

| U | +/- |
|---|-----|
| 0 | -   |
| 1 | +   |

<Rm> Is the general-purpose index register, encoded in the "Rm" field.

<shift> The shift to apply to the value read from <Rm>. If absent, no shift is applied. Otherwise, see *Shifts applied to a register*.

+ Specifies the offset is added to the base register.

<imm> For encoding A1: is the 12-bit unsigned immediate byte offset, in the range 0 to 4095, defaulting to 0 if omitted, and encoded in the "imm12" field.

For encoding T1: is an optional 8-bit unsigned immediate byte offset, in the range 0 to 255, defaulting to 0 and encoded in the "imm8" field.

LDRT Page 214

### Operation

### **CONSTRAINED UNPREDICTABLE behavior**

If PSTATE.EL == EL2, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction executes as LDR (immediate).

### **Operational information**

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

LDRT Page 215

### **MCR**

Move to System register from general-purpose register or execute a System instruction. This instruction copies the value of a general-purpose register to a System register, or executes a System instruction.

The System register and System instruction descriptions identify valid encodings for this instruction. Other encodings are UNDEFINED. For more information see *About the AArch32 System register interface* and *General behavior of System registers*.

In an implementation that includes EL2, MCR accesses to System registers can be trapped to Hyp mode, meaning that an attempt to execute an MCR instruction in a Non-secure mode other than Hyp mode, that would be permitted in the absence of the Hyp trap controls, generates a Hyp Trap exception. For more information, see *EL2 configurable instruction enables, disables, and traps*.

Because of the range of possible traps to Hyp mode, the MCR pseudocode does not show these possible traps.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

|   | 31 30 | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22   | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11   | 10   | 9    | 8         | 7 | 6    | 5 | 4 | 3 | 2  | 1  | 0 |
|---|-------|-----|----|----|----|----|----|----|------|----|----|----|----|----|----|----|----|----|----|------|------|------|-----------|---|------|---|---|---|----|----|---|
|   | != 11 | 111 |    | 1  | 1  | 1  | 0  |    | opc' | 1  | 0  |    | CF | Rn |    |    | F  | ₹t |    | 1    | 1    | 1    | coproc<0> | ( | opcź | 2 | 1 |   | CF | ₹m |   |
| Ī | cor   | nd  |    |    |    |    |    |    |      |    |    |    |    |    |    |    |    |    |    | copr | ·oc< | 3:1> | •         |   |      |   |   |   |    |    |   |

#### **A1**

```
MCR{<c>}{<q>} <coproc>, {#}<opc1>, <Rt>, <CRn>, <CRm>{, {#}<opc2>}

t = <u>UInt</u>(Rt); cp = if coproc<0> == '0' then 14 else 15;
if t == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6    | 5 | 4 | 3 | 2  | 1  | 0 | 15 | 14 | 13 | 12 | 11   | 10  | 9    | 8         | 7 | 6    | 5 | 4 | 3 | 2  | 1  | 0 |
|----|----|----|----|----|----|---|---|---|------|---|---|---|----|----|---|----|----|----|----|------|-----|------|-----------|---|------|---|---|---|----|----|---|
| 1  | 1  | 1  | 0  | 1  | 1  | 1 | 0 | Ū | орс1 |   | 0 |   | CF | Rn |   |    | R  | t  |    | 1    | 1   | 1    | coproc<0> | ( | opcź | 2 | 1 |   | CF | ₹m |   |
|    |    |    |    |    |    |   |   |   |      |   |   |   |    |    |   |    |    |    | -  | copr | oc< | 3:1> | •         |   |      |   |   |   |    |    |   |

### T1

```
MCR{<c>}{<q>} <coproc>, {#}<opc1>, <Rt>, <CRn>, <CRm>{, {#}<opc2>}

t = UInt(Rt); cp = if coproc<0> == '0' then 14 else 15;
if t == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

<CRn>

<CRm>

<c> See Standard assembler syntax fields

<q> See Standard assembler syntax fields.

| coproc<0> | <coproc></coproc> |
|-----------|-------------------|
| 0         | p14               |
| 1         | p15               |
|           |                   |

<opc1> Is the opc1 parameter within the System register encoding space, in the range 0 to7, encoded in the "opc1" field.

<Rt> Is the general-purpose register to be transferred, encoded in the "Rt" field.

Is the CRn parameter within the System register encoding space, in the range c0 to c15, encoded in the "CRn" field.

Is the CRm parameter within the System register encoding space, in the range c0 to c15, encoded in the "CRm" field.

<opc2> Is the opc2 parameter within the System register encoding space, in the range 0 to7, encoded in the "opc2" field.

MCR Page 216

The possible values of { <coproc>, <opc1>, <CRn>, <opc2> } encode the entire System register and System instruction encoding space. Not all of this space is allocated, and the System register and System instruction descriptions identify the allocated encodings.

## Operation

```
if <u>ConditionPassed()</u> then
    EncodingSpecificOperations();
    AArch32.SysRegWrite(cp, <u>ThisInstr()</u>, <u>R[t]);</u>
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

MCR Page 217

### **MCRR**

Move to System register from two general-purpose registers. This instruction copies the values of two general-purpose registers to a System register. The System register descriptions identify valid encodings for this instruction. Other encodings are UNDEFINED. For more information see *About the AArch32 System register interface* and *General behavior of System registers*.

In an implementation that includes EL2, MCRR accesses to System registers can be trapped to Hyp mode, meaning that an attempt to execute an MCRR instruction in a Non-secure mode other than Hyp mode, that would be permitted in the absence of the Hyp trap controls, generates a Hyp Trap exception. For more information, see *EL2 configurable instruction enables, disables, and traps*.

Because of the range of possible traps to Hyp mode, the MCRR pseudocode does not show these possible traps.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

|   | 31 30 29 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 1 | 13 1 | 2 | 11   | 10  | 9    | 8         | 7 | 6  | 5  | 4 | 3 | 2  | 1  | 0 |
|---|-------------|----|----|----|----|----|----|----|----|----|----|----|----|----|------|------|---|------|-----|------|-----------|---|----|----|---|---|----|----|---|
|   | != 1111     | 1  | 1  | 0  | 0  | 0  | 1  | 0  | 0  |    | R  | t2 |    |    | Rt   |      |   | 1    | 1   | 1    | coproc<0> |   | ор | c1 |   |   | CF | ₹m |   |
| Ī | cond        |    |    |    |    |    |    |    |    |    |    |    |    |    |      |      | ( | copr | oc< | 3:1> | >         |   |    |    |   |   |    |    |   |

#### **A1**

```
MCRR{<c>>{<q>} <coproc>, {#}<opc1>, <Rt>, <Rt2>, <CRm>

t = UInt(Rt); t2 = UInt(Rt2); cp = if coproc<0> == '0' then 14 else 15;
if t == 15 || t2 == 15 then UNPREDICTABLE;
// Armv8-A removes UNPREDICTABLE for R13
```

#### **T1**

| _15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11   | 10   | 9    | 8         | 7 | 6  | 5  | 4 | 3 | 2  | 1  | _0_ |
|-----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|------|------|------|-----------|---|----|----|---|---|----|----|-----|
| 1   | 1  | 1  | 0  | 1  | 1  | 0 | 0 | 0 | 1 | 0 | 0 |   | R | t2 |   |    | F  | ₹t |    | 1    | 1    | 1    | coproc<0> |   | ор | c1 |   |   | CF | ₹m |     |
|     |    |    |    |    |    |   |   |   |   |   |   |   |   |    |   |    |    |    |    | copr | `>oo | 3:1> | >         |   |    |    |   |   |    |    |     |

### **T1**

```
MCRR{<c>}{<q>} <coproc>, {#}<opc1>, <Rt>, <Rt2>, <CRm>

t = <u>UInt</u>(Rt); t2 = <u>UInt</u>(Rt2); cp = if coproc<0> == '0' then 14 else 15;
if t == 15 || t2 == 15 then UNPREDICTABLE;
// Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

## **Assembler Symbols**

| <c></c>           | See Standard     | assembler synt    | tax fields.                      |
|-------------------|------------------|-------------------|----------------------------------|
| <q></q>           | See Standard     | assembler synt    | tax fields.                      |
| <coproc></coproc> | Is the System re | gister encoding   | g space, encoded in "coproc<0>": |
|                   | coproc<0>        | <coproc></coproc> | •                                |
|                   | 0                | p14               | •                                |
|                   | 1                | p15               | _                                |

<opc1> Is the opc1 parameter within the System register encoding space, in the range 0 to 15, encoded in the "opc1" field.

<Rt> Is the first general-purpose register that is transferred into, encoded in the "Rt" field.

<Rt2> Is the second general-purpose register that is transferred into, encoded in the "Rt2" field.

<CRm> Is the CRm parameter within the System register encoding space, in the range c0 to c15, encoded in the "CRm" field.

MCRR Page 218

The possible values of  $\{<coproc>, <opc1>, <CRm>\}$  encode the entire System register encoding space. Not all of this space is allocated, and the System register descriptions identify the allocated encodings.

For the permitted uses of these instructions, as described in this manual, <Rt2> transfers bits[63:32] of the selected System register, while <Rt> transfers bits[31:0].

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    value = R[t2]:R[t];
    AArch32.SysRegWrite64(cp, ThisInstr(), value);
```

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright \ @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

MCRR Page 219

## MLA, MLAS

Multiply Accumulate multiplies two register values, and adds a third register value. The least significant 32 bits of the result are written to the destination register. These 32 bits do not depend on whether the source register values are considered to be signed values or unsigned values. In an A32 instruction, the condition flags can optionally be updated based on the result. Use of this option adversely affects performance on many implementations.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

### **A1**

| 31 30 29 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| != 1111     | 0  | 0  | 0  | 0  | 0  | 0  | 1  | S  |    | R  | ₹d |    |    | R  | la |    |    | R  | m |   | 1 | 0 | 0 | 1 |   | R | n |   |
| cond        |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

### Flag setting (S == 1)

```
MLAS{\langle c \rangle}{\langle q \rangle} \langle Rd \rangle, \langle Rn \rangle, \langle Rm \rangle, \langle Ra \rangle
```

### Not flag setting (S == 0)

```
MLA{<c>}{<q>} <Rd>, <Rn>, <Rm>, <Ra>
d = \underbrace{\text{UInt}}_{\text{(Rd)}}; \quad n = \underbrace{\text{UInt}}_{\text{(Rn)}}; \quad m = \underbrace{\text{UInt}}_{\text{(Rm)}}; \quad a = \underbrace{\text{UInt}}_{\text{(Ra)}}; \quad \text{setflags} = (S == '1');
if d == 15 \mid \mid n == 15 \mid \mid m == 15 \mid \mid a == 15 then UNPREDICTABLE;
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14   | 13  | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|------|-----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 1 | 1 | 0 | 0 | 0 | 0 |   | R | n |   |    | != 1 | 111 |    |    | R  | d |   | 0 | 0 | 0 | 0 |   | R | m |   |
| -  |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |    | R    | a   |    |    |    |   |   |   |   |   |   |   |   |   |   |

## T1

```
MLA{<c>}{<q>} <Rd>, <Rn>, <Rm>, <Ra>

if Ra == '1111' then SEE "MUL";

d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm); a = <u>UInt</u>(Ra); setflags = FALSE;

if d == 15 || n == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

| <c></c>   | See Standard assembler syntax fields.                                                             |
|-----------|---------------------------------------------------------------------------------------------------|
| <q></q>   | See Standard assembler syntax fields.                                                             |
| <rd></rd> | Is the general-purpose destination register, encoded in the "Rd" field.                           |
| <rn></rn> | Is the first general-purpose source register holding the multiplicand, encoded in the "Rn" field. |
| <rm></rm> | Is the second general-purpose source register holding the multiplier, encoded in the "Rm" field.  |
| <ra></ra> | Is the third general-purpose source register holding the addend, encoded in the "Ra" field.       |

MLA, MLAS Page 220

### **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - $\circ$   $\;$  The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

MLA, MLAS Page 221

## **MLS**

Multiply and Subtract multiplies two register values, and subtracts the product from a third register value. The least significant 32 bits of the result are written to the destination register. These 32 bits do not depend on whether the source register values are considered to be signed values or unsigned values.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0_ |
|----|--------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|----|
| !: | = 1111 |    | 0  | 0  | 0  | 0  | 0  | 1  | 1  | 0  |    | R  | d  |    |    | R  | la |    |    | R  | m |   | 1 | 0 | 0 | 1 |   | R | n |    |
|    | cond   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |    |

# **A**1

```
MLS{<c>}{<q>} <Rd>, <Rn>, <Rm>, <Ra>
d = \underbrace{\text{UInt}}_{(Rd)}; \quad n = \underbrace{\text{UInt}}_{(Rn)}; \quad m = \underbrace{\text{UInt}}_{(Rm)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad a = \underbrace{\text{
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 1 | 1 | 0 | 0 | 0 | 0 |   | R | n |   |    | R  | la |    |    | R  | d |   | 0 | 0 | 0 | 1 |   | R | m |   |

#### T1

```
MLS{<c>}{<q>} <Rd>, <Rn>, <Rm>, <Ra>

d = <u>UInt(Rd);</u> n = <u>UInt(Rn);</u> m = <u>UInt(Rm);</u> a = <u>UInt(Ra);</u>
if d == 15 || n == 15 || a == 15 then UNPREDICTABLE;
// Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

## **Assembler Symbols**

```
See Standard assembler syntax fields.
See Standard assembler syntax fields.
Ked
Is the general-purpose destination register, encoded in the "Rd" field.
Ken
Is the first general-purpose source register holding the multiplicand, encoded in the "Rn" field.
Ken
Is the second general-purpose source register holding the multiplier, encoded in the "Rm" field.
Ken
Is the third general-purpose source register holding the minuend, encoded in the "Ra" field.
```

### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    operand1 = SInt(R[n]); // operand1 = UInt(R[n]) produces the same final results
    operand2 = SInt(R[m]); // operand2 = UInt(R[m]) produces the same final results
    addend = SInt(R[a]); // addend = UInt(R[a]) produces the same final results
    result = addend - operand1 * operand2;
    R[d] = result<31:0>;
```

MLS Page 222

## **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

MLS Page 223

## MOV, MOVS (immediate)

Move (immediate) writes an immediate value to the destination register.

If the destination register is not the PC, the MOVS variant of the instruction updates the condition flags based on the result.

The field descriptions for <Rd> identify the encodings where the PC is permitted as the destination register. Arm deprecates any use of these encodings. However, when the destination register is the PC:

- The MOV variant of the instruction is an interworking branch, see *Pseudocode description of operations on the AArch32 general-purpose registers and the PC*.
- The MOVS variant of the instruction performs an exception return without the use of the stack. In this case:
  - The PE branches to the address written to the PC, and restores *PSTATE* from SPSR\_<urrent\_mode>.
  - The PE checks SPSR <current mode> for an illegal return event. See *Illegal return events from AArch32 state*.
  - The instruction is UNDEFINED in Hyp mode.
  - The instruction is CONSTRAINED UNPREDICTABLE in User mode and System mode.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$  and  $\underline{A2}$ ) and T32 ( $\underline{T1}$ ,  $\underline{T2}$  and  $\underline{T3}$ ).

#### **A1**

### MOV (S == 0)

```
MOV{<c>}{<q>} <Rd>, #<const>
```

### MOVS (S == 1)

```
MOVS{<c>}{<q>} <Rd>, #<const>
d = \underline{UInt}(Rd); setflags = (S == '1'); (imm32, carry) = \underline{A32ExpandImm_C}(imm12, PSTATE.C);
```

#### **A2**

| 31 | 30   | 29  | 28 | 21 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18  | 17 | 16 | 15 | 14 | 13 | 12 | - 11 | 10 | 9 | 8 | <br>ь | 5   | 4 | 3 | <br>1 |  |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|------|----|---|---|-------|-----|---|---|-------|--|
|    | != 1 | 111 |    | 0  | 0  | 1  | 1  | 0  | 0  | 0  | 0  |    | imı | m4 |    |    | R  | d  |    |      |    |   |   | imn   | n12 |   |   |       |  |
|    | СО   | nd  |    |    |    |    |    |    |    |    |    |    |     |    |    |    |    |    |    |      |    |   |   |       |     |   |   |       |  |

**A2** 

```
MOV{<c>}{<q>} <Rd>, #<imm16> // (<imm16> can not be represented in A1)

MOVW{<c>}{<q>} <Rd>, #<imm16> // (<imm16> can be represented in A1)

d = UInt(Rd); setflags = FALSE; imm32 = ZeroExtend(imm4:imm12, 32);
if d == 15 then UNPREDICTABLE;
```

### T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|----|---|---|---|---|----|----|---|---|---|
| 0  | 0  | 1  | 0  | 0  |    | Rd |   |   |   |   | im | m8 |   |   |   |

## T1

```
MOV<c>{<q>} <Rd>, #<imm8> // (Inside IT block)

MOVS{<q>} <Rd>, #<imm8> // (Outside IT block)

d = UInt(Rd); setflags = !InITBlock(); imm32 = ZeroExtend(imm8, 32); carry = PSTATE.C;
```

### MOV (S == 0)

```
MOV<c>.W < Rd>, \#<const> // (Inside IT block, and <Rd>, <const> can be represented in T1) MOV\{<c>\}\{<q>\} <Rd>, \#<const>
```

#### MOVS (S == 1)

```
MOVS.W <Rd>, #<const> // (Outside IT block, and <Rd>, <const> can be represented in T1)

MOVS{<c>}{<q>} <Rd>, #<const>

d = UInt(Rd); setflags = (S == '1'); (imm32, carry) = T32ExpandImm C(i:imm3:imm8, PSTATE.C);

if d == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

#### **T3**

| _15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1  | 0 | 15 | 14 | 13  | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0_ |
|-----|----|----|----|----|----|---|---|---|---|---|---|---|----|----|---|----|----|-----|----|----|----|---|---|---|---|---|----|----|---|---|----|
| 1   | 1  | 1  | 1  | 0  | i  | 1 | 0 | 0 | 1 | 0 | 0 |   | im | m4 |   | 0  | i  | mm: | 3  |    | R  | d |   |   |   |   | im | m8 |   |   |    |

#### **T3**

```
MOV{<c>}{<q>} <Rd>, #<imm16> // (<imm16> cannot be represented in T1 or T2)

MOVW{<c>}{<q>} <Rd>, #<imm16> // (<imm16> can be represented in T1 or T2)

d = UInt(Rd); setflags = FALSE; imm32 = ZeroExtend(imm4:i:imm3:imm8, 32);
if d == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<Rd> For encoding A1: is the general-purpose destination register, encoded in the "Rd" field. Arm deprecates using the PC as the destination register, but if the PC is used:

- For the MOV variant, the instruction is a branch to the address calculated by the operation. This is an interworking branch, see *Pseudocode description of operations on the AArch32 general-purpose registers and the PC*.
- For the MOVS variant, the instruction performs an exception return, that restores *PSTATE* from SPSR <current mode>.

For encoding A2, T1, T2 and T3: is the general-purpose destination register, encoded in the "Rd" field.

<imm8> Is a 8-bit unsigned immediate, in the range 0 to 255, encoded in the "imm8" field.

<imm16> For encoding A2: is a 16-bit unsigned immediate, in the range 0 to 65535, encoded in the "imm4:imm12" field.

For encoding T3: is a 16-bit unsigned immediate, in the range 0 to 65535, encoded in the "imm4:i:imm3:imm8" field.

<const> For encoding A1: an immediate value. See Modified immediate constants in A32 instructions for the range of values.

For encoding T2: an immediate value. See *Modified immediate constants in T32 instructions* for the range of values.

```
if ConditionPassed() then
    EncodingSpecificOperations();
    result = imm32;
    if d == 15 then
                             // Can only occur for encoding A1
        if setflags then
           ALUExceptionReturn (result);
        else
            ALUWritePC (result);
    else
        R[d] = result;
        if setflags then
            PSTATE.N = result<31>;
            PSTATE.Z = <u>IsZeroBit</u>(result);
            PSTATE.C = carry;
            // PSTATE.V unchanged
```

## **Operational information**

If CPSR.DIT is 1 and this instruction does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

## MOV, MOVS (register)

Move (register) copies a value from a register to the destination register.

If the destination register is not the PC, the MOVS variant of the instruction updates the condition flags based on the result.

The field descriptions for <Rd> identify the encodings where the PC is permitted as the destination register. If the destination register is the PC:

- The MOV variant of the instruction is a branch. In the T32 instruction set (encoding T1) this is a simple branch, and in the A32 instruction set it is an interworking branch, see *Pseudocode description of operations on the AArch32 general-purpose registers and the PC*.
- The MOVS variant of the instruction performs an exception return without the use of the stack. In this case:
  - The PE branches to the address written to the PC, and restores *PSTATE* from SPSR <current mode>.
  - The PE checks SPSR\_<current\_mode> for an illegal return event. See *Illegal return events from AArch32 state*.
  - The instruction is UNDEFINED in Hyp mode.
  - The instruction is CONSTRAINED UNPREDICTABLE in User mode and System mode.

This instruction is used by the aliases <u>ASRS</u> (immediate), <u>ASR</u> (immediate), <u>LSLS</u> (immediate), <u>LSLS</u> (immediate), <u>LSRS</u> (immediate), <u>LSRS</u> (immediate), <u>RRXS</u>, and <u>RRX</u>.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1, T2 and T3).

### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19  | 18  | 17  | 16  | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|----|------|-----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|----|----|----|----|----|----|-----|---|---|-----|-----|---|---|---|---|---|
|    | != 1 | 111 |    | 0  | 0  | 0  | 1  | 1  | 0  | 1  | S  | (0) | (0) | (0) | (0) |    | R  | d  |    |    | ir | nm! | 5 |   | sty | γре | 0 |   | R | m |   |
|    | СО   | nd  |    |    |    |    |    |    |    |    |    |     |     |     |     |    |    |    |    |    |    |     |   |   |     |     |   |   |   |   |   |

MOV, rotate right with extend (S == 0 && imm5 == 00000 && stype == 11)

```
MOV{\langle c \rangle} {\langle q \rangle} \langle Rd \rangle, \langle Rm \rangle, RRX
```

MOV, shift or rotate by value (S == 0 && !(imm5 == 00000 && stype == 11))

```
MOV{<c>}{<q>} <Rd>, <Rm> {, <shift> #<amount>}
```

MOVS, rotate right with extend (S == 1 && imm5 == 00000 && stype == 11)

```
MOVS{\langle c \rangle}{\langle q \rangle} <Rd>, <Rm>, RRX
```

MOVS, shift or rotate by value (S == 1 && !(imm5 == 00000 && stype == 11))

```
MOVS{<c>}{<q>} <Rd>, <Rm> {, <shift> #<amount>}

d = <u>UInt</u>(Rd); m = <u>UInt</u>(Rm); setflags = (S == '1');
(shift t, shift n) = <u>DecodeImmShift</u>(stype, imm5);
```

## T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|
| 0  | 1  | 0  | 0  | 0  | 1  | 1 | 0 | D |   | R | m |   |   | Rd |   |

T1

```
MOV{<c>}{<q>} <Rd>, <Rm>
d = UInt(D:Rd); m = UInt(Rm); setflags = FALSE;
(shift_t, shift_n) = (SRType_LSL, 0);
if d == 15 && InITBlock() && !LastInITBlock() then UNPREDICTABLE;
```

| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8   | 7 | 6 | 5 | 4  | 3 | 2 | 1  | 0 |
|----|----|----|----|----|----|----|-----|---|---|---|----|---|---|----|---|
| 0  | 0  | 0  | =  | 11 |    | İI | mm: | 5 |   |   | Rm |   |   | Rd |   |
|    |    |    | 0  | n  |    |    |     |   |   |   |    |   |   |    |   |

**T2** 

```
MOV<c>{<q>} <Rd>, <Rm> {, <shift> #<amount>} // (Inside IT block)

MOVS{<q>} <Rd>, <Rm> {, <shift> #<amount>} // (Outside IT block)

d = UInt(Rd); m = UInt(Rm); setflags = !InITBlock();
(shift_t, shift_n) = DecodeImmShift(op, imm5);
if op == '00' && imm5 == '00000' && InITBlock() then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If op == '00' && imm5 == '00000' && InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passed its condition code check.
- The instruction executes as NOP, as if it failed its condition code check.
- · The instruction executes as MOV Rd, Rm.

**T3** 

| 1 | 5 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15  | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7  | 6  | 5   | 4  | 3 | 2  | 1 | 0 |
|---|---|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|-----|----|----|----|----|----|----|---|----|----|-----|----|---|----|---|---|
| 1 |   | 1  | 1  | 0  | 1  | 0  | 1 | 0 | 0 | 1 | 0 | S | 1 | 1 | 1 | 1 | (0) | i  | mm | 3  |    | R  | ld |   | im | m2 | sty | ре |   | Rı | m |   |

MOV, rotate right with extend (S == 0 && imm3 == 000 && imm2 == 00 && stype == 11)

```
MOV{\langle c \rangle} {\langle q \rangle} \langle Rd \rangle, \langle Rm \rangle, RRX
```

MOV, shift or rotate by value (S == 0 && !(imm3 == 000 && imm2 == 00 && stype == 11))

```
MOV{<c>}.W <Rd>, <Rm> {, LSL #0} // (<Rd>, <Rm> can be represented in T1)

MOV<c>.W <Rd>, <Rm> {, <shift> #<amount>} // (Inside IT block, and <Rd>, <Rm>, <shift>, <amount> can be represented in T1)

MOV{c>.W <Rd>, <Rm> {, <shift> #<amount>} // (Inside IT block, and <Rd>, <Rm>, <shift>, <amount> can be represented in T1)
```

MOVS, rotate right with extend (S == 1 && imm3 == 000 && imm2 == 00 && stype == 11)

```
MOVS{\langle c \rangle}{\langle q \rangle} <Rd>, <Rm>, RRX
```

MOVS, shift or rotate by value (S == 1 && !(imm3 == 000 && imm2 == 00 && stype == 11))

```
MOVS.W <Rd>, <Rm> {, <shift> #<amount>} // (Outside IT block, and <Rd>, <Rm>, <shift>, <amount> can be re
MOVS{<c>}{<q>} <Rd>, <Rm> {, <shift> #<amount>}

d = UInt(Rd); m = UInt(Rm); setflags = (S == '1');
(shift_t, shift_n) = DecodeImmShift(stype, imm3:imm2);
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

if d == 15  $\mid$  | m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13

### **Assembler Symbols**

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<Rd> For encoding A1: is the general-purpose destination register, encoded in the "Rd" field. If the PC is used:

- For the MOV variant, the instruction is a branch to the address calculated by the operation. This is an interworking branch, see *Pseudocode description of operations on the AArch32 general-purpose registers and the PC*. Arm deprecates use of the instruction if <Rn> is the PC.
- For the MOVS variant, the instruction performs an exception return, that restores *PSTATE* from SPSR\_<urrent\_mode>. Arm deprecates use of the instruction if <Rn> is not the LR, or if the optional shift or RRX argument is specified.

For encoding T1: is the general-purpose destination register, encoded in the "D:Rd" field. If the PC is used:

- The instruction causes a branch to the address moved to the PC. This is a simple branch, see *Pseudocode description of operations on the AArch32 general-purpose registers and the PC*.
- The instruction must either be outside an IT block or the last instruction of an IT block.

For encoding T2 and T3: is the general-purpose destination register, encoded in the "Rd" field.

<Rm> For encoding A1 and T1: is the general-purpose source register, encoded in the "Rm" field. The PC can be used. Arm deprecates use of the instruction if <Rd> is the PC.

For encoding T2 and T3: is the general-purpose source register, encoded in the "Rm" field.

<shift> For encoding A1 and T3: is the type of shift to be applied to the source register, encoded in "stype":

| stype | <shift></shift> |
|-------|-----------------|
| 00    | LSL             |
| 01    | LSR             |
| 10    | ASR             |
| 11    | ROR             |

For encoding T2: is the type of shift to be applied to the source register, encoded in "op":

| op | <shift></shift> |
|----|-----------------|
| 00 | LSL             |
| 01 | LSR             |
| 10 | ASR             |

<amount>

For encoding A1: is the shift amount, in the range 0 to 31 (when <shift> = LSL), or 1 to 31 (when <shift> = ROR) or 1 to 32 (when <shift> = LSR or ASR), encoded in the "imm5" field as <amount> modulo 32.

For encoding T2: is the shift amount, in the range 1 to 31 (when <shift> = LSL or ROR) or 1 to 32 (when <shift> = LSR or ASR), encoded in the "imm5" field as <amount> modulo 32.

For encoding T3: is the shift amount, in the range 0 to 31 (when <shift> = LSL) or 1 to 31 (when <shift> = ROR), or 1 to 32 (when <shift> = LSR or ASR), encoded in the "imm3:imm2" field as <amount> modulo 32.

### **Alias Conditions**

| Alias            | Of variant                                                                        | Is preferred when                                        |
|------------------|-----------------------------------------------------------------------------------|----------------------------------------------------------|
| ASRS (immediate) | T3 (MOVS, shift or<br>rotate by value), A1<br>(MOVS, shift or rotate<br>by value) | S == '1' && stype == '10'                                |
| ASRS (immediate) | T2                                                                                | op == '10' && ! <u>InITBlock</u> ()                      |
| ASR (immediate)  | T3 (MOV, shift or rotate<br>by value), A1 (MOV,<br>shift or rotate by value)      | S == '0' && stype == '10'                                |
| ASR (immediate)  | T2                                                                                | op == '10' && <u>InITBlock</u> ()                        |
| LSLS (immediate) | T3 (MOVS, shift or rotate by value)                                               | S == '1' && imm3:Rd:imm2 != '000xxxx00' && stype == '00' |
| LSLS (immediate) | A1 (MOVS, shift or rotate by value)                                               | S == '1' && imm5 != '00000' && stype == '00'             |
| LSLS (immediate) | T2                                                                                | op == '00' && imm5 != '00000' && ! <u>InITBlock</u> ()   |

| Alias               | Of variant                                                                   | Is preferred when                                          |
|---------------------|------------------------------------------------------------------------------|------------------------------------------------------------|
| LSL (immediate)     | T3 (MOV, shift or rotate by value)                                           | S == '0' && imm3:Rd:imm2 != '000xxxx00' && stype == '00'   |
| LSL (immediate)     | A1 (MOV, shift or rotate by value)                                           | S == '0' && imm5 != '00000' && stype == '00'               |
| LSL (immediate)     | T2                                                                           | op == '00' && imm5 != '00000' && <u>InITBlock</u> ()       |
| LSRS (immediate)    | T3 (MOVS, shift or rotate by value), A1 (MOVS, shift or rotate by value)     | S == '1' && stype == '01'                                  |
| LSRS<br>(immediate) | T2                                                                           | op == '01' && ! <u>InITBlock</u> ()                        |
| LSR<br>(immediate)  | T3 (MOV, shift or rotate<br>by value), A1 (MOV,<br>shift or rotate by value) | S == '0' && stype == '01'                                  |
| LSR (immediate)     | T2                                                                           | op == '01' && <u>InITBlock</u> ()                          |
| RORS (immediate)    | T3 (MOVS, shift or rotate by value)                                          | S == '1' && imm3:Rd:imm2 != '000xxxx00' && stype == '11'   |
| RORS (immediate)    | A1 (MOVS, shift or rotate by value)                                          | S == '1' && imm5 != '00000' && stype == '11'               |
| ROR (immediate)     | T3 (MOV, shift or rotate by value)                                           | S == '0' && imm3:Rd:imm2 != '000xxxx00' && stype == '11'   |
| ROR (immediate)     | A1 (MOV, shift or rotate by value)                                           | S == '0' && imm5 != '00000' && stype == '11'               |
| RRXS                | T3 (MOVS, rotate right with extend)                                          | S == '1' && imm3 == '000' && imm2 == '00' && stype == '11' |
| RRXS                | A1 (MOVS, rotate right with extend)                                          | S == '1' && imm5 == '00000' && stype == '11'               |
| RRX                 | T3 (MOV, rotate right with extend)                                           | S == '0' && imm3 == '000' && imm2 == '00' && stype == '11' |
| RRX                 | A1 (MOV, rotate right with extend)                                           | S == '0' && imm5 == '00000' && stype == '11'               |

```
if ConditionPassed() then
    EncodingSpecificOperations();
    (shifted, carry) = \underline{Shift}\underline{C}(\underline{R}[m], shift_t, shift_n, PSTATE.C);
    result = shifted;
    if d == 15 then
        if setflags then
             ALUExceptionReturn(result);
         else
             ALUWritePC (result);
    else
        R[d] = result;
         if setflags then
             PSTATE.N = result<31>;
             PSTATE.Z = IsZeroBit (result);
             PSTATE.C = carry;
             // PSTATE.V unchanged
```

## **Operational information**

If CPSR.DIT is 1 and this instruction does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.

 $\circ~$  The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5 ; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

## MOV, MOVS (register-shifted register)

Move (register-shifted register) copies a register-shifted register value to the destination register. It can optionally update the condition flags based on the value.

This instruction is used by the aliases <u>ASRS (register)</u>, <u>ASR (register)</u>, <u>LSLS (register)</u>, <u>LSLS (register)</u>, <u>LSRS (register)</u>, <u>LSRS (register)</u>, <u>LSRS (register)</u>, <u>RORS (register)</u>, and <u>ROR (register)</u>.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$  and  $\underline{T2}$ ).

### **A1**

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19  | 18  | 17  | 16  | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|----|------|------|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|----|----|----|----|----|----|---|---|---|-----|-----|---|---|---|---|---|
|    | != 1 | 1111 |    | 0  | 0  | 0  | 1  | 1  | 0  | 1  | S  | (0) | (0) | (0) | (0) |    | R  | d  |    |    | R  | s |   | 0 | sty | γре | 1 |   | R | m |   |
|    | CO   | nd   |    |    |    |    |    |    |    |    |    |     |     |     |     |    |    |    |    |    |    |   |   |   |     |     |   |   |   |   |   |

### Flag setting (S == 1)

```
MOVS{<c>}{<q>} <Rd>, <Rm>, <shift> <Rs>
```

## Not flag setting (S == 0)

```
MOV{<c>}{<q>} <Rd>, <Rm>, <shift> <Rs>

d = <u>UInt</u>(Rd); m = <u>UInt</u>(Rm); s = <u>UInt</u>(Rs);
setflags = (S == '1'); shift_t = <u>DecodeRegShift</u>(stype);
if d == 15 || m == 15 || s == 15 then UNPREDICTABLE;
```

### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | - / | 6 | 5 | 4  | 3 | 2 | 1    | 0 |
|----|----|----|----|----|----|---|---|-----|---|---|----|---|---|------|---|
| 0  | 1  | 0  | 0  | 0  | 0  | 0 | Χ | Χ   | Χ |   | Rs |   | F | Rdrr | า |
|    |    |    |    |    |    |   | 0 | р   |   |   |    |   |   |      |   |

### Arithmetic shift right (op == 0100)

```
\label{eq:movcc} $$MOV<c>{<q>} < Rdm>, < Rdm>, ASR < Rs> // (Inside IT block) $$MOVS{<q>} < Rdm>, < Rdm>, ASR < Rs> // (Outside IT block) $$
```

### Logical shift left (op == 0010)

```
 \label{eq:movcc} $$MOV<c>{<q>} < Rdm>, < Rdm>, LSL < Rs> // (Inside IT block) $$MOVS{<q>} < Rdm>, < Rdm>, LSL < Rs> // (Outside IT block) $$
```

### Logical shift right (op == 0011)

```
MOV<c>{<q>} <Rdm>, <Rdm>, LSR <Rs> // (Inside IT block)

MOVS{<q>} <Rdm>, <Rdm>, LSR <Rs> // (Outside IT block)
```

#### Rotate right (op == 0111)

```
MOV<c>{<q>} <Rdm>, <Rdm>, ROR <Rs> // (Inside IT block)

MOVS{<q>} <Rdm>, <Rdm>, ROR <Rs> // (Outside IT block)

if !(op IN {'0010', '0011', '0100', '0111'}) then SEE "Related encodings";

d = UInt(Rdm); m = UInt(Rdm); s = UInt(Rs);
setflags = !InITBlock(); shift t = DecodeRegShift(op<2>:op<0>);
```

#### **T2**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 5   | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|-------|---|---|---|---|---|----|----|----|----|----|------|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 1 | 0 | 0 | stype | S |   | R | m |   | 1  | 1  | 1  | 1  |    | Rd   |   | 0 | 0 | 0 | 0 |   | R | s |   |

## Flag setting (S == 1)

```
MOVS.W <Rd>, <Rm>, <shift> <Rs> // (Outside IT block, and <Rd>, <Rm>, <shift>, <Rs> can be represented in MOVS{<c>}{<q>} <Rd>, <Rm>, <shift> <Rs>
```

### Not flag setting (S == 0)

```
MOV<c>.W <Rd>, <Rm>, <shift> <Rs> // (Inside IT block, and <Rd>, <Rm>, <shift>, <Rs> can be represented if MOV(<c>){<q>} <Rd>, <Rm>, <shift> <Rs> d = UInt(Rd); m = UInt(Rm); s = UInt(Rs); setflags = (S == '1'); shift_t = DecodeRegShift(stype); if d == 15 || m == 15 || s == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

Related encodings: In encoding T1, for an op field value that is not described above, see *Data-processing (two low registers)*.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

## **Assembler Symbols**

| <c></c>     | See Standard assembler syntax fields.                                                            |
|-------------|--------------------------------------------------------------------------------------------------|
| <q></q>     | See Standard assembler syntax fields.                                                            |
| <rdm></rdm> | Is the general-purpose source register and the destination register, encoded in the "Rdm" field. |
| <rd></rd>   | Is the general-purpose destination register, encoded in the "Rd" field.                          |
| <rm></rm>   | Is the general-purpose source register, encoded in the "Rm" field.                               |

<shift>

Is the type of shift to be applied to the second source register, encoded in "stype":

| stype | <shift></shift> |
|-------|-----------------|
| 0.0   | LSL             |
| 01    | LSR             |
| 10    | ASR             |
| 11    | ROR             |

<Rs>

Is the general-purpose source register holding a shift amount in its bottom 8 bits, encoded in the "Rs" field.

### **Alias Conditions**

| Alias           | Of variant                  | Is preferred when                     |
|-----------------|-----------------------------|---------------------------------------|
| ASRS (register) | A1 (flag setting)           | S == '1' && stype == '10'             |
| ASRS (register) | T1 (arithmetic shift right) | op == '0100' && ! <u>InITBlock</u> () |
| ASRS (register) | T2 (flag setting)           | stype == '10' && S == '1'             |
| ASR (register)  | A1 (not flag setting)       | S == '0' && stype == '10'             |
| ASR (register)  | T1 (arithmetic shift right) | op == '0100' && <u>InITBlock</u> ()   |
| ASR (register)  | T2 (not flag setting)       | stype == '10' && S == '0'             |
| LSLS (register) | A1 (flag setting)           | S == '1' && stype == '00'             |
| LSLS (register) | T1 (logical shift left)     | op == '0010' && ! <u>InITBlock</u> () |
| LSLS (register) | T2 (flag setting)           | stype == '00' && S == '1'             |
| LSL (register)  | A1 (not flag setting)       | S == '0' && stype == '00'             |
| LSL (register)  | T1 (logical shift left)     | op == '0010' && <u>InITBlock</u> ()   |
| LSL (register)  | T2 (not flag setting)       | stype == '00' && S == '0'             |
| LSRS (register) | A1 (flag setting)           | S == '1' && stype == '01'             |
| LSRS (register) | T1 (logical shift right)    | op == '0011' && ! <u>InITBlock</u> () |
| LSRS (register) | T2 (flag setting)           | stype == '01' && S == '1'             |
| LSR (register)  | A1 (not flag setting)       | S == '0' && stype == '01'             |
| LSR (register)  | T1 (logical shift right)    | op == '0011' && <u>InITBlock</u> ()   |
| LSR (register)  | T2 (not flag setting)       | stype == '01' && S == '0'             |
| RORS (register) | A1 (flag setting)           | S == '1' && stype == '11'             |
| RORS (register) | T1 (rotate right)           | op == '0111' && ! <u>InITBlock</u> () |
| RORS (register) | T2 (flag setting)           | stype == '11' && S == '1'             |
| ROR (register)  | A1 (not flag setting)       | S == '0' && stype == '11'             |
| ROR (register)  | T1 (rotate right)           | op == '0111' && <u>InITBlock</u> ()   |
| ROR (register)  | T2 (not flag setting)       | stype == '11' && S == '0'             |

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    shift_n = UInt(R[s]<7:0>);
    (result, carry) = Shift_C(R[m], shift_t, shift_n, PSTATE.C);
    R[d] = result;
    if setflags then
        PSTATE.N = result<31>;
        PSTATE.Z = IsZeroBit(result);
        PSTATE.C = carry;
        // PSTATE.V unchanged
```

## Operational information

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

- The response of this instruction to asynchronous exceptions does not vary based on:
   The values of the data supplied in any of its registers.
   The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

### **MOVT**

Move Top writes an immediate value to the top halfword of the destination register. It does not affect the contents of the bottom halfword.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

### **A1**

| 3 | 1 30 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|---|---------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|-----|-----|---|---|---|---|---|
|   | != 1111 |    | 0  | 0  | 1  | 1  | 0  | 1  | 0  | 0  |    | im | m4 |    |    | R  | ld |    |    |    |   |   |   | imn | n12 |   |   |   |   |   |
|   | cond    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |     |     |   |   |   |   |   |

## **A**1

```
MOVT{<c>}{<q>} <Rd>, #<imm16>

d = <u>UInt</u>(Rd); imm16 = imm4:imm12;
if d == 15 then UNPREDICTABLE;
```

### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1  | 0 | 15 | 14 | 13  | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|----|----|---|----|----|-----|----|----|----|---|---|---|---|---|----|----|---|---|---|
| 1  | 1  | 1  | 1  | 0  | i  | 1 | 0 | 1 | 1 | 0 | 0 |   | im | m4 |   | 0  | i  | mm: | 3  |    | R  | d |   |   |   |   | im | m8 |   |   |   |

### **T1**

```
MOVT{<c>}{<q>} <Rd>, #<imm16>

d = UInt(Rd); imm16 = imm4:i:imm3:imm8;
if d == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

## **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<Rd> Is the general-purpose destination register, encoded in the "Rd" field.
<imm16> For encoding A1: is a 16-bit unsigned immediate, in the range 0 to 65535, encoded in the "imm4:imm12" field.
For encoding T1: is a 16-bit unsigned immediate, in the range 0 to 65535, encoded in the "imm4:i:imm3:imm8" field.
```

### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    R[d]<31:16> = imm16;
    // R[d]<15:0> unchanged
```

### **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - $\circ~$  The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

MOVT Page 236

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5 ; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

MOVT Page 237

### **MRC**

Move to general-purpose register from System register. This instruction copies the value of a System register to a general-purpose register.

The System register descriptions identify valid encodings for this instruction. Other encodings are UNDEFINED. For more information see *About the AArch32 System register interface* and *General behavior of System registers*.

In an implementation that includes EL2, MRC accesses to system control registers can be trapped to Hyp mode, meaning that an attempt to execute an MRC instruction in a Non-secure mode other than Hyp mode, that would be permitted in the absence of the Hyp trap controls, generates a Hyp Trap exception. For more information, see *EL2 configurable instruction enables, disables, and traps*.

Because of the range of possible traps to Hyp mode, the MRC pseudocode does not show these possible traps.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 30 29 28 | 27 2 | 26 2 | 5 24 | 23 22 21 | 20 | 19 18 | 3 17 | 16 | 15 | 14 13 | 12 | 11   | 10   | 9    | 8         | 7 | 6   | 5  | 4 | 3 | 2  | 1 | 0 |
|-------------|------|------|------|----------|----|-------|------|----|----|-------|----|------|------|------|-----------|---|-----|----|---|---|----|---|---|
| != 1111     | 1    | 1 1  | I 0  | opc1     | 1  |       | Rn   |    |    | Rt    |    | 1    | 1    | 1    | coproc<0> | C | pc2 | -2 | 1 |   | CR | m |   |
| cond        |      |      |      |          |    |       |      |    |    |       |    | copr | ;>00 | 3:1> | •         |   |     |    |   |   |    |   | _ |

#### **A**1

```
MRC{<c>}{<q>} <coproc>, {#}<opc1>, <Rt>, <CRn>, <CRm>{, {#}<opc2>}

t = <u>UInt(Rt);</u> cp = if coproc<0> == '0' then 14 else 15;
// Armv8-A removes UNPREDICTABLE for R13
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6    | 5 | 4 | 3 | 2  | 1  | 0 | 15 | 14 | 13 | 12 | 11   | 10  | 9    | 8         | 7 | 6    | 5 | 4 | 3 | 2  | 1  | 0 |
|----|----|----|----|----|----|---|---|---|------|---|---|---|----|----|---|----|----|----|----|------|-----|------|-----------|---|------|---|---|---|----|----|---|
| 1  | 1  | 1  | 0  | 1  | 1  | 1 | 0 | ( | opc1 |   | 1 |   | CF | Rn |   |    | F  | ₹t |    | 1    | 1   | 1    | coproc<0> | ( | opc: | 2 | 1 |   | CF | ₹m |   |
|    |    |    |    |    |    |   |   |   |      |   |   |   |    |    |   |    |    |    |    | copr | oc< | 3:1> | •         |   |      |   |   |   |    |    |   |

### T1

```
MRC{<c>}{<q>} <coproc>, {#}<opc1>, <Rt>, <CRn>, <CRm>{, {#}<opc2>}

t = <u>UInt</u>(Rt); cp = if coproc<0> == '0' then 14 else 15;
// Armv8-A removes UNPREDICTABLE for R13
```

### **Assembler Symbols**

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

| <coproc></coproc> |
|-------------------|
| p14               |
| p15               |
|                   |

<opc1> Is the opc1 parameter within the System register encoding space, in the range 0 to7, encoded in the "opc1" field.

<Rt> Is the general-purpose register to be transferred or APSR\_nzcv (encoded as 0b1111), encoded in the "Rt" field. If APSR\_nzcv is used, bits [31:28] of the transferred value are written to the *PSTATE* condition flags.

<CRn> Is the CRn parameter within the System register encoding space, in the range c0 to c15, encoded in the "CRn" field.

<CRm> Is the CRm parameter within the System register encoding space, in the range c0 to c15, encoded in the "CRm" field.

<opc2> Is the opc2 parameter within the System register encoding space, in the range 0 to7, encoded in the "opc2" field.

The possible values of { <coproc>, <opc1>, <CRn>, <opc2> } encode the entire System register and System instruction encoding space. Not all of this space is allocated, and the System register and System instruction descriptions identify the allocated encodings.

MRC Page 238

```
if ConditionPassed() then
    EncodingSpecificOperations();
    bits(32) value = AArch32.SysRegRead(cp, ThisInstr());
    if t != 15 then
        R[t] = value;
    elsif AArch32.SysRegReadCanWriteAPSR(cp, ThisInstr()) then
        PSTATE.<N,Z,C,V> = value<31:28>;
        // value<27:0> are not used.
    else
        PSTATE.<N,Z,C,V> = bits(4) UNKNOWN;
```

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

MRC Page 239

### **MRRC**

Move to two general-purpose registers from System register. This instruction copies the value of a System register to two general-purpose registers. The System register descriptions identify valid encodings for this instruction. Other encodings are UNDEFINED. For more information see *About the AArch32 System register interface* and *General behavior of System registers*.

In an implementation that includes EL2, MRRC accesses to System registers can be trapped to Hyp mode, meaning that an attempt to execute an MRRC instruction in a Non-secure mode other than Hyp mode, that would be permitted in the absence of the Hyp trap controls, generates a Hyp Trap exception. For more information, see *EL2 configurable instruction enables, disables, and traps*.

Because of the range of possible traps to Hyp mode, the MRRC pseudocode does not show these possible traps.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 30 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11   | 10  | 9    | 8         | 7 | 6  | 5  | 4 | 3 | 2  | 1  | 0 |
|----------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|------|-----|------|-----------|---|----|----|---|---|----|----|---|
| != 111   | 1  | 1  | 1  | 0  | 0  | 0  | 1  | 0  | 1  |    | Rt | t2 |    |    | R  | t  |    | 1    | 1   | 1    | coproc<0> |   | ор | c1 |   |   | CF | ₹m |   |
| cond     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | (  | copr | oc< | 3:1> | •         |   |    |    |   |   |    |    |   |

#### **A1**

```
MRRC(<c>){<q>} <coproc>, {#}<opc1>, <Rt>, <Rt2>, <CRm>

t = <u>UInt(Rt); t2 = <u>UInt(Rt2); cp = if coproc<0> == '0' then 14 else 15; if t == 15 || t2 == 15 || t == t2 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13</u></u>
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If t == t2, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The value in the destination register is UNKNOWN.

### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 13 | 12 | 11   | 10   | 9    | 8         | 7 | 6  | 5  | 4 | 3 | 2  | 1  | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|-------|----|------|------|------|-----------|---|----|----|---|---|----|----|---|
| 1  | 1  | 1  | 0  | 1  | 1  | 0 | 0 | 0 | 1 | 0 | 1 |   | R | t2 |   |    | Rt    |    | 1    | 1    | 1    | coproc<0> |   | ор | c1 |   |   | CR | lm |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   |   |    |   |    |       |    | copr | roc< | 3:1> | •         |   |    |    |   |   |    |    |   |

T1

```
MRRC{<c>}{<q>} <coproc>, {#}<opcl>, <Rt>, <Rt2>, <CRm>

t = <u>UInt</u>(Rt); t2 = <u>UInt</u>(Rt2); cp = if coproc<0> == '0' then 14 else 15;
if t == 15 || t2 == 15 || t == t2 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

### **CONSTRAINED UNPREDICTABLE behavior**

If t == t2, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The value in the destination register is UNKNOWN.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

MRRC Page 240

### **Assembler Symbols**

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

| coproc<0> | <coproc></coproc> |
|-----------|-------------------|
| 0         | p14               |
| 1         | p15               |

<opc1> Is the opc1 parameter within the System register encoding space, in the range 0 to 15, encoded in the "opc1" field.

<Rt> Is the first general-purpose register that is transferred into, encoded in the "Rt" field.

<Rt2> Is the second general-purpose register that is transferred into, encoded in the "Rt2" field.

<CRm> Is the CRm parameter within the System register encoding space, in the range c0 to c15, encoded in the "CRm" field.

The possible values of { <oproc>, <opc1>, <CRm> } encode the entire System register encoding space. Not all of this space is allocated, and the System register descriptions identify the allocated encodings.

For the permitted uses of these instructions, as described in this manual, <Rt2> transfers bits[63:32] of the selected System register, while <Rt> transfers bits[31:0].

### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    value = AArch32.SysRegRead64(cp, ThisInstr());
    R[t] = value<31:0>;
    R[t2] = value<63:32>;
```

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

MRRC Page 241

### **MRS**

Move Special register to general-purpose register moves the value of the *APSR*, *CPSR*, or *SPSR*\_<current\_mode> into a general-purpose register. Arm recommends the APSR form when only the N, Z, C, V, Q, and GE[3:0] bits are being written. For more information, see *APSR*.

An MRS that accesses the SPSRs is UNPREDICTABLE if executed in User mode or System mode.

An MRS that is executed in User mode and accesses the CPSR returns an UNKNOWN value for the CPSR. {E, A, I, F, M} fields.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19  | 18  | 17  | 16  | 15 | 14 | 13 | 12 | 11  | 10  | 9 | 8   | 7 | 6 | 5 | 4 | 3   | 2   | 1   | 0   |
|----|------|------|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|----|----|----|----|-----|-----|---|-----|---|---|---|---|-----|-----|-----|-----|
|    | != 1 | 1111 |    | 0  | 0  | 0  | 1  | 0  | R  | 0  | 0  | (1) | (1) | (1) | (1) |    | R  | d  |    | (0) | (0) | 0 | (0) | 0 | 0 | 0 | 0 | (0) | (0) | (0) | (0) |
|    | CC   | nd   |    |    |    |    |    |    |    |    |    |     |     |     |     |    |    |    |    |     |     |   |     |   |   |   |   |     |     |     |     |

#### **A1**

```
MRS{<c>}{<q>} <Rd>, <spec_reg>

d = <u>UInt</u>(Rd); read_spsr = (R == '1');
if d == 15 then UNPREDICTABLE;
```

### T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3   | 2   | 1   | 0   | 15 | 14 | 13  | 12 | 11 | 10 | 9 | 8 | 7   | 6   | 5 | 4   | 3   | 2   | 1   | 0   |
|----|----|----|----|----|----|---|---|---|---|---|---|-----|-----|-----|-----|----|----|-----|----|----|----|---|---|-----|-----|---|-----|-----|-----|-----|-----|
| 1  | 1  | 1  | 1  | 0  | 0  | 1 | 1 | 1 | 1 | 1 | R | (1) | (1) | (1) | (1) | 1  | 0  | (0) | 0  |    | R  | d |   | (0) | (0) | 0 | (0) | (0) | (0) | (0) | (0) |

### T1

```
MRS{<c>}{<q>} <Rd>, <spec_reg>

d = <u>UInt</u>(Rd); read_spsr = (R == '1');
if d == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<Rd> Is the general-purpose destination register, encoded in the "Rd" field.

<spec\_reg> Is the special register to be accessed, encoded in "R":

| R | <spec_reg></spec_reg> |
|---|-----------------------|
| 0 | CPSR APSR             |
| 1 | SPSR                  |

MRS Page 242

```
if ConditionPassed() then
   EncodingSpecificOperations();
   if read spsr then
       if PSTATE.M IN {M32 User, M32 System} then
           UNPREDICTABLE;
       else
           R[d] = SPSR[];
   else
        // CPSR has same bit assignments as SPSR, but with the IT, J, SS, IL, and T bits masked out.
       bits(32) mask = '111111000 00001111 00000011 110111111';
       if HavePANExt() then
           mask<22> = '1';
       psr_val = GetPSRFromPSTATE() AND mask;
        if PSTATE.EL == ELO then
            // If accessed from User mode return UNKNOWN values for E, A, I, F bits, bits<9:6>,
            // and for the M field, bits<4:0>
            psr val<22> = bits(1) UNKNOWN;
            psr val<9:6> = bits(4) UNKNOWN;
            psr_val<4:0> = bits(5) UNKNOWN;
        R[d] = psr_val;
```

### **CONSTRAINED UNPREDICTABLE behavior**

If PSTATE.M IN {M32\_User, M32\_System} && read\_spsr, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

MRS Page 243

## MRS (Banked register)

Move to Register from Banked or Special register moves the value from the Banked general-purpose register or *Saved Program Status Registers* (SPSRs) of the specified mode, or the value of *ELR hyp*, to a general-purpose register.

MRS (Banked register) is UNPREDICTABLE if executed in User mode.

When EL3 is using AArch64, if an MRS (Banked register) instruction that is executed in a Secure EL1 mode would access SPSR\_mon, SP\_mon, or LR\_mon, it is trapped to EL3.

The effect of using an MRS (Banked register) instruction with a register argument that is not valid for the current mode is UNPREDICTABLE. For more information see *Usage restrictions on the Banked register transfer instructions*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9 | 8 | 7 | 6 | 5 | 4 | 3   | 2   | 1   | 0   |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|---|---|---|---|---|---|-----|-----|-----|-----|
|    | != 1 | 111 |    | 0  | 0  | 0  | 1  | 0  | R  | 0  | 0  |    | N  | 11 |    |    | R  | d  |    | (0) | (0) | 1 | М | 0 | 0 | 0 | 0 | (0) | (0) | (0) | (0) |
|    | CO   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |   |   |   |   |   |   |     |     |     |     |

#### Α1

```
MRS{<c>}{<q>} <Rd>, <banked_reg>

d = <u>UInt</u>(Rd); read_spsr = (R == '1');
if d == 15 then UNPREDICTABLE;
SYSm = M:M1;
```

#### **T1**

| _15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13  | 12 | 11 | 10 | 9 | 8 | 7   | 6   | 5 | 4 | 3   | 2   | 1   | 0_  |
|-----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|-----|----|----|----|---|---|-----|-----|---|---|-----|-----|-----|-----|
| 1   | 1  | 1  | 1  | 0  | 0  | 1 | 1 | 1 | 1 | 1 | R |   | Ν | 11 |   | 1  | 0  | (0) | 0  |    | R  | d |   | (0) | (0) | 1 | М | (0) | (0) | (0) | (0) |

### **T1**

```
MRS{<c>}{<q>} <Rd>, <banked_reg>

d = <u>UInt</u>(Rd); read_spsr = (R == '1');
if d == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
SYSm = M:M1;
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

## **Assembler Symbols**

<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<Rd> Is the general-purpose destination register, encoded in the "Rd" field.
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/><br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<br/>
<p

| R | M | M1   | <banked_reg></banked_reg> |
|---|---|------|---------------------------|
| 0 | 0 | 0000 | R8 usr                    |
| 0 | 0 | 0001 | R9 usr                    |
| 0 | 0 | 0010 | R10_usr                   |
| 0 | 0 | 0011 | R11 usr                   |
| 0 | 0 | 0100 | R12 usr                   |
| 0 | 0 | 0101 | SP usr                    |
| 0 | 0 | 0110 | LR usr                    |
| 0 | 0 | 0111 | UNPREDICTABLE             |
| 0 | 0 | 1000 | R8 fiq                    |
| 0 | 0 | 1001 | R9 fiq                    |
| 0 | 0 | 1010 | R10 fiq                   |
| 0 | 0 | 1011 | R11_fiq                   |
| 0 | 0 | 1100 | R12_fiq                   |
| 0 | 0 | 1101 | SP_fiq                    |
| 0 | 0 | 1110 | LR_fiq                    |
| 0 | 0 | 1111 | UNPREDICTABLE             |
| 0 | 1 | 0000 | LR_irq                    |
| 0 | 1 | 0001 | SP_irq                    |
| 0 | 1 | 0010 | LR_svc                    |
| 0 | 1 | 0011 | SP_svc                    |
| 0 | 1 | 0100 | LR_abt                    |
| 0 | 1 | 0101 | SP_abt                    |
| 0 | 1 | 0110 | LR_und                    |
| 0 | 1 | 0111 | SP_und                    |
| 0 | 1 | 10xx | UNPREDICTABLE             |
| 0 | 1 | 1100 | LR_mon                    |
| 0 | 1 | 1101 | SP_mon                    |
| 0 | 1 | 1110 | ELR_hyp                   |
| 0 | 1 | 1111 | SP_hyp                    |
| 1 | 0 | 0xxx | UNPREDICTABLE             |
| 1 | 0 | 10xx | UNPREDICTABLE             |
| 1 | 0 | 110x | UNPREDICTABLE             |
| 1 | 0 | 1110 | SPSR_fiq                  |
| 1 | 0 | 1111 | UNPREDICTABLE             |
| 1 | 1 | 0000 | SPSR_irq                  |
| 1 | 1 | 0001 | UNPREDICTABLE             |
| 1 | 1 | 0010 | SPSR_svc                  |
| 1 | 1 | 0011 | UNPREDICTABLE             |
| 1 | 1 | 0100 | SPSR_abt                  |
| 1 | 1 | 0101 | UNPREDICTABLE             |
| 1 | 1 | 0110 | SPSR_und                  |
| 1 | 1 | 0111 | UNPREDICTABLE             |
| 1 | 1 | 10xx | UNPREDICTABLE             |
| 1 | 1 | 1100 | SPSR_mon                  |
| 1 | 1 | 1101 | UNPREDICTABLE             |
| 1 | 1 | 1110 | SPSR_hyp                  |
| 1 | 1 | 1111 | UNPREDICTABLE             |

```
if ConditionPassed() then
    EncodingSpecificOperations();
    if PSTATE.EL == ELO then
       UNPREDICTABLE;
    else
        mode = PSTATE.M;
        if read_spsr then
                                                       // Check for UNPREDICTABLE cases
             SPSRaccessValid(SYSm, mode);
             case SYSm of
                 when '01110'
                                R[d] = SPSR fiq;
                 when '10000'
                                R[d] = SPSR_irq;
                 when '10010' R[d] = SPSR_svc;
                 when '10100'
                                R[d] = SPSR abt;
                 when '10110'
                                R[d] = SPSR_und;
                 when '11100'
                     if !ELUsingAArch32 (EL3) then AArch64.MonitorModeTrap();
                     R[d] = SPSR mon;
                 when '11110' R[d] = SPSR hyp;
        else
             BankedRegisterAccessValid(SYSm, mode); // Check for UNPREDICTABLE cases
             case SYSm of
                 when '00xxx'
                                                        // Access the User mode registers
                     m = UInt(SYSm<2:0>) + 8;
                     R[d] = Rmode[m, M32 User];
                 when '01xxx'
                                                        // Access the FIQ mode registers
                     m = UInt (SYSm<2:0>) + 8;
                     R[d] = \underline{Rmode}[m, \underline{M32}\underline{FIQ}];
                 when '1000x'
                                                        // Access the IRQ mode registers
                     m = 14 - UInt(SYSm<0>);
                                                        // LR when SYSm<0> == 0, otherwise SP
                     R[d] = \underline{Rmode}[m, \underline{M32}];
                 when '1001x'
                                                        // Access the Supervisor mode registers
                     m = 14 - UInt(SYSm<0>);
                                                        // LR when SYSm<0> == 0, otherwise SP
                     R[d] = Rmode[m, M32_Svc];
                                                        // Access the Abort mode registers
                 when '1010x'
                                                        // LR when SYSm<0> == 0, otherwise SP
                     m = 14 - UInt(SYSm<0>);
                     R[d] = \underline{Rmode}[m, \underline{M32} \underline{Abort}];
                 when '1011x'
                                                        // Access the Undefined mode registers
                     m = 14 - \underline{UInt} (SYSm<0>);
                                                        // LR when SYSm<0> == 0, otherwise SP
                     R[d] = \underline{Rmode}[m, \underline{M32}\underline{Undef}];
                 when '1110x'
                                                        // Access Monitor registers
                     if !ELUsingAArch32(EL3) then AArch64.MonitorModeTrap();
                                                        // LR when SYSm<0> == 0, otherwise SP
                     m = 14 - UInt(SYSm<0>);
                     R[d] = Rmode[m, M32 Monitor];
                 when '11110'
                                                        // Access ELR hyp register
                     R[d] = ELR hyp;
                 when '11111'
                                                        // Access SP_hyp register
                    R[d] = Rmode[13, M32 Hyp];
```

### **CONSTRAINED UNPREDICTABLE behavior**

If PSTATE, EL == ELO, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

## MSR (Banked register)

Move to Banked or Special register from general-purpose register moves the value of a general-purpose register to the Banked general-purpose register or *Saved Program Status Registers (SPSRs)* of the specified mode, or to *ELR hyp*.

MSR (Banked register) is UNPREDICTABLE if executed in User mode.

When EL3 is using AArch64, if an MSR (Banked register) instruction that is executed in a Secure EL1 mode would access SPSR\_mon, SP\_mon, or LR mon, it is trapped to EL3.

The effect of using an MSR (Banked register) instruction with a register argument that is not valid for the current mode is UNPREDICTABLE. For more information see *Usage restrictions on the Banked register transfer instructions*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15  | 14  | 13  | 12  | 11  | 10  | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|-----|-----|---|---|---|---|---|---|---|---|---|---|
|    | != 1 | 111 |    | 0  | 0  | 0  | 1  | 0  | R  | 1  | 0  |    | N  | 11 |    | (1) | (1) | (1) | (1) | (0) | (0) | 1 | М | 0 | 0 | 0 | 0 |   | R | n |   |
|    | CO   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |     |     |   |   |   |   |   |   |   |   |   |   |

## **A**1

```
MSR{<c>}{<q>} <banked_reg>, <Rn>
n = UInt(Rn); write_spsr = (R == '1');
if n == 15 then UNPREDICTABLE;
SYSm = M:M1;
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13  | 12 | 11 | 10 | 9 | 8 | 7   | 6   | 5 | 4 | 3   | 2   | 1   | 0   |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|-----|----|----|----|---|---|-----|-----|---|---|-----|-----|-----|-----|
| 1  | 1  | 1  | 1  | 0  | 0  | 1 | 1 | 1 | 0 | 0 | R |   | F | ≀n |   | 1  | 0  | (0) | 0  |    | M  | 1 |   | (0) | (0) | 1 | М | (0) | (0) | (0) | (0) |

### **T1**

```
MSR{<c>}{<q>} <banked_reg>, <Rn>
n = UInt(Rn); write_spsr = (R == '1');
if n == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
SYSm = M:M1;
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

## **Assembler Symbols**

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

| R | M | M1   | <banked_reg></banked_reg> |
|---|---|------|---------------------------|
| 0 | 0 | 0000 | R8 usr                    |
| 0 | 0 | 0001 | R9 usr                    |
| 0 | 0 | 0010 | R10 usr                   |
| 0 | 0 | 0010 | R11 usr                   |
| 0 | 0 | 0100 | R12_usr                   |
|   | 0 | 0100 | SP usr                    |
| 0 | 0 |      |                           |
| 0 |   | 0110 | LR_usr                    |
| 0 | 0 | 0111 | UNPREDICTABLE             |
| 0 | 0 | 1000 | R8_fiq                    |
| 0 | 0 | 1001 | R9_fiq                    |
| 0 | 0 | 1010 | R10_fiq                   |
| 0 | 0 | 1011 | R11_fiq                   |
| 0 | 0 | 1100 | R12_fiq                   |
| 0 | 0 | 1101 | SP_fiq                    |
| 0 | 0 | 1110 | LR_fiq                    |
| 0 | 0 | 1111 | UNPREDICTABLE             |
| 0 | 1 | 0000 | LR irq                    |
| 0 | 1 | 0001 | SP irq                    |
| 0 | 1 | 0010 | LR svc                    |
| 0 | 1 | 0011 | SP_svc                    |
| 0 | 1 | 0100 | _<br>LR abt               |
| 0 | 1 | 0101 | SP abt                    |
| 0 | 1 | 0110 | LR und                    |
| 0 | 1 | 0111 | SP und                    |
| 0 | 1 | 10xx | UNPREDICTABLE             |
| 0 | 1 | 1100 | LR mon                    |
| 0 | 1 | 1101 | SP mon                    |
| 0 | 1 | 1110 | ELR hyp                   |
| 0 | 1 | 1111 | SP hyp                    |
| 1 | 0 |      | UNPREDICTABLE             |
| 1 |   | 0xxx |                           |
|   | 0 | 10xx | UNPREDICTABLE             |
| 1 | 0 | 110x | UNPREDICTABLE             |
| 1 | 0 | 1110 | SPSR_fiq                  |
| 1 | 0 | 1111 | UNPREDICTABLE             |
| 1 | 1 | 0000 | SPSR_irq                  |
| 1 | 1 | 0001 | UNPREDICTABLE             |
| 1 | 1 | 0010 | SPSR_svc                  |
| 1 | 1 | 0011 | UNPREDICTABLE             |
| 1 | 1 | 0100 | SPSR_abt                  |
| 1 | 1 | 0101 | UNPREDICTABLE             |
| 1 | 1 | 0110 | SPSR_und                  |
| 1 | 1 | 0111 | UNPREDICTABLE             |
| 1 | 1 | 10xx | UNPREDICTABLE             |
| 1 | 1 | 1100 | SPSR_mon                  |
| 1 | 1 | 1101 | UNPREDICTABLE             |
| 1 | 1 | 1110 | SPSR hyp                  |
| 1 | 1 | 1111 | UNPREDICTABLE             |

<Rn> Is the general-purpose source register, encoded in the "Rn" field.

```
if ConditionPassed() then
    EncodingSpecificOperations();
    if PSTATE.EL == ELO then
         UNPREDICTABLE;
    else
         mode = PSTATE.M;
         if write_spsr then
                                                                // Check for UNPREDICTABLE cases
              SPSRaccessValid(SYSm, mode);
              case SYSm of
                   when '01110' SPSR fiq = R[n];
                   when '10000'
                                   SPSR_irq = R[n];
                   when '10010' SPSR_svc = R[n];
                   when '10100' SPSR abt = R[n];
                   when '10110' SPSR_und = R[n];
                   when '11100'
                        if !ELUsingAArch32 (EL3) then AArch64.MonitorModeTrap();
                        SPSR mon = R[n];
                   when '11110' SPSR hyp = R[n];
         else
              BankedRegisterAccessValid(SYSm, mode); // Check for UNPREDICTABLE cases
              case SYSm of
                   when '00xxx'
                                                              // Access the User mode registers
                        m = UInt(SYSm<2:0>) + 8;
                        \underline{\mathsf{Rmode}}\left[\mathsf{m},\underline{\mathsf{M32}}\underline{\mathsf{User}}\right] = \underline{\mathsf{R}}\left[\mathsf{n}\right];
                   when '01xxx'
                                                              // Access the FIQ mode registers
                       m = UInt(SYSm<2:0>) + 8;
                        \underline{\text{Rmode}}[m, \underline{\text{M32 FIQ}}] = \underline{R}[n];
                   when '1000x'
                                                             // Access the IRQ mode registers
                       m = 14 - UInt(SYSm<0>);
                                                             // LR when SYSm<0> == 0, otherwise SP
                        Rmode[m, M32 IRQ] = R[n];
                   when '1001x'
                                                             // Access the Supervisor mode registers
                       m = 14 - UInt(SYSm<0>);
                                                             // LR when SYSm<0> == 0, otherwise SP
                        Rmode[m, M32 Svc] = R[n];
                   when '1010x'
                                                             // Access the Abort mode registers
                       m = 14 - \underline{UInt} (SYSm<0>);
                                                             // LR when SYSm<0> == 0, otherwise SP
                        Rmode[m, \underline{M32} \underline{Abort}] = \underline{R}[n];
                   when '1011x'
                                                             // Access the Undefined mode registers
                        m = 14 - UInt(SYSm<0>);
                                                              // LR when SYSm<0> == 0, otherwise SP
                        \underline{\text{Rmode}}[m, \underline{\text{M32 Undef}}] = \underline{R}[n];
                   when '1110x'
                                                             // Access Monitor registers
                        if !ELUsingAArch32(EL3) then AArch64.MonitorModeTrap();
                                                             // LR when SYSm<0> == 0, otherwise SP
                        m = 14 - UInt(SYSm<0>);
                        Rmode[m, M32 Monitor] = R[n];
                   when '11110'
                                                             // Access ELR hyp register
                       ELR_hyp = R[n];
                   when '11111'
                                                              // Access SP_hyp register
                       \underline{Rmode}[13,\underline{M32}\ \underline{Hyp}] = \underline{R}[n];
```

### **CONSTRAINED UNPREDICTABLE behavior**

If PSTATE, EL == ELO, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

## **MSR** (immediate)

Move immediate value to Special register moves selected bits of an immediate value to the corresponding bits in the *APSR*, *CPSR*, or *SPSR* <current mode>.

Because of the Do-Not-Modify nature of its reserved bits, the immediate form of MSR is normally only useful at the Application level for writing to APSR nzcvq (CPSR f).

If an MSR (immediate) moves selected bits of an immediate value to the *CPSR*, the PE checks whether the value being written to *PSTATE*.M is legal. See *Illegal changes to PSTATE*.M.

An MSR (immediate) executed in User mode:

- Is CONSTRAINED UNPREDICTABLE if it attempts to update the SPSR.
- Otherwise, does not update any *CPSR* field that is accessible only at EL1 or higher,

An MSR (immediate) executed in System mode is CONSTRAINED UNPREDICTABLE if it attempts to update the SPSR.

The CPSR.E bit is writable from any mode using an MSR instruction. Arm deprecates using this to change its value.

### **A1**

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17  | 16 | 15  | 14  | 13  | 12  | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|----|------|------|----|----|----|----|----|----|----|----|----|----|----|-----|----|-----|-----|-----|-----|----|----|---|---|---|-----|-----|---|---|---|---|---|
|    | != 1 | 1111 |    | 0  | 0  | 1  | 1  | 0  | R  | 1  | 0  |    | ma | isk |    | (1) | (1) | (1) | (1) |    |    |   |   |   | imn | n12 |   |   |   |   |   |
|    | CO   | nd   |    |    |    |    |    |    |    |    |    |    |    |     |    |     |     |     |     |    |    |   |   |   |     |     |   |   |   |   |   |

### A1 (!(R == 0 && mask == 0000))

```
MSR{<c>}{<q>} <spec_reg>, #<imm>
if mask == '0000' && R == '0' then SEE "Related encodings";
imm32 = A32ExpandImm(imm12); write_spsr = (R == '1');
if mask == '0000' then UNPREDICTABLE;
```

### **CONSTRAINED UNPREDICTABLE behavior**

If mask == '0000' && R == '1', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

Related encodings: Move Special Register and Hints (immediate).

### **Assembler Symbols**

```
See Standard assembler syntax fields.
See Standard assembler syntax fields.
spec_reg> Is one of:

APSR_<bits>.
CPSR_<fields>.
SPSR_<fields>.
For CPSR and SPSR, <fields> is a sequence of one or more of the following:
mask<0> = '1' to enable writing of bits<7:0> of the destination PSR.

x

mask<1> = '1' to enable writing of bits<15:8> of the destination PSR.

f

mask<2> = '1' to enable writing of bits<23:16> of the destination PSR.

f

mask<3> = '1' to enable writing of bits<31:24> of the destination PSR.
```

For APSR, <bits> is one of nzcvq, g, or nzcvqg. These map to the following CPSR\_<fields> values:

- APSR nzevq is the same as CPSR f (mask== '1000').
- APSR g is the same as CPSR s (mask == '0100').
- APSR nzcvqg is the same as CPSR fs (mask == '1100').

Arm recommends the APSR\_<bits> forms when only the N, Z, C, V, Q, and GE[3:0] bits are being written. For more information, see *The Application Program Status Register, APSR*.

<imm>

Is an immediate value. See Modified immediate constants in A32 instructions for the range of values.

### Operation

### **CONSTRAINED UNPREDICTABLE behavior**

If PSTATE.M IN {M32\_User, M32\_System} && write\_spsr, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

## MSR (register)

Move general-purpose register to Special register moves selected bits of a general-purpose register to the APSR, CPSR or SPSR <current mode>.

Because of the Do-Not-Modify nature of its reserved bits, a read-modify-write sequence is normally required when the MSR instruction is being used at Application level and its destination is not APSR\_nzcvq (CPSR\_f).

If an MSR (register) moves selected bits of an immediate value to the *CPSR*, the PE checks whether the value being written to *PSTATE*.M is legal. See *Illegal changes to PSTATE*.M.

An MSR (register) executed in User mode:

- Is UNPREDICTABLE if it attempts to update the SPSR.
- Otherwise, does not update any *CPSR* field that is accessible only at EL1 or higher.

An MSR (register) executed in System mode is UNPREDICTABLE if it attempts to update the SPSR.

The CPSR.E bit is writable from any mode using an MSR instruction. Arm deprecates using this to change its value.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17  | 16 | 15  | 14  | 13  | 12  | 11  | 10  | 9 | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|-----|----|-----|-----|-----|-----|-----|-----|---|-----|---|---|---|---|---|---|---|---|
|    | != 1 | 111 |    | 0  | 0  | 0  | 1  | 0  | R  | 1  | 0  |    | ma | isk |    | (1) | (1) | (1) | (1) | (0) | (0) | 0 | (0) | 0 | 0 | 0 | 0 |   | R | n |   |
|    | CO   | nd  |    |    |    |    |    |    |    |    |    |    |    |     |    |     |     |     |     |     |     |   |     |   |   |   |   |   |   |   |   |

# **A**1

```
MSR{<c>}{<q>} <spec_reg>, <Rn>
n = UInt(Rn); write_spsr = (R == '1');
if mask == '0000' then UNPREDICTABLE;
if n == 15 then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If mask == '0000', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.

## **T1**

| 15 |   |   |   |   |   |   |   |   |   |   |   | <br> |   | <br> |   |     |   | <br> |     | <br> |     |   |     |     |     |     |     |
|----|---|---|---|---|---|---|---|---|---|---|---|------|---|------|---|-----|---|------|-----|------|-----|---|-----|-----|-----|-----|-----|
| 1  | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | R | R    | n | 1    | 0 | (0) | 0 | ma   | ısk | (0)  | (0) | 0 | (0) | (0) | (0) | (0) | (0) |

#### T1

```
MSR{<c>}{<q>} <spec_reg>, <Rn>
n = UInt(Rn); write_spsr = (R == '1');
if mask == '0000' then UNPREDICTABLE;
if n == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If mask == '0000', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

```
See Standard assembler syntax fields.
<c>
                    See Standard assembler syntax fields
< q>
                    Is one of:
<spec reg>

    APSR <bits>.

                         · CPSR_<fields>.
                         • SPSR_<fields>.
                    For CPSR and SPSR, <fields> is a sequence of one or more of the following:
                 c
                        mask<0> = '1' to enable writing of bits<7:0> of the destination PSR.
                 X
                        mask<1> = '1' to enable writing of bits<15:8> of the destination PSR.
                 S
                        mask < 2 > = '1' to enable writing of bits < 23:16 > of the destination PSR.
                  f
                        mask < 3 > = '1' to enable writing of bits < 31:24 > of the destination PSR.
```

For APSR, <bits> is one of nzcvq, g, or nzcvqg. These map to the following CPSR\_<fields> values:

- APSR nzcvq is the same as CPSR f (mask== '1000').
- APSR g is the same as CPSR s (mask == '0100').
- APSR\_nzcvqg is the same as CPSR\_fs (mask == '1100').

Arm recommends the APSR\_<bits> forms when only the N, Z, C, V, Q, and GE[3:0] bits are being written. For more information, see *The Application Program Status Register, APSR*.

<Rn>

Is the general-purpose source register, encoded in the "Rn" field.

#### Operation

### **CONSTRAINED UNPREDICTABLE behavior**

If write spsr && PSTATE.M IN {M32 User, M32 System}, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

## **MUL, MULS**

Multiply multiplies two register values. The least significant 32 bits of the result are written to the destination register. These 32 bits do not depend on whether the source register values are considered to be signed values or unsigned values.

Optionally, it can update the condition flags based on the result. In the T32 instruction set, this option is limited to only a few forms of the instruction. Use of this option adversely affects performance on many implementations.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$  and  $\underline{T2}$ ).

#### **A1**

| 31 30 29 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15  | 14  | 13  | 12  | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 |
|-------------|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|----|----|---|---|---|---|---|---|---|---|----|---|
| != 1111     | 0  | 0  | 0  | 0  | 0  | 0  | 0  | S  |    | R  | ₹d |    | (0) | (0) | (0) | (0) |    | R  | m |   | 1 | 0 | 0 | 1 |   | F | ≀n |   |
| cond        |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |    |    |   |   |   |   |   |   |   |   |    |   |

#### Flag setting (S == 1)

```
MULS{<c>}{<q>} < Rd>, < Rn>{, < Rm>}
```

#### Not flag setting (S == 0)

```
MUL{<c>}{<q>} <Rd>, <Rn>{, <Rm>}

d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm); setflags = (S == '1');
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE;
```

#### T1

| _15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3 | 2 | 1   | 0 |
|-----|----|----|----|----|----|---|---|---|---|---|----|---|---|-----|---|
| 0   | 1  | 0  | 0  | 0  | 0  | 1 | 1 | 0 | 1 |   | Rn |   | F | Rdm | 1 |

#### **T1**

```
MUL<c>{<q>} <Rdm>, <Rn>{, <Rdm>} // (Inside IT block)

MULS{<q>} <Rdm>, <Rn>{, <Rdm>} // (Outside IT block)

d = UInt(Rdm); n = UInt(Rn); m = UInt(Rdm); setflags = !InITBlock();
```

### **T2**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 1 | 1 | 0 | 0 | 0 | 0 |   | R | n. |   | 1  | 1  | 1  | 1  |    | R  | d |   | 0 | 0 | 0 | 0 |   | R | m |   |

#### **T2**

```
MUL<c>.W <Rd>, <Rn>{, <Rm>} // (Inside IT block, and <Rd>, <Rn>, <Rm> can be represented in T1)

MUL{<c>}{<q>} <Rd>, <Rn>{, <Rm>}

d = UInt(Rd); n = UInt(Rn); m = UInt(Rm); setflags = FALSE;
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

#### **Assembler Symbols**

<c> See Standard assembler syntax fields

MUL, MULS Page 254

See Standard assembler syntax fields.
<Rdm> Is the second general-purpose source register holding the multiplier and the destination register, encoded in the "Rdm" field.
<Rd> Is the general-purpose destination register, encoded in the "Rd" field.
<Rn> Is the first general-purpose source register holding the multiplicand, encoded in the "Rn" field.
<Rm> Is the second general-purpose source register holding the multiplier, encoded in the "Rm" field. If omitted, <Rd> is used.

## Operation

### **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

MUL, MULS Page 255

## MVN, MVNS (immediate)

Bitwise NOT (immediate) writes the bitwise inverse of an immediate value to the destination register.

If the destination register is not the PC, the MVNS variant of the instruction updates the condition flags based on the result.

The field descriptions for <Rd> identify the encodings where the PC is permitted as the destination register. ARM deprecates any use of these encodings. However, when the destination register is the PC:

- The MVN variant of the instruction is an interworking branch, see *Pseudocode description of operations on the AArch32 general-purpose registers and the PC*.
- The MVNS variant of the instruction performs an exception return without the use of the stack. In this case:
  - The PE branches to the address written to the PC, and restores *PSTATE* from SPSR\_<urrent\_mode>.
  - The PE checks SPSR <current mode> for an illegal return event. See *Illegal return events from AArch32 state*.
  - The instruction is UNDEFINED in Hyp mode.
  - The instruction is CONSTRAINED UNPREDICTABLE in User mode and System mode.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| ; | 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19  | 18  | 17  | 16  | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|---|----|------|------|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|----|----|----|----|----|----|---|---|---|-----|-----|---|---|---|---|---|
|   |    | != 1 | 1111 |    | 0  | 0  | 1  | 1  | 1  | 1  | 1  | S  | (0) | (0) | (0) | (0) |    | R  | d  |    |    |    |   |   |   | imn | n12 |   |   |   |   |   |
|   |    | CC   | nd   |    |    |    |    |    |    |    |    |    |     |     |     |     |    |    |    |    |    |    |   |   |   |     |     |   |   |   |   |   |

MVN (S == 0)

 $MVN{\langle c \rangle}{\langle q \rangle} \langle Rd \rangle$ , #<const>

## MVNS (S == 1)

```
MVNS{<c>}{<q>} <Rd>, #<const>

d = UInt(Rd); setflags = (S == '1');
(imm32, carry) = A32ExpandImm_C(imm12, PSTATE.C);
```

#### T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13  | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|-----|----|----|----|---|---|---|---|---|----|----|---|---|---|
| 1  | 1  | 1  | 1  | 0  | i  | 0 | 0 | 0 | 1 | 1 | S | 1 | 1 | 1 | 1 | 0  | i  | mm: | 3  |    | R  | d |   |   |   |   | im | m8 |   |   |   |

#### MVN (S == 0)

```
MVN{\langle c \rangle}{\langle q \rangle} \langle Rd \rangle, #<const>
```

### MVNS (S == 1)

```
MVNS{<c>>}{<q>} <Rd>, #<const>

d = <u>UInt</u>(Rd); setflags = (S == '1');
(imm32, carry) = <u>T32ExpandImm C</u>(i:imm3:imm8, PSTATE.C);
if d == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

<c> See Standard assembler syntax fields

<q> See Standard assembler syntax fields.

<Rd> For encoding A1: is the general-purpose destination register, encoded in the "Rd" field. Arm deprecates using the PC as the destination register, but if the PC is used:

- For the MVN variant, the instruction is a branch to the address calculated by the operation. This is an interworking branch, see *Pseudocode description of operations on the AArch32 general-purpose registers and the PC*.
- For the MVNS variant, the instruction performs an exception return, that restores *PSTATE* from SPSR\_<current\_mode>.

For encoding T1: is the general-purpose destination register, encoded in the "Rd" field.

<const>

For encoding A1: an immediate value. See *Modified immediate constants in A32 instructions* for the range of values.

For encoding T1: an immediate value. See *Modified immediate constants in T32 instructions* for the range of values.

### Operation

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

## MVN, MVNS (register)

Bitwise NOT (register) writes the bitwise inverse of a register value to the destination register.

If the destination register is not the PC, the MVNS variant of the instruction updates the condition flags based on the result.

The field descriptions for <Rd> identify the encodings where the PC is permitted as the destination register. ARM deprecates any use of these encodings. However, when the destination register is the PC:

- The MVN variant of the instruction is an interworking branch, see *Pseudocode description of operations on the AArch32 general-purpose registers and the PC*.
- The MVNS variant of the instruction performs an exception return without the use of the stack. In this case:
  - The PE branches to the address written to the PC, and restores *PSTATE* from SPSR\_<urrent\_mode>.
  - The PE checks SPSR <current mode> for an illegal return event. See *Illegal return events from AArch32 state*.
  - The instruction is UNDEFINED in Hyp mode.
  - The instruction is CONSTRAINED UNPREDICTABLE in User mode and System mode.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$  and  $\underline{T2}$ ).

#### **A1**

|   | 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18  | 17  | 16  | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8 | 7 | 6   | 5  | 4 | 3 | 2 | 1 | 0_ |
|---|----|------|-----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|----|----|----|----|----|----|-----|---|---|-----|----|---|---|---|---|----|
|   |    | != 1 | 111 |    | 0  | 0  | 0  | 1  | 1  | 1  | 1  | S  | 0  | (0) | (0) | (0) |    | R  | d  |    |    | ir | nm! | 5 |   | sty | фе | 0 |   | R | m |    |
| _ |    | СО   | nd  |    |    |    |    |    |    |    |    |    |    |     |     |     |    |    |    |    |    |    |     |   |   |     |    |   |   |   |   |    |

MVN, rotate right with extend (S == 0 && imm5 == 00000 && stype == 11)

```
MVN{\langle c \rangle}{\langle q \rangle} <Rd>, <Rm>, RRX
```

MVN, shift or rotate by value (S == 0 && !(imm5 == 00000 && stype == 11))

```
MVN{<c>}{<q>} <Rd>, <Rm> {, <shift> #<amount>}
```

MVNS, rotate right with extend (S == 1 && imm5 == 00000 && stype == 11)

```
MVNS\{<c>\}\{<q>\} \ <Rd>, \ <Rm>, \ RRX
```

MVNS, shift or rotate by value (S == 1 && !(imm5 == 00000 && stype == 11))

```
MVNS{<c>}{<q>} <Rd>, <Rm> {, <shift> #<amount>}

d = <u>UInt</u>(Rd); m = <u>UInt</u>(Rm); setflags = (S == '1');
(shift_t, shift_n) = <u>DecodeImmShift</u>(stype, imm5);
```

**T1** 

| _15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3 | 2 | 1  | 0 |
|-----|----|----|----|----|----|---|---|---|---|---|----|---|---|----|---|
| 0   | 1  | 0  | 0  | 0  | 0  | 1 | 1 | 1 | 1 |   | Rm |   |   | Rd |   |

T1

```
MVN<c>{<q>} <Rd>, <Rm> // (Inside IT block)

MVNS{<q>} <Rd>, <Rm> // (Outside IT block)

d = UInt(Rd); m = UInt(Rm); setflags = !InITBlock();
(shift_t, shift_n) = (SRType_LSL, 0);
```

**T2** 

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15  | 14 | 13  | 12 | 11 | 10 | 9 | 8 | 7  | 6  | 5   | 4   | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|-----|----|-----|----|----|----|---|---|----|----|-----|-----|---|---|---|---|
| 1  | 1  | 1  | 0  | 1  | 0  | 1 | 0 | 0 | 1 | 1 | S | 1 | 1 | 1 | 1 | (0) | i  | mm: | 3  |    | R  | d |   | im | m2 | sty | /ре |   | R | m |   |

```
MVN, rotate right with extend (S == 0 && imm3 == 000 && imm2 == 00 && stype == 11)
```

```
MVN{\langle c \rangle}{\langle q \rangle} <Rd>, <Rm>, RRX
```

MVN, shift or rotate by value (S == 0 && !(imm3 == 000 && imm2 == 00 && stype == 11))

```
MVN<c>.W <Rd>, <Rm> // (Inside IT block, and <Rd>, <Rm> can be represented in T1) MVN <c> \} <c> \} <Rd>, <Rm> {, <shift> #<amount>}
```

MVNS, rotate right with extend (S == 1 && imm3 == 000 && imm2 == 00 && stype == 11)

```
MVNS{\langle c \rangle}{\langle q \rangle} <Rd>, <Rm>, RRX
```

MVNS, shift or rotate by value (S == 1 && !(imm3 == 000 && imm2 == 00 && stype == 11))

```
MVNS.W <Rd>, <Rm> // (Outside IT block, and <Rd>, <Rm> can be represented in T1)

MVNS{<c>}{<q} <Rd>, <Rm> {, <shift> #<amount>}

d = UInt(Rd); m = UInt(Rm); setflags = (S == '1');
(shift_t, shift_n) = DecodeImmShift(stype, imm3:imm2);
if d == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<Rd> For encoding A1: is the general-purpose destination register, encoded in the "Rd" field. Arm deprecates using the PC as the destination register, but if the PC is used:

- For the MVN variant, the instruction is a branch to the address calculated by the operation. This is an interworking branch, see *Pseudocode description of operations on the AArch32 general-purpose registers and the PC*.
- For the MVNS variant, the instruction performs an exception return, that restores <u>PSTATE</u> from SPSR <current mode>.

For encoding T1 and T2: is the general-purpose destination register, encoded in the "Rd" field.

<Rm> For encoding A1: is the general-purpose source register, encoded in the "Rm" field. The PC can be used, but this is deprecated.

For encoding T1 and T2: is the general-purpose source register, encoded in the "Rm" field.

<shift> Is the type of shift to be applied to the source register, encoded in "stype":

| stype | <shift></shift> |
|-------|-----------------|
| 0.0   | LSL             |
| 01    | LSR             |
| 10    | ASR             |
| 11    | ROR             |

<amount>

For encoding A1: is the shift amount, in the range 1 to 31 (when <shift> = LSL or ROR) or 1 to 32 (when <shift> = LSR or ASR), encoded in the "imm5" field as <amount> modulo 32.

For encoding T2: is the shift amount, in the range 1 to 31 (when <shift> = LSL or ROR) or 1 to 32 (when <shift> = LSR or ASR), encoded in the "imm3:imm2" field as <amount> modulo 32.

## Operation

```
if ConditionPassed() then
   EncodingSpecificOperations();
   (shifted, carry) = Shift_C(R[m], shift_t, shift_n, PSTATE.C);
   result = NOT(shifted);
   if d == 15 then
                            // Can only occur for A32 encoding
       if setflags then
           ALUExceptionReturn (result);
        else
           ALUWritePC (result);
    else
        R[d] = result;
        if setflags then
            PSTATE.N = result<31>;
            PSTATE.Z = <u>IsZeroBit</u>(result);
            PSTATE.C = carry;
           // PSTATE.V unchanged
```

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

## MVN, MVNS (register-shifted register)

Bitwise NOT (register-shifted register) writes the bitwise inverse of a register-shifted register value to the destination register. It can optionally update the condition flags based on the result.

#### **A1**

| 31 30 29 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19  | 18  | 17  | 16  | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|-------------|----|----|----|----|----|----|----|----|-----|-----|-----|-----|----|----|----|----|----|----|---|---|---|-----|-----|---|---|---|---|---|
| != 1111     | 0  | 0  | 0  | 1  | 1  | 1  | 1  | S  | (0) | (0) | (0) | (0) |    | R  | ld |    |    | R  | S |   | 0 | sty | /ре | 1 |   | R | m |   |
| cond        |    |    |    |    |    |    |    |    |     |     |     |     |    |    |    |    |    |    |   |   |   |     |     |   |   |   |   |   |

## Flag setting (S == 1)

```
MVNS{<c>}{<q>} <Rd>, <Rm>, <shift> <Rs>
```

### Not flag setting (S == 0)

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

Is the general-purpose destination register, encoded in the "Rd" field.

<Rm> Is the general-purpose source register, encoded in the "Rm" field.

<shift> Is the type of shift to be applied to the second source register, encoded in "stype":

| stype | <shift></shift> |
|-------|-----------------|
| 00    | LSL             |
| 01    | LSR             |
| 10    | ASR             |
| 11    | ROR             |

<Rs> Is the general-purpose source register holding a shift amount in its bottom 8 bits, encoded in the "Rs" field.

### Operation

<Rd>

```
if ConditionPassed() then
    EncodingSpecificOperations();
    shift_n = UInt(R[s]<7:0>);
    (shifted, carry) = Shift_C(R[m], shift_t, shift_n, PSTATE.C);
    result = NOT(shifted);
    R[d] = result;
    if setflags then
        PSTATE.N = result<31>;
        PSTATE.Z = IsZeroBit(result);
        PSTATE.C = carry;
        // PSTATE.V unchanged
```

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

## **NOP**

No Operation does nothing. This instruction can be used for instruction alignment purposes.

The timing effects of including a NOP instruction in a program are not guaranteed. It can increase execution time, leave it unchanged, or even reduce it. Therefore, NOP instructions are not suitable for timing loops.

It has encodings from the following instruction sets: A32 (  $\underline{A1}$  ) and T32 (  $\underline{T1}$  and  $\underline{T2}$  ) .

### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|-----|-----|-----|-----|---|---|---|---|---|---|---|---|
|    | != 1 | 111 |    | 0  | 0  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | 0  | 0  | 0  | (1) | (1) | (1) | (1) | (0) | (0) | (0) | (0) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
|    | CO   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |     |     |     |     |   |   |   |   |   |   |   |   |

#### Α1

```
NOP{<c>>}{<q>}
// No additional decoding required
```

### **T1**

|   | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| ſ | 1  | 0  | 1  | 1  | 1  | 1  | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

#### T1

```
NOP{<c>}{<q>}
// No additional decoding required
```

## **T2**

|   |   |   |   |   |   | _ |   |   |   |   |   |     |     |     |     |   |   |     |   |     |   |   |   |   | - |   |   |   | 2 |   |   |
|---|---|---|---|---|---|---|---|---|---|---|---|-----|-----|-----|-----|---|---|-----|---|-----|---|---|---|---|---|---|---|---|---|---|---|
| 1 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | (1) | (1) | (1) | (1) | 1 | 0 | (0) | 0 | (0) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

## **T2**

```
// No additional decoding required
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

## **Assembler Symbols**

 $NOP{\langle c \rangle}.W$ 

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
```

### Operation

```
if <u>ConditionPassed()</u> then
    EncodingSpecificOperations();
    // Do nothing
```

NOP Page 262

## **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

NOP Page 263

## **ORN, ORNS (immediate)**

Bitwise OR NOT (immediate) performs a bitwise (inclusive) OR of a register value and the complement of an immediate value, and writes the result to the destination register. It can optionally update the condition flags based on the result.

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2    | 1    | 0 | 15 | 14 | 13  | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|------|------|---|----|----|-----|----|----|----|---|---|---|---|---|----|----|---|---|---|
| 1  | 1  | 1  | 1  | 0  | i  | 0 | 0 | 0 | 1 | 1 | S |   | != 1 | 1111 |   | 0  | i  | mm: | 3  |    | R  | d |   |   |   |   | im | m8 |   |   |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   |      |      |   |    |    |     |    |    |    |   |   |   |   |   |    |    |   |   |   |

### Rn

### Flag setting (S == 1)

```
ORNS{<c>}{<q>} {<Rd>,} <Rn>, #<const>
```

### Not flag setting (S == 0)

```
ORN{<c>}{<q>} {<Rd>,} <Rn>, #<const>

if Rn == '1111' then SEE "MVN (immediate)";
d = UInt(Rd); n = UInt(Rn); setflags = (S == '1');
(imm32, carry) = T32ExpandImm C(i:imm3:imm8, PSTATE.C);
if d == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

## **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<Rd> Is the general-purpose destination register, encoded in the "Rd" field. If omitted, this register is the same as <Rn>.
<Rn> Is the general-purpose source register, encoded in the "Rn" field.
<const> An immediate value. See Modified immediate constants in T32 instructions for the range of values.
```

### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    result = R[n] OR NOT(imm32);
    R[d] = result;
    if setflags then
        PSTATE.N = result<31>;
        PSTATE.Z = IsZeroBit(result);
        PSTATE.C = carry;
        // PSTATE.V unchanged
```

### **Operational information**

If CPSR.DIT is 1 and this instruction does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - $\circ$   $\;$  The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- · The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

## **ORN, ORNS (register)**

Bitwise OR NOT (register) performs a bitwise (inclusive) OR of a register value and the complement of an optionally-shifted register value, and writes the result to the destination register. It can optionally update the condition flags based on the result.

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2    | 1    | 0 | 15  | 14 | 13  | 12 | 11 | 10 | 9 | 8 | 7  | 6  | 5   | 4   | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|------|------|---|-----|----|-----|----|----|----|---|---|----|----|-----|-----|---|---|---|---|
| 1  | 1  | 1  | 0  | 1  | 0  | 1 | 0 | 0 | 1 | 1 | S |   | != 1 | 1111 |   | (0) | i  | mm; | 3  |    | R  | d |   | im | m2 | sty | /ре |   | R | m |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   |      | )n   |   |     |    |     |    |    |    |   |   |    |    |     |     |   |   |   |   |

ORN, rotate right with extend (S == 0 && imm3 == 000 && imm2 == 00 && stype == 11)

```
ORN{\langle c \rangle}{\langle q \rangle} {\langle Rd \rangle, \rangle \langle Rn \rangle, \langle Rm \rangle, RRX}
```

ORN, shift or rotate by value (S == 0 && !(imm3 == 000 && imm2 == 00 && stype == 11))

```
ORN{<c>}{<q>} {<Rd>,} <Rn>, <Rm> {, <shift> #<amount>}
```

ORNS, rotate right with extend (S == 1 && imm3 == 000 && imm2 == 00 && stype == 11)

```
ORNS\{\langle c \rangle\}\{\langle q \rangle\} \{\langle Rd \rangle, \} \langle Rn \rangle, \langle Rm \rangle, RRX
```

ORNS, shift or rotate by value (S == 1 && !(imm3 == 000 && imm2 == 00 && stype == 11))

```
ORNS{<c>>}{<q>} {<Rd>,} <Rn>, <Rm> {, <shift> #<amount>}

if Rn == '1111' then SEE "MVN (register)";

d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm); setflags = (S == '1');
(shift_t, shift_n) = <u>DecodeImmShift</u>(stype, imm3:imm2);
if d == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

## **Assembler Symbols**

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<Rd> Is the general-purpose destination register, encoded in the "Rd" field.

<Rn> Is the first general-purpose source register, encoded in the "Rn" field.

<Rm> Is the second general-purpose source register, encoded in the "Rm" field.

<shift> Is the type of shift to be applied to the second source register, encoded in "stype":

| stype | <shift></shift> |
|-------|-----------------|
| 00    | LSL             |
| 01    | LSR             |
| 10    | ASR             |
| 11    | ROR             |

<amount>

Is the shift amount, in the range 1 to 31 (when <shift> = LSL or ROR) or 1 to 32 (when <shift> = LSR or ASR), encoded in the "imm3:imm2" field as <amount> modulo 32.

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    (shifted, carry) = Shift_C(R[m], shift_t, shift_n, PSTATE.C);
    result = R[n] OR NOT(shifted);
    R[d] = result;
    if setflags then
        PSTATE.N = result<31>;
        PSTATE.Z = IsZeroBit (result);
        PSTATE.C = carry;
        // PSTATE.V unchanged
```

## **Operational information**

If CPSR.DIT is 1 and this instruction does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

## **ORR, ORRS (immediate)**

Bitwise OR (immediate) performs a bitwise (inclusive) OR of a register value and an immediate value, and writes the result to the destination register. If the destination register is not the PC, the ORRS variant of the instruction updates the condition flags based on the result.

The field descriptions for <Rd> identify the encodings where the PC is permitted as the destination register. ARM deprecates any use of these encodings. However, when the destination register is the PC:

- The ORR variant of the instruction is an interworking branch, see Pseudocode description of operations on the AArch32 general-purpose registers and the PC.
- The ORRS variant of the instruction performs an exception return without the use of the stack. In this case:
  - The PE branches to the address written to the PC, and restores *PSTATE* from SPSR\_<urrent\_mode>.
  - The PE checks SPSR <current mode> for an illegal return event. See *Illegal return events from AArch32 state*.
  - The instruction is UNDEFINED in Hyp mode.
  - The instruction is CONSTRAINED UNPREDICTABLE in User mode and System mode.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 3 | 1 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|---|---|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|-----|-----|---|---|---|---|---|
|   |   | != 1 | 1111 |    | 0  | 0  | 1  | 1  | 1  | 0  | 0  | S  |    | R  | n  |    |    | R  | d  |    |    |    |   |   |   | imn | n12 |   |   |   |   |   |
|   |   | СО   | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |     |     |   |   |   |   |   |

## ORR (S == 0)

```
ORR{<c>}{<q>} {<Rd>,} <Rn>, #<const>
```

#### ORRS (S == 1)

```
ORRS{<c>}{<q>} {<Rd>,} <Rn>, #<const>

d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); setflags = (S == '1');
(imm32, carry) = <u>A32ExpandImm_C</u>(imm12, PSTATE.C);
```

#### T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2    | 1    | 0 | 15 | 14 | 13  | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|------|------|---|----|----|-----|----|----|----|---|---|---|---|---|----|----|---|---|---|
| 1  | 1  | 1  | 1  | 0  | i  | 0 | 0 | 0 | 1 | 0 | S |   | != 1 | 1111 |   | 0  | i  | mm: | 3  |    | R  | d |   |   |   |   | im | m8 |   |   |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   |      |      |   |    |    |     |    |    |    |   |   |   |   |   |    |    |   |   |   |

Rn

### ORR(S == 0)

```
ORR{<c>}{<q>} {<Rd>,} <Rn>, #<const>
```

#### ORRS (S == 1)

```
ORRS{<c>}{<q>} {<Rd>,} <Rn>, #<const>

if Rn == '1111' then SEE "MOV (immediate)";
d = UInt(Rd); n = UInt(Rn); setflags = (S == '1');
(imm32, carry) = T32ExpandImm C(i:imm3:imm8, PSTATE.C);
if d == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

#### **Assembler Symbols**

- <c> See Standard assembler syntax fields.
- <q> See Standard assembler syntax fields

<Rd>

For encoding A1: is the general-purpose destination register, encoded in the "Rd" field. If omitted, this register is the same as <Rn>. Arm deprecates using the PC as the destination register, but if the PC is used:

- For the ORR variant, the instruction is a branch to the address calculated by the operation. This is an interworking branch, see *Pseudocode description of operations on the AArch32 general-purpose registers and the PC*.
- For the ORRS variant, the instruction performs an exception return, that restores *PSTATE* from SPSR <current mode>.

For encoding T1: is the general-purpose destination register, encoded in the "Rd" field. If omitted, this register is the same as <Rn>.

<Rn>

For encoding A1: is the general-purpose source register, encoded in the "Rn" field. The PC can be used, but this is deprecated.

For encoding T1: is the general-purpose source register, encoded in the "Rn" field.

<const>

For encoding A1: an immediate value. See *Modified immediate constants in A32 instructions* for the range of values.

For encoding T1: an immediate value. See *Modified immediate constants in T32 instructions* for the range of values.

### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    result = R[n] OR imm32;
    if d == 15 then
                             // Can only occur for A32 encoding
        if setflags then
            ALUExceptionReturn(result);
        else
            ALUWritePC(result);
    else
        R[d] = result;
        if setflags then
            PSTATE.N = result<31>;
            PSTATE.Z = IsZeroBit(result);
            PSTATE.C = carry;
            // PSTATE.V unchanged
```

### **Operational information**

If CPSR.DIT is 1 and this instruction does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - $\circ~$  The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

## **ORR, ORRS (register)**

Bitwise OR (register) performs a bitwise (inclusive) OR of a register value and an optionally-shifted register value, and writes the result to the destination register.

If the destination register is not the PC, the ORRS variant of the instruction updates the condition flags based on the result.

The field descriptions for <Rd> identify the encodings where the PC is permitted as the destination register. ARM deprecates any use of these encodings. However, when the destination register is the PC:

- The ORR variant of the instruction is an interworking branch, see Pseudocode description of operations on the AArch32 general-purpose registers and the PC.
- The ORRS variant of the instruction performs an exception return without the use of the stack. In this case:
  - The PE branches to the address written to the PC, and restores *PSTATE* from SPSR <current mode>.
  - The PE checks SPSR\_<current\_mode> for an illegal return event. See *Illegal return events from AArch32 state*.
  - The instruction is UNDEFINED in Hyp mode.
  - The instruction is CONSTRAINED UNPREDICTABLE in User mode and System mode.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$  and  $\underline{T2}$ ).

#### **A1**

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13  | 12 | 11 | 10 | 9   | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|-----|---|---|-----|-----|---|---|---|---|---|
|    | != 1 | 1111 |    | 0  | 0  | 0  | 1  | 1  | 0  | 0  | S  |    | R  | n  |    |    | R  | ld. |    |    | ir | nm! | 5 |   | sty | /ре | 0 |   | R | m |   |
|    | CC   | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |    |    |    |     |   |   |     |     |   |   |   |   | _ |

ORR, rotate right with extend (S == 0 && imm5 == 00000 && stype == 11)

```
ORR{\langle c \rangle}{\langle q \rangle} {\langle Rd \rangle, \rangle \langle Rn \rangle, \langle Rm \rangle, RRX}
```

ORR, shift or rotate by value (S == 0 && !(imm5 == 00000 && stype == 11))

```
ORR{<c>}{<q>} {<Rd>,} <Rn>, <Rm> {, <shift> #<amount>}
```

ORRS, rotate right with extend (S == 1 && imm5 == 00000 && stype == 11)

```
ORRS{<c>}{<q>} {<Rd>,} <Rn>, <Rm>, RRX
```

ORRS, shift or rotate by value (S == 1 && !(imm5 == 00000 && stype == 11))

ORRS{<c>}{<q>} {<Rd>,} <Rn>, <Rm> {, <shift> #<amount>}

#### T1

```
15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
0 1 0 0 0 1 1 0 0 Rm Rdn
```

T1

```
ORR<c>{<q>} {<Rdn>,} <Rdn>, <Rm> // (Inside IT block)

ORRS{<q>} {<Rdn>,} <Rdn>, <Rm> // (Outside IT block)

d = UInt(Rdn); n = UInt(Rdn); m = UInt(Rm); setflags = !InITBlock();
(shift t, shift n) = (SRType LSL, 0);
```

**T2** 

| 15 | 14 | 4 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2    | 1    | 0 | 15  | 14 | 13  | 12 | 11 | 10 | 9 | 8 | 7  | 6  | 5   | 4  | 3 | 2 | 1 | 0 |
|----|----|------|----|----|----|---|---|---|---|---|---|---|------|------|---|-----|----|-----|----|----|----|---|---|----|----|-----|----|---|---|---|---|
| 1  | 1  | 1    | 0  | 1  | 0  | 1 | 0 | 0 | 1 | 0 | S |   | != 1 | 1111 |   | (0) | i  | mm: | 3  |    | R  | d |   | im | m2 | sty | ре |   | R | m |   |

Rn

ORR, rotate right with extend (S == 0 && imm3 == 000 && imm2 == 00 && stype == 11)

```
ORR{\langle c \rangle}{\langle q \rangle} {\langle Rd \rangle, \rangle \langle Rn \rangle, \langle Rm \rangle, RRX}
```

ORR, shift or rotate by value (S == 0 && !(imm3 == 000 && imm2 == 00 && stype == 11))

```
 \label{eq:condition} $$\operatorname{CPR}(x) < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*, < \mathbb{R}^*,
```

ORRS, rotate right with extend (S == 1 && imm3 == 000 && imm2 == 00 && stype == 11)

```
ORRS{\langle c \rangle}{\langle q \rangle} {\langle Rd \rangle}, {\langle Rn \rangle}, {\langle Rm \rangle}, RRX
```

ORRS, shift or rotate by value (S == 1 && !(imm3 == 000 && imm2 == 00 && stype == 11))

```
ORRS.W {<Rd>, } <Rn>, <Rm> // (Outside IT block, and <Rd>, <Rn>, <Rm> can be represented in T1)

ORRS{<c>}{<q>} {<Rd>, } <Rn>, <Rm> {, <shift> #<amount>}

if Rn == '1111' then SEE "Related encodings";

d = UInt(Rd); n = UInt(Rn); m = UInt(Rm); setflags = (S == '1');
(shift_t, shift_n) = DecodeImmShift(stype, imm3:imm2);
if d == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

Related encodings: Data-processing (shifted register)

### **Assembler Symbols**

<Rn>

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<Rdn> Is the first general-purpose source register and the destination register, encoded in the "Rdn" field.

<Rd> For encoding A1: is the general-purpose destination register, encoded in the "Rd" field. If omitted, this register is the same as <Rn>. Arm deprecates using the PC as the destination register, but if the PC is used:

- For the ORR variant, the instruction is a branch to the address calculated by the operation. This is an interworking branch, see *Pseudocode description of operations on the AArch32 general-purpose registers and the PC*.
- For the ORRS variant, the instruction performs an exception return, that restores *PSTATE* from SPSR <current mode>.

For encoding T2: is the general-purpose destination register, encoded in the "Rd" field. If omitted, this register is the same as <Rn>.

For encoding A1: is the first general-purpose source register, encoded in the "Rn" field. The PC can be used, but this is deprecated.

For encoding T2: is the first general-purpose source register, encoded in the "Rn" field.

<Rm> For encoding A1: is the second general-purpose source register, encoded in the "Rm" field. The PC can be used, but this is deprecated.

For encoding T1 and T2: is the second general-purpose source register, encoded in the "Rm" field.

<shift> Is the type of shift to be applied to the second source register, encoded in "stype":

| stype | <shift></shift> |
|-------|-----------------|
| 00    | LSL             |
| 01    | LSR             |
| 10    | ASR             |
| 11    | ROR             |

<amount>

For encoding A1: is the shift amount, in the range 1 to 31 (when <shift> = LSL or ROR) or 1 to 32 (when <shift> = LSR or ASR), encoded in the "imm5" field as <amount> modulo 32.

For encoding T2: is the shift amount, in the range 1 to 31 (when <shift> = LSL or ROR) or 1 to 32 (when <shift> = LSR or ASR), encoded in the "imm3:imm2" field as <amount> modulo 32.

In T32 assembly:

- Outside an IT block, if ORRS <Rd>, <Rn>, <Rd> is written with <Rd> and <Rn> both in the range R0-R7, it is assembled using encoding T1 as though ORRS <Rd>, <Rn> had been written.
- Inside an IT block, if ORR<c> <Rd>, <Rn>, <Rd> is written with <Rd> and <Rn> both in the range R0-R7, it is assembled using encoding T1 as though ORR<c> <Rd>, <Rn> had been written.

To prevent either of these happening, use the .W qualifier.

#### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    (shifted, carry) = Shift C(R[m], shift_t, shift_n, PSTATE.C);
    result = R[n] OR shifted;
    if d == 15 then
                              // Can only occur for A32 encoding
        if setflags then
            ALUExceptionReturn(result);
        else
            ALUWritePC (result);
    else
        R[d] = result;
        if setflags then
            PSTATE.N = result<31>;
            PSTATE.Z = <u>IsZeroBit</u>(result);
            PSTATE.C = carry;
            // PSTATE.V unchanged
```

## Operational information

If CPSR.DIT is 1 and this instruction does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

## ORR, ORRS (register-shifted register)

Bitwise OR (register-shifted register) performs a bitwise (inclusive) OR of a register value and a register-shifted register value, and writes the result to the destination register. It can optionally update the condition flags based on the result.

#### **A1**

| 31 3 | 0 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|------|--------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|-----|-----|---|---|---|---|---|
| !=   | = 1111 |    | 0  | 0  | 0  | 1  | 1  | 0  | 0  | S  |    | R  | 'n |    |    | R  | ld |    |    | R  | S |   | 0 | sty | /ре | 1 |   | R | m |   |
| -    | cond   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |     |     |   |   |   |   |   |

## Flag setting (S == 1)

```
ORRS{\langle c \rangle}{\langle q \rangle} {\langle Rd \rangle, \rangle \langle Rn \rangle, \langle Rm \rangle, \langle shift \rangle \langle Rs \rangle}
```

### Not flag setting (S == 0)

```
ORR{<c>}{<q>} {<Rd>,} <Rn>, <Rm>, <shift> <Rs>

d = <u>UInt</u>(Rd);  n = <u>UInt</u>(Rn);  m = <u>UInt</u>(Rm);  s = <u>UInt</u>(Rs);
setflags = (S == '1');  shift_t = <u>DecodeRegShift</u>(stype);
if d == 15 || n == 15 || s == 15 then UNPREDICTABLE;
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

| <c></c>   | See Standard assembler syntax fields.                                    |
|-----------|--------------------------------------------------------------------------|
| <q></q>   | See Standard assembler syntax fields.                                    |
| <rd></rd> | Is the general-purpose destination register, encoded in the "Rd" field.  |
| <rn></rn> | Is the first general-purpose source register, encoded in the "Rn" field. |

<Rm> Is the second general-purpose source register, encoded in the "Rm" field.

<shift> Is the type of shift to be applied to the second source register, encoded in "stype":

| stype | <shift></shift> |
|-------|-----------------|
| 0.0   | LSL             |
| 01    | LSR             |
| 10    | ASR             |
| 11    | ROR             |

Is the general-purpose source register holding a shift amount in its bottom 8 bits, encoded in the "Rs" field.

#### Operation

<Rs>

```
if ConditionPassed() then
    EncodingSpecificOperations();
    shift_n = UInt(R[s]<7:0>);
    (shifted, carry) = Shift_C(R[m], shift_t, shift_n, PSTATE.C);
    result = R[n] OR shifted;
    R[d] = result;
    if setflags then
        PSTATE.N = result<31>;
        PSTATE.Z = IsZeroBit(result);
        PSTATE.C = carry;
        // PSTATE.V unchanged
```

### **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
- The values of the data supplied in any of its registers.
   The values of the NZCV flags.
   The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

## PKHBT, PKHTB

Pack Halfword combines one halfword of its first operand with the other halfword of its shifted second operand.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

|   | 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8 | 7 | 6  | 5 | 4 | 3 | 2 | 1 | 0 |
|---|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|---|---|----|---|---|---|---|---|---|
|   |    | != 1 | 111 |    | 0  | 1  | 1  | 0  | 1  | 0  | 0  | 0  |    | R  | n  |    |    | R  | .d |    |    | ir | nm! | 5 |   | tb | 0 | 1 |   | R | m |   |
| Ī |    | СО   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |   |   |    |   |   |   |   |   |   |

## PKHBT (tb == 0)

```
PKHBT{<c>}{<q>} {<Rd>,} {<Rn>, {Rm> {, LSL #<imm>}}}
```

### **PKHTB** (tb == 1)

```
PKHTB{<c>}{<q>} {<Rd>,} <Rn>, <Rm> {, ASR #<imm>}

d = UInt(Rd); n = UInt(Rn); m = UInt(Rm); tbform = (tb == '1');
(shift_t, shift_n) = DecodeImmShift(tb:'0', imm5);
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE;
```

### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7     | 6  | 5  | 4 | 3 | 2 | 1 | 0_ |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|-----|----|----|----|----|----|---|---|-------|----|----|---|---|---|---|----|
| 1  | 1  | 1  | 0  | 1  | 0  | 1 | 0 | 1 | 1 | 0 | 0 |   | F | ≀n |   | (0) | i  | mm | 3  |    | R  | d |   | l imi | m2 | tb | 0 |   | R | m |    |
|    |    |    |    |    |    |   |   |   |   |   | S |   |   |    |   |     |    |    |    |    |    |   |   |       |    |    | Т |   |   |   |    |

## **PKHBT** (tb == 0)

```
PKHBT\{<c>\}\{<q>\} \ \{<Rd>,\} <Rn>, <Rm> \ \{, \ LSL \ \#<imm>\} \ // \ (tbform == FALSE)
```

### **PKHTB** (tb == 1)

```
PKHTB{<c>}{<q>} {<Rd>,} <Rn>, <Rm> {, ASR #<imm>} // (tbform == TRUE)

if S == '1' || T == '1' then UNDEFINED;

d = UInt(Rd); n = UInt(Rn); m = UInt(Rm); tbform = (tb == '1');
(shift_t, shift_n) = DecodeImmShift(tb:'0', imm3:imm2);
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

## **Assembler Symbols**

| <c></c>     | See Standard assembler syntax fields.                                                                         |
|-------------|---------------------------------------------------------------------------------------------------------------|
| <q></q>     | See Standard assembler syntax fields.                                                                         |
| <rd></rd>   | Is the general-purpose destination register, encoded in the "Rd" field.                                       |
| <rn></rn>   | Is the first general-purpose source register, encoded in the "Rn" field.                                      |
| <rm></rm>   | Is the second general-purpose source register, encoded in the "Rm" field.                                     |
| <imm></imm> | For encoding A1: the shift to apply to the value read from <rm>, encoded in the "imm5" field. Is one of:</rm> |
|             | omitted                                                                                                       |
|             | No shift, encoded as 0b00000.                                                                                 |

#### 1-31

Left shift by specified number of bits, encoded as a binary number.

For encoding A1: the shift to apply to the value read from <Rm>, encoded in the "imm5" field. Is one of:

#### omitted

Instruction is a pseudo-instruction and is assembled as though PKHBT  $\{ <c > \} \{ <q > \} <Rd >$ , <Rm>, <Rn> had been written.

#### 1-32

Arithmetic right shift by specified number of bits. A shift by 32 bits is encoded as 0b00000. Other shift amounts are encoded as binary numbers.

An assembler can permit <imm> = 0 to mean the same thing as omitting the shift, but this is not standard UAL and must not be used for disassembly.

For encoding T1: the shift to apply to the value read from <Rm>, encoded in the "imm3:imm2" field.

For PKHBT, it is one of:

#### omitted

No shift, encoded as 0b00000.

#### 1-31

Left shift by specified number of bits, encoded as a binary number.

For PKHTB, it is one of:

#### omitted

Instruction is a pseudo-instruction and is assembled as though PKHBT  $\{<c>\}$   $\{<q>\}$  <Rd>, <Rm>, <Rn> had been written.

#### 1-32

Arithmetic right shift by specified number of bits. A shift by 32 bits is encoded as 0b00000. Other shift amounts are encoded as binary numbers.

An assembler can permit <imm> = 0 to mean the same thing as omitting the shift, but this is not standard UAL and must not be used for disassembly.

#### Operation

```
if \underline{\text{ConditionPassed}}() then \underline{\text{EncodingSpecificOperations}()}; operand2 = \underline{\text{Shift}}(\underline{R}[m], \text{ shift_t, shift_n, PSTATE.C}); // PSTATE.C ignored \underline{R}[d]<15:0>= if tbform then operand2<15:0> else \underline{R}[n]<15:0>; \underline{R}[d]<31:16>= if tbform then \underline{R}[n]<31:16> else operand2<31:16>;
```

#### **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

## PLD, PLDW (immediate)

Preload Data (immediate) signals the memory system that data memory accesses from a specified address are likely in the near future. The memory system can respond by taking actions that are expected to speed up the memory accesses when they do occur, such as preloading the cache line containing the specified address into the data cache.

The PLD instruction signals that the likely memory access is a read, and the PLDW instruction signals that it is a write.

The effect of a PLD or PLDW instruction is IMPLEMENTATION DEFINED. For more information, see *Preloading caches*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$  and  $\underline{T2}$ ).

### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18   | 17   | 16 | 15  | 14  | 13  | 12  | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|------|------|----|-----|-----|-----|-----|----|----|---|---|---|-----|-----|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 1  | 0  | 1  | J  | R  | 0  | 1  |    | != 1 | 1111 |    | (1) | (1) | (1) | (1) |    |    |   |   |   | imn | n12 |   |   |   |   |   |

Rn

#### Preload read (R == 1)

```
PLD\{<c>\}\{<q>\} [<Rn> {, \#\{+/-\}<imm>\}]
```

#### Preload write (R == 0)

```
PLDW{<c>}{<q>} [<Rn> {, #{+/-}<imm>}]

if Rn == '1111' then SEE "PLD (literal)";
n = <u>UInt</u>(Rn); imm32 = <u>ZeroExtend</u>(imm12, 32); add = (U == '1'); is_pldw = (R == '0');
```

### **T1**

| 1 1 1 1 0 0 0 1 0 W 1 != 1111 1 1 1 1 imm12 | _1: | ) | 14 | 13 | 12 | 11 | 10 | 9 | 8 |   | 6    | 5 | 4 | 3 | 2    | 1 | U | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | - / | 6   | 5   | 4 | 3 | 2 | 1 | 0_ |
|---------------------------------------------|-----|---|----|----|----|----|----|---|---|---|------|---|---|---|------|---|---|----|----|----|----|----|----|---|---|-----|-----|-----|---|---|---|---|----|
|                                             | 1   |   | 1  | 1  | 1  | 1  | 0  | 0 | 0 | 1 | l () | W | 1 |   | != 1 |   |   | 1  | 1  | 1  | 1  |    |    |   |   |     | imn | n12 |   |   |   |   |    |

Rn

### Preload read (W == 0)

```
PLD\{<c>\}\{<q>\}[<Rn> \{, #\{+\}<imm>\}]
```

### Preload write (W == 1)

```
PLDW{<c>}{<q>} [<Rn> {, #{+}<imm>}]

if Rn == '1111' then SEE "PLD (literal)";

n = <u>UInt</u>(Rn); imm32 = <u>ZeroExtend</u>(imm12, 32); add = TRUE; is_pldw = (W == '1');
```

### **T2**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2    | 1    | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1_ | 0_ |
|----|----|----|----|----|----|---|---|---|---|---|---|---|------|------|---|----|----|----|----|----|----|---|---|---|---|---|----|----|---|----|----|
| 1  | 1  | 1  | 1  | 1  | 0  | 0 | 0 | 0 | 0 | W | 1 |   | != 1 | 1111 |   | 1  | 1  | 1  | 1  | 1  | 1  | 0 | 0 |   |   |   | im | m8 |   |    |    |

Rn

#### Preload read (W == 0)

```
PLD\{<c>\}\{<q>\} [<Rn> {, #-<imm>}]
```

### Preload write (W == 1)

```
PLDW{<c>}{<q>} [<Rn> {, #-<imm>}]

if Rn == '1111' then SEE "PLD (literal)";

n = <u>UInt(Rn)</u>; imm32 = <u>ZeroExtend(imm8, 32)</u>; add = FALSE; is_pldw = (W == '1');
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

## **Assembler Symbols**

<c> For encoding A1: see Standard assembler syntax fields. Must be AL or omitted.

For encoding T1 and T2: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<Rn> Is the general-purpose base register, encoded in the "Rn" field. If the PC is used, see *PLD (literal)*.

Specifies the offset is added to or subtracted from the base register, defaulting to + if omitted and encoded in "U":

| U | +/- |
|---|-----|
| 0 | -   |
| 1 | +   |

Specifies the offset is added to the base register.

For encoding A1: is the optional 12-bit unsigned immediate byte offset, in the range 0 to 4095, defaulting to 0 and encoded in the "imm12" field.

For encoding T1: is an optional 12-bit unsigned immediate byte offset, in the range 0 to 4095, defaulting to 0 and encoded in the

For encoding T2: is an 8-bit unsigned immediate byte offset, in the range 0 to 255, defaulting to 0 if omitted, and encoded in the "imm8" field.

### Operation

+/-

<imm>

```
if ConditionPassed() then
    EncodingSpecificOperations();
    address = if add then (R[n] + imm32) else (R[n] - imm32);
    if is_pldw then
        Hint_PreloadDataForWrite(address);
    else
        Hint_PreloadData(address);
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

## PLD (literal)

Preload Data (literal) signals the memory system that data memory accesses from a specified address are likely in the near future. The memory system can respond by taking actions that are expected to speed up the memory accesses when they do occur, such as preloading the cache line containing the specified address into the data cache.

The effect of a PLD instruction is IMPLEMENTATION DEFINED. For more information, see *Preloading caches*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22  | 21 | 20 | 19 | 18 | 17 | 16 | 15  | 14  | 13  | 12  | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|-----|-----|-----|-----|----|----|---|---|---|-----|-----|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 1  | 0  | 1  | U  | (1) | 0  | 1  | 1  | 1  | 1  | 1  | (1) | (1) | (1) | (1) |    |    |   |   |   | imr | n12 |   |   |   |   |   |

#### Α1

```
PLD{<c>}{<q>} <label> // (Normal form)

PLD{<c>}{<q>} [PC, #{+/-}<imm>] // (Alternative form)

imm32 = ZeroExtend(imm12, 32); add = (U == '1');
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5   | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11                                   | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|-----|---|---|---|---|---|----|----|----|----|--------------------------------------|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 0 | 0 | U | 0 | (0) | 1 | 1 | 1 | 1 | 1 | 1  | 1  | 1  | 1  | 2 11 10 9 8 7 6 5 4 3 2 1 0<br>imm12 |    |   |   |   |   |   |   |   |   |   |   |

#### T1

+/-

```
PLD{<c>}{<q>} <label> // (Preferred syntax)

PLD{<c>}{<q>} [PC, #{+/-}<imm>] // (Alternative syntax)

imm32 = ZeroExtend(imm12, 32); add = (U == '1');
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

<c> For encoding A1: see *Standard assembler syntax fields*. Must be AL or omitted.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<label> The label of the literal data item that is likely to be accessed in the near future. The assembler calculates the required value of the offset from the Align(PC, 4) value of the instruction to this label. The offset must be in the range –4095 to 4095.

If the offset is zero or positive, imm32 is equal to the offset and add == TRUE.

If the offset is negative, imm32 is equal to minus the offset and add == FALSE.

Specifies the offset is added to or subtracted from the base register, defaulting to + if omitted and encoded in "U":

| U | +/- |
|---|-----|
| 0 | -   |
| 1 | +   |

<imm> For encoding A1: is the 12-bit unsigned immediate byte offset, in the range 0 to 4095, encoded in the "imm12" field.

For encoding T1: is a 12-bit unsigned immediate byte offset, in the range 0 to 4095, encoded in the "imm12" field.

The alternative syntax permits the addition or subtraction of the offset and the immediate offset to be specified separately, including permitting a subtraction of 0 that cannot be specified using the normal syntax. For more information, see *Use of labels in UAL instruction syntax*.

PLD (literal) Page 278

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    address = if add then (Align(PC,4) + imm32) else (Align(PC,4) - imm32);
    Hint PreloadData(address);
```

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

PLD (literal) Page 279

## PLD, PLDW (register)

Preload Data (register) signals the memory system that data memory accesses from a specified address are likely in the near future. The memory system can respond by taking actions that are expected to speed up the memory accesses when they do occur, such as preloading the cache line containing the specified address into the data cache.

The PLD instruction signals that the likely memory access is a read, and the PLDW instruction signals that it is a write.

The effect of a PLD or PLDW instruction is IMPLEMENTATION DEFINED. For more information, see *Preloading caches*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15  | 14  | 13  | 12  | 11 | 10 | 9   | 8 | 7 | 6   | 5   | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|----|----|-----|---|---|-----|-----|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 0  | 1  | 1  | 1  | U  | R  | 0  | 1  |    | R  | n  |    | (1) | (1) | (1) | (1) |    | ir | nm: | 5 |   | sty | /ре | 0 |   | Rı | m |   |

Preload read, optional shift or rotate (R == 1 && !(imm5 == 00000 && stype == 11))

```
PLD\{<c>\}\{<q>\} [<Rn>, {+/-}<Rm> {, <shift> #<amount>}]
```

Preload read, rotate right with extend (R == 1 && imm5 == 00000 && stype == 11)

```
PLD\{<c>\}\{<q>\} [<Rn>, {+/-}<Rm> , RRX]
```

Preload write, optional shift or rotate (R == 0 && !(imm5 == 00000 && stype == 11))

```
PLDW{<c>}{<q>} [<Rn>, {+/-}<Rm> {, <shift> #<amount>}]
```

Preload write, rotate right with extend (R == 0 && imm5 == 00000 && stype == 11)

```
PLDW{<c>}{<q>} [<Rn>, {+/-}<Rm> , RRX]

n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm); add = (U == '1'); is_pldw = (R == '0');
(shift_t, shift_n) = <u>DecodeImmShift</u>(stype, imm5);
if m == 15 || (n == 15 && is_pldw) then UNPREDICTABLE;
```

### T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2    | 1    | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5  | 4  | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|------|------|---|----|----|----|----|----|----|---|---|---|---|----|----|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 0 | 0 | 0 | 0 | W | 1 |   | != 1 | 1111 |   | 1  | 1  | 1  | 1  | 0  | 0  | 0 | 0 | 0 | 0 | im | m2 |   | R | m |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   | F    | n    |   |    |    |    |    |    |    |   |   |   |   |    |    |   |   |   |   |

Preload read (W == 0)

```
PLD\{<c>\}\{<q>\} [<Rn>, {+}<Rm> {, LSL #<amount>}]
```

Preload write (W == 1)

```
PLDW{<c>}{<q>} [<Rn>, {+}<Rm> {, LSL #<amount>}]

if Rn == '1111' then SEE "PLD (literal)";

n = <u>UInt(Rn)</u>; m = <u>UInt(Rm)</u>; add = TRUE; is_pldw = (W == '1');
(shift_t, shift_n) = (<u>SRType_LSL</u>, <u>UInt(imm2)</u>);
if m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

<c> For encoding A1: see Standard assembler syntax fields. <c> must be AL or omitted.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<Rn> For encoding A1: is the general-purpose base register, encoded in the "Rn" field. The PC can be used.

For encoding T1: is the general-purpose base register, encoded in the "Rn" field.

Specifies the index register is added to or subtracted from the base register, defaulting to + if omitted and encoded in "U":

| U | +/- |
|---|-----|
| 0 | -   |
| 1 | +   |

+ Specifies the index register is added to the base register.

<Rm> Is the general-purpose index register, encoded in the "Rm" field.

<shift> Is the type of shift to be applied to the index register, encoded in "stype":

| stype | <shift></shift> |
|-------|-----------------|
| 00    | LSL             |
| 01    | LSR             |
| 10    | ASR             |
| 11    | ROR             |

<amount>

+/-

For encoding A1: is the shift amount, in the range 1 to 31 (when <shift> = LSL or ROR) or 1 to 32 (when <shift> = LSR or ASR) encoded in the "imm5" field as <amount> modulo 32.

For encoding T1: is the shift amount, in the range 0 to 3, defaulting to 0 and encoded in the "imm2" field.

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    offset = Shift(R[m], shift_t, shift_n, PSTATE.C);
    address = if add then (R[n] + offset) else (R[n] - offset);
    if is_pldw then
        Hint_PreloadDataForWrite(address);
    else
        Hint_PreloadData(address);
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5 ; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

## PLI (immediate, literal)

Preload Instruction signals the memory system that instruction memory accesses from a specified address are likely in the near future. The memory system can respond by taking actions that are expected to speed up the memory accesses when they do occur, such as pre-loading the cache line containing the specified address into the instruction cache.

The effect of a PLI instruction is IMPLEMENTATION DEFINED. For more information, see *Preloading caches*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1, T2 and T3).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15  | 14  | 13  | 12  | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|----|----|---|---|---|-----|-----|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 1  | 0  | 0  | U  | 1  | 0  | 1  |    | R  | n  |    | (1) | (1) | (1) | (1) |    |    |   |   |   | imn | n12 |   |   |   |   |   |

#### **A**1

```
PLI{<c>}{<q>} [<Rn> {, #{+/-}<imm>}]

PLI{<c>}{<q>} <label> // (Normal form)

PLI{<c>}{<q>} [PC, #{+/-}<imm>] // (Alternative form)

n = UInt(Rn); imm32 = ZeroExtend(imm12, 32); add = (U == '1');
```

#### T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2    | 1   | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0_ |
|----|----|----|----|----|----|---|---|---|---|---|---|---|------|-----|---|----|----|----|----|----|----|---|---|---|-----|-----|---|---|---|---|----|
| 1  | 1  | 1  | 1  | 1  | 0  | 0 | 1 | 1 | 0 | 0 | 1 |   | != 1 | 111 |   | 1  | 1  | 1  | 1  |    |    |   |   |   | imn | n12 |   |   |   |   |    |

Rn

#### **T1**

```
PLI{<c>}{<q>} [<Rn> {, #{+}<imm>}]

if Rn == '1111' then SEE "encoding T3";
n = <u>UInt</u>(Rn); imm32 = <u>ZeroExtend</u>(imm12, 32); add = TRUE;
```

### **T2**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2    | 1   | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|------|-----|---|----|----|----|----|----|----|---|---|---|---|---|----|----|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 0 | 1 | 0 | 0 | 0 | 1 |   | != 1 | 111 |   | 1  | 1  | 1  | 1  | 1  | 1  | 0 | 0 |   |   |   | im | m8 |   |   |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   | R    | n   |   |    |    |    |    |    |    |   |   |   |   |   |    |    |   |   |   |

**T2** 

```
PLI{<c>}{<q>} [<Rn> {, #-<imm>}]

if Rn == '1111' then SEE "encoding T3";
n = UInt(Rn); imm32 = ZeroExtend(imm8, 32); add = FALSE;
```

### Т3

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|---|---|---|-----|-----|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 0 | 1 | C | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1  | 1  | 1  | 1  |    |    |   |   |   | imn | n12 |   |   |   |   |   |

```
PLI{<c>}{<q>} <label> // (Preferred syntax)

PLI{<c>}{<q>} [PC, #{+/-}<imm>] // (Alternative syntax)

n = 15; imm32 = ZeroExtend(imm12, 32); add = (U == '1');
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

<c> For encoding A1: see *Standard assembler syntax fields*. Must be AL or omitted.

For encoding T1, T2 and T3: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<label> The label of the instruction that is likely to be accessed in the near future. The assembler calculates the required value of the offset from the Align(PC, 4) value of the instruction to this label. The offset must be in the range –4095 to 4095.

If the offset is zero or positive, imm32 is equal to the offset and add == TRUE. If the offset is negative, imm32 is equal to minus the offset and add == FALSE.

<Rn> Is the general-purpose base register, encoded in the "Rn" field.

+/- Specifies the offset is added to or subtracted from the base register, defaulting to + if omitted and encoded in "U":

| U | +/- |
|---|-----|
| 0 | -   |
| 1 | +   |

+ Specifies the offset is added to the base register.

<imm> For encoding A1: is the optional 12-bit unsigned immediate byte offset, in the range 0 to 4095, defaulting to 0 and encoded in the "imm12" field.

For encoding T1: is an optional 12-bit unsigned immediate byte offset, in the range 0 to 4095, defaulting to 0 and encoded in the "imm12" field.

For encoding T2: is an 8-bit unsigned immediate byte offset, in the range 0 to 255, defaulting to 0 if omitted, and encoded in the "imm8" field.

For encoding T3: is a 12-bit unsigned immediate byte offset, in the range 0 to 4095, encoded in the "imm12" field.

For the literal forms of the instruction, encoding T3 is used, or Rn is encoded as 0b1111 in encoding A1, to indicate that the PC is the base register. The alternative literal syntax permits the addition or subtraction of the offset and the immediate offset to be specified separately, including permitting a subtraction of 0 that cannot be specified using the normal syntax. For more information, see *Use of labels in UAL instruction syntax*.

#### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    base = if n == 15 then Align(PC,4) else R[n];
    address = if add then (base + imm32) else (base - imm32);
    Hint PreloadInstr(address);
```

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

## PLI (register)

Preload Instruction signals the memory system that instruction memory accesses from a specified address are likely in the near future. The memory system can respond by taking actions that are expected to speed up the memory accesses when they do occur, such as pre-loading the cache line containing the specified address into the instruction cache.

The effect of a PLI instruction is IMPLEMENTATION DEFINED. For more information, see *Preloading caches*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15  | 14  | 13  | 12  | 11 | 10 | 9   | 8 | 7 | 6   | 5   | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|----|----|-----|---|---|-----|-----|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 0  | 1  | 1  | 0  | U  | 1  | 0  | 1  |    | R  | n  |    | (1) | (1) | (1) | (1) |    | ir | nm: | 5 |   | sty | γре | 0 |   | Rı | m |   |

#### Rotate right with extend (imm5 == 00000 && stype == 11)

```
PLI\{<c>\}\{<q>\} [<Rn>, {+/-}<Rm>, RRX]
```

#### Shift or rotate by value (!(imm5 == 00000 && stype == 11))

```
PLI{<c>}{<q>} [<Rn>, {+/-}<Rm> {, <shift> #<amount>}]

n = UInt(Rn); m = UInt(Rm); add = (U == '1');
(shift_t, shift_n) = DecodeImmShift(stype, imm5);
if m == 15 then UNPREDICTABLE;
```

#### **T1**

| 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 1 | 15 14 13 12 | 2 11 10 | 9 8 | 7 6 | 5 4  | 3 2 1 0 |
|-----------------------------------------|-------------|---------|-----|-----|------|---------|
| 1 1 1 1 0 0 1 0 0 0 1 != 1111 1         | 1 1 1 1     | 0 0     | 0 0 | 0 0 | imm2 | Rm      |

Rn

T1

```
PLI(<c>){<q>} [<Rn>, {+}<Rm> {, LSL #<amount>}]

if Rn == '1111' then SEE "PLI (immediate, literal)";

n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm); add = TRUE;
(shift_t, shift_n) = (<u>SRType LSL</u>, <u>UInt</u>(imm2));

if m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

<c> For encoding A1: see Standard assembler syntax fields. <c> must be AL or omitted.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<Rn> Is the general-purpose base register, encoded in the "Rn" field.

+/- Specifies the index register is added to or subtracted from the base register, defaulting to + if omitted and encoded in "U":

| U | +/- |  |  |  |  |  |
|---|-----|--|--|--|--|--|
| 0 | -   |  |  |  |  |  |
| 1 | +   |  |  |  |  |  |

+ Specifies the index register is added to the base register.

<Rm> Is the general-purpose index register, encoded in the "Rm" field.

<shift> Is the type of shift to be applied to the index register, encoded in "stype":

PLI (register) Page 284

| stype | <shift></shift> |  |  |  |  |  |  |
|-------|-----------------|--|--|--|--|--|--|
| 0.0   | LSL             |  |  |  |  |  |  |
| 01    | LSR             |  |  |  |  |  |  |
| 10    | ASR             |  |  |  |  |  |  |
| 11    | ROR             |  |  |  |  |  |  |

<amount>

For encoding A1: is the shift amount, in the range 1 to 31 (when <shift> = LSL or ROR) or 1 to 32 (when <shift> = LSR or ASR) encoded in the "imm5" field as <amount> modulo 32.

For encoding T1: is the shift amount, in the range 0 to 3, defaulting to 0 and encoded in the "imm2" field.

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    offset = Shift(R[m], shift_t, shift_n, PSTATE.C);
    address = if add then (R[n] + offset) else (R[n] - offset);
    Hint_PreloadInstr(address);
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

PLI (register) Page 285

#### POP

Pop Multiple Registers from Stack loads multiple general-purpose registers from the stack, loading from consecutive memory locations starting at the address in SP, and updates SP to point just above the loaded data.

The lowest-numbered register is loaded from the lowest memory address, through to the highest-numbered register from the highest memory address. See also *Encoding of lists of general-purpose registers and the PC*.

The registers loaded can include the PC, causing a branch to a loaded address. This is an interworking branch, see *Pseudocode description of operations on the AArch32 general-purpose registers and the PC*.

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7             | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---------------|---|---|---|---|---|---|---|
| 1  | 0  | 1  | 1  | 1  | 1  | 0 | Р | register_list |   |   |   |   |   |   |   |

#### T1

#### **CONSTRAINED UNPREDICTABLE behavior**

If BitCount (registers) < 1, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction targets an unspecified set of registers. These registers might include R15. If the instruction specifies writeback, the
  modification to the base address on writeback might differ from the number of registers loaded.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

<c> See Standard assembler syntax fields

<q> See Standard assembler syntax fields.

<registers> Is a list of one or more registers to be loaded, separated by commas and surrounded by { and }.

The registers in the list must be in the range R0-R7, encoded in the "register\_list" field, and can optionally include the PC. If the PC is in the list, the "P" field is set to 1, otherwise this field defaults to 0.

If the PC is in the list, the instruction must be either outside any IT block, or the last instruction in an IT block.

POP Page 286

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    address = SP;
    for i = 0 to 14
         if registers<i> == '1' then
             \underline{R}[i] = if UnalignedAllowed then <math>\underline{MemU}[address, 4] else \underline{MemA}[address, 4];
             address = address + 4;
    if registers<15> == '1' then
        if UnalignedAllowed then
             if address<1:0> == '00' then
                  LoadWritePC(MemU[address, 4]);
             else
                  UNPREDICTABLE;
         else
             LoadWritePC (MemA [address, 4]);
    if registers<13> == '0' then SP = SP + 4*BitCount(registers);
    if registers<13> == '1' then \underline{SP} = bits(32) UNKNOWN;
```

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

POP Page 287

### **PSSBB**

Physical Speculative Store Bypass Barrier is a memory barrier which prevents speculative loads from bypassing earlier stores to the same physical address

The semantics of the Physical Speculative Store Bypass Barrier are:

- When a load to a location appears in program order after the PSSBB, then the load does not speculatively read an entry earlier in the coherence order for that location than the entry generated by the latest store satisfying all of the following conditions:
  - The store is to the same location as the load.
  - The store appears in program order before the PSSBB.
- When a load to a location appears in program order before the PSSBB, then the load does not speculatively read data from any store satisfying all of the following conditions:
  - The store is to the same location as the load.
  - The store appears in program order after the PSSBB.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

|   | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19  | 18  | 17  | 16  | 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1_ | 0 |
|---|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|---|---|---|---|---|---|----|---|
| Γ | 1  | 1  | 1  | 1  | 0  | 1  | 0  | 1  | 0  | 1  | 1  | 1  | (1) | (1) | (1) | (1) | (1) | (1) | (1) | (1) | (0) | (0) | (0) | (0) | 0 | 1 | 0 | 0 | 0 | 1 | 0  | 0 |

#### **A1**

```
PSSBB{<q>}
// No additional decoding required
```

#### **T1**

**T1** 

| 15 |   |   |   |   |   | _ |   |   |   |   |   |     |     |     |     |   |   |     |   |     |     |     |     |   |   |   |   |   |   |   |   |
|----|---|---|---|---|---|---|---|---|---|---|---|-----|-----|-----|-----|---|---|-----|---|-----|-----|-----|-----|---|---|---|---|---|---|---|---|
| 1  | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | (1) | (1) | (1) | (1) | 1 | 0 | (0) | 0 | (1) | (1) | (1) | (1) | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 |

```
PSSBB{<q>}
if InITBlock() then UNPREDICTABLE;
```

#### **Assembler Symbols**

<q> See Standard assembler syntax fields.

### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    SpeculativeStoreBypassBarrierToPA();
```

 $In ternal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ time stamp:\ 2019-03-28T07:59$ 

 $Copyright \\ @ 2010-2019 \\ Arm \\ Limited \\ or \\ its \\ affiliates. \\ All \\ rights \\ reserved. \\ This \\ document \\ is \\ Non-Confidential. \\ All \\ rights \\ reserved. \\ This \\ document \\ is \\ Non-Confidential. \\ All \\ rights \\ reserved. \\ This \\ document \\ is \\ Non-Confidential. \\ All \\ rights \\ reserved. \\ This \\ document \\ is \\ Non-Confidential. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\$ 

PSSBB Page 288

#### **PUSH**

Push Multiple Registers to Stack stores multiple general-purpose registers to the stack, storing to consecutive memory locations ending just below the address in SP, and updates SP to point to the start of the stored data.

The lowest-numbered register is stored to the lowest memory address, through to the highest-numbered register to the highest memory address. See also Encoding of lists of general-purpose registers and the PC.

#### **T1**

| 15 |   |   |   |   |   |   |   | <br>6 | 5  | 4    | 3    | 2   | 1 | 0 |
|----|---|---|---|---|---|---|---|-------|----|------|------|-----|---|---|
| 1  | 0 | 1 | 1 | 0 | 1 | 0 | М |       | re | gist | er I | ist |   |   |

#### **T1**

```
PUSH{<c>}{<q>} <registers> // (Preferred syntax)
STMDB{<c>}{<q>} SP!, <registers> // (Alternate syntax)
registers = '0':M:'000000':register list; UnalignedAllowed = FALSE;
if BitCount(registers) < 1 then UNPREDICTABLE;</pre>
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If BitCount (registers) < 1, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction targets an unspecified set of registers. These registers might include R15. If the instruction specifies writeback, the modification to the base address on writeback might differ from the number of registers loaded.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see Architectural Constraints on UNPREDICTABLE behaviors.

## **Assembler Symbols**

See Standard assembler syntax fields. <c>

See Standard assembler syntax fields.

<registers> Is a list of one or more registers to be stored, separated by commas and surrounded by { and }.

> The registers in the list must be in the range R0-R7, encoded in the "register\_list" field, and can optionally include the LR. If the LR is in the list, the "M" field is set to 1, otherwise this field defaults to 0.

**PUSH** Page 289

## Operation

```
if <a href="ConditionPassed">ConditionPassed</a>() then
    EncodingSpecificOperations();
    address = SP - 4*BitCount(registers);
     for i = 0 to 14
          if registers<i> == '1' then
               if i == 13 \&\& i != LowestSetBit (registers) then // Only possible for encoding A1
                    \underline{\text{MemA}}[address, 4] = bits(32) UNKNOWN;
               else
                    if UnalignedAllowed then
                         \underline{\text{MemU}}[\text{address,4}] = \underline{R}[i];
                    else
                         \underline{MemA}[address, 4] = \underline{R}[i];
               address = address + 4;
     if registers<15> == '1' then \ // Only possible for encoding A1 or A2
         if UnalignedAllowed then
               \underline{\text{MemU}}[\text{address,4}] = \underline{\text{PCStoreValue}}();
               MemA[address, 4] = PCStoreValue();
    SP = SP - 4*BitCount (registers);
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5 ; Build timestamp: 2019-03-28T07:59

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

PUSH Page 290

### **QADD**

Saturating Add adds two register values, saturates the result to the 32-bit signed integer range -2<sup>31</sup> to (2<sup>31</sup> - 1), and writes the result to the destination register. If saturation occurs, it sets *PSTATE*.Q to 1.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| _3 | 1 3 | 0 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|-----|--------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|---|---|---|---|---|---|---|---|
|    | !=  | : 1111 |    | 0  | 0  | 0  | 1  | 0  | 0  | 0  | 0  |    | R  | n  |    |    | R  | d  |    | (0) | (0) | (0) | (0) | 0 | 1 | 0 | 1 |   | R | m |   |
|    | (   | cond   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |   |   |   |   |   |   |   |   |

## Α1

```
QADD{<c>}{<q>} {<Rd>,} <Rm>, <Rn>
d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE;
```

#### **T1**

|   | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| Γ | 1  | 1  | 1  | 1  | 1  | 0  | 1 | 0 | 1 | 0 | 0 | 0 |   | R | n. |   | 1  | 1  | 1  | 1  |    | R  | d |   | 1 | 0 | 0 | 0 |   | R | m |   |

#### **T1**

```
QADD{<c>}{<q>} {<Rd>,} <Rm>, <Rn>
d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

#### **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<Rd> Is the general-purpose destination register, encoded in the "Rd" field.
<Rm> Is the first general-purpose source register, encoded in the "Rm" field.
<Rn> Is the second general-purpose source register, encoded in the "Rn" field.
```

### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    (R[d], sat) = SignedSatQ(SInt(R[m]) + SInt(R[n]), 32);
    if sat then
        PSTATE.Q = '1';
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

QADD Page 291

#### QADD16

Saturating Add 16 performs two 16-bit integer additions, saturates the results to the 16-bit signed integer range  $-2^{15} \le x \le 2^{15} - 1$ , and writes the results to the destination register.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

|   | 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0_ |
|---|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|---|---|---|---|---|----|---|----|
|   |    | != 1 | 111 |    | 0  | 1  | 1  | 0  | 0  | 0  | 1  | 0  |    | R  | ln |    |    | R  | d  |    | (1) | (1) | (1) | (1) | 0 | 0 | 0 | 1 |   | Rı | m |    |
| _ |    | CO   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |   |   |   |   |   |    |   |    |

## **A**1

```
QADD16{<c>}{<q>} {<Rd>,} <Rn>, <Rm>
d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE;
```

#### **T1**

| _15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 3 7 | • | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|---|-----|---|---|---|---|---|---|---|---|
| 1   | 1  | 1  | 1  | 1  | 0  | 1 | 0 | 1 | 0 | 0 | 1 |   | R | n |   | 1  | 1  | 1  | 1  |    | Rd |   | T ( | ī | 0 | 0 | 1 |   | R | m |   |

#### T1

```
QADD16{<c>}{<q>} {<Rd>,} <Rn>, <Rm>
d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

#### **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<Rd> Is the general-purpose destination register, encoded in the "Rd" field.
<Rn> Is the first general-purpose source register, encoded in the "Rn" field.
<Rm> Is the second general-purpose source register, encoded in the "Rm" field.
```

### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    sum1 = SInt(R[n]<15:0>) + SInt(R[m]<15:0>);
    sum2 = SInt(R[n]<31:16>) + SInt(R[m]<31:16>);
    R[d]<15:0> = SignedSat(sum1, 16);
    R[d]<31:16> = SignedSat(sum2, 16);
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

QADD16 Page 292

#### QADD8

Saturating Add 8 performs four 8-bit integer additions, saturates the results to the 8-bit signed integer range  $-2^7 \le x \le 2^7 - 1$ , and writes the results to the destination register.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13  | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|-----|-----|-----|-----|---|---|---|---|---|----|---|---|
|    | != 1 | 111 |    | 0  | 1  | 1  | 0  | 0  | 0  | 1  | 0  |    | R  | n  |    |    | R  | ld. |    | (1) | (1) | (1) | (1) | 1 | 0 | 0 | 1 |   | Rı | n |   |
|    | СО   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |    |     |     |     |     |   |   |   |   |   |    |   |   |

## **A**1

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 1 | 0 | 1 | 0 | 0 | 0 |   | R | n |   | 1  | 1  | 1  | 1  |    | R  | d |   | 0 | 0 | 0 | 1 |   | R | m |   |

#### T1

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

#### **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<Rd> Is the general-purpose destination register, encoded in the "Rd" field.
<Rn> Is the first general-purpose source register, encoded in the "Rn" field.
<Rm> Is the second general-purpose source register, encoded in the "Rm" field.
```

#### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    sum1 = SInt(R[n]<7:0>) + SInt(R[m]<7:0>);
    sum2 = SInt(R[n]<15:8>) + SInt(R[m]<15:8>);
    sum3 = SInt(R[n]<23:16>) + SInt(R[m]<23:16>);
    sum4 = SInt(R[n]<31:24>) + SInt(R[m]<31:24>);
    R[d]<7:0> = SignedSat(sum1, 8);
    R[d]<15:8> = SignedSat(sum2, 8);
    R[d]<23:16> = SignedSat(sum3, 8);
    R[d]<31:24> = SignedSat(sum4, 8);
```

Internal version only: isa v00 96, pseudocode r8p5 00bet2 rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

QADD8 Page 293

### **QASX**

Saturating Add and Subtract with Exchange exchanges the two halfwords of the second operand, performs one 16-bit integer addition and one 16-bit subtraction, saturates the results to the 16-bit signed integer range  $-2^{15} \le x \le 2^{15} - 1$ , and writes the results to the destination register.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13  | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|-----|-----|-----|-----|---|---|---|---|---|----|---|---|
|    | != 1 | 111 |    | 0  | 1  | 1  | 0  | 0  | 0  | 1  | 0  |    | R  | n  |    |    | R  | ld. |    | (1) | (1) | (1) | (1) | 0 | 0 | 1 | 1 |   | Rı | n |   |
|    | СО   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |    |     |     |     |     |   |   |   |   |   |    |   |   |

# **A**1

```
QASX{<c>}{<q>} {<Rd>,} <Rn>, <Rm>
d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE;
```

#### **T1**

|   | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| Γ | 1  | 1  | 1  | 1  | 1  | 0  | 1 | 0 | 1 | 0 | 1 | 0 |   | R | n |   | 1  | 1  | 1  | 1  |    | R  | d |   | 0 | 0 | 0 | 1 |   | R | m |   |

#### T1

```
QASX{<c>}{<q>} {<Rd>,} <Rn>, <Rm>
d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

#### **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<Rd> Is the general-purpose destination register, encoded in the "Rd" field.
<Rn> Is the first general-purpose source register, encoded in the "Rn" field.
<Rm> Is the second general-purpose source register, encoded in the "Rm" field.
```

### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    diff = SInt(R[n]<15:0>) - SInt(R[m]<31:16>);
    sum = SInt(R[n]<31:16>) + SInt(R[m]<15:0>);
    R[d]<15:0> = SignedSat(diff, 16);
    R[d]<31:16> = SignedSat(sum, 16);
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

QASX Page 294

## **QDADD**

Saturating Double and Add adds a doubled register value to another register value, and writes the result to the destination register. Both the doubling and the addition have their results saturated to the 32-bit signed integer range  $-2^{31} \le x \le 2^{31} - 1$ . If saturation occurs in either operation, it sets *PSTATE*.Q to 1.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|---|---|---|---|---|---|---|---|
|    | != 1 | 111 |    | 0  | 0  | 0  | 1  | 0  | 1  | 0  | 0  |    | R  | n  |    |    | R  | d  |    | (0) | (0) | (0) | (0) | 0 | 1 | 0 | 1 |   | R | m |   |
|    | CO   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |   |   |   |   |   |   |   |   |

## Α1

#### T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 1 | 0 | 1 | 0 | 0 | 0 |   | R | n. |   | 1  | 1  | 1  | 1  |    | R  | d |   | 1 | 0 | 0 | 1 |   | R | m |   |

#### T1

```
QDADD{<c>}{<q>} {<Rd>,} <Rm>, <Rn>
d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<Rd> Is the general-purpose destination register, encoded in the "Rd" field.
<Rm> Is the first general-purpose source register, encoded in the "Rm" field.
<Rn> Is the second general-purpose source register, encoded in the "Rn" field.
```

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    (doubled, sat1) = SignedSatQ(2 * SInt(R[n]), 32);
    (R[d], sat2) = SignedSatQ(SInt(R[m]) + SInt(doubled), 32);
    if sat1 || sat2 then
        PSTATE.Q = '1';
```

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ; Build\ timestamp:\ 2019-03-28T07:59$ 

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

QDADD Page 295

## **QDSUB**

Saturating Double and Subtract subtracts a doubled register value from another register value, and writes the result to the destination register. Both the doubling and the subtraction have their results saturated to the 32-bit signed integer range  $-2^{31} \le x \le 2^{31} - 1$ . If saturation occurs in either operation, it sets *PSTATE*. Q to 1.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|---|---|---|---|---|---|---|---|
|    | != 1 | 111 |    | 0  | 0  | 0  | 1  | 0  | 1  | 1  | 0  |    | R  | n  |    |    | R  | d  |    | (0) | (0) | (0) | (0) | 0 | 1 | 0 | 1 |   | R | m |   |
|    | CO   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |   |   |   |   |   |   |   |   |

## **A**1

```
QDSUB{<c>}{<q>} {<Rd>,} <Rm>, <Rn>
d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE;
```

#### **T1**

| _15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0_ |
|-----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|------|---|---|---|---|---|---|---|---|----|
| 1   | 1  | 1  | 1  | 1  | 0  | 1 | 0 | 1 | 0 | 0 | 0 |   | R | n |   | 1  | 1  | 1  | 1  |    | Rd   |   | 1 | 0 | 1 | 1 |   | R | m |    |

#### T1

```
QDSUB{<c>}{<q>} {<Rd>,} <Rm>, <Rn>
d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<Rd> Is the general-purpose destination register, encoded in the "Rd" field.
<Rm> Is the first general-purpose source register, encoded in the "Rm" field.
<Rn> Is the second general-purpose source register, encoded in the "Rn" field.
```

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    (doubled, sat1) = SignedSatQ(2 * SInt(R[n]), 32);
    (R[d], sat2) = SignedSatQ(SInt(R[m]) - SInt(doubled), 32);
    if sat1 || sat2 then
        PSTATE.Q = '1';
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5 ; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

QDSUB Page 296

### **QSAX**

Saturating Subtract and Add with Exchange exchanges the two halfwords of the second operand, performs one 16-bit integer subtraction and one 16-bit addition, saturates the results to the 16-bit signed integer range  $-2^{15} \le x \le 2^{15} - 1$ , and writes the results to the destination register.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

|   | 31 | 30 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13  | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0_ |
|---|----|--------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|-----|-----|-----|-----|---|---|---|---|---|---|---|----|
|   | !: | = 1111 |    | 0  | 1  | 1  | 0  | 0  | 0  | 1  | 0  |    | R  | n  |    |    | R  | ld. |    | (1) | (1) | (1) | (1) | 0 | 1 | 0 | 1 |   | R | m |    |
| _ |    | cond   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |    |     |     |     |     |   |   |   |   |   |   |   |    |

## Α1

```
QSAX{<c>}{<q>} {<Rd>,} <Rn>, <Rm>
d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE;
```

#### **T1**

|   | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1_ | 0 |
|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|
| Γ | 1  | 1  | 1  | 1  | 1  | 0  | 1 | 0 | 1 | 1 | 1 | 0 |   | R | 'n |   | 1  | 1  | 1  | 1  |    | R  | d |   | 0 | 0 | 0 | 1 |   | R | m  |   |

#### T1

```
QSAX{<c>}{<q>} {<Rd>,} <Rn>, <Rm>
d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

#### **Assembler Symbols**

<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<Rd> Is the general-purpose destination register, encoded in the "Rd" field.
<Rn> Is the first general-purpose source register, encoded in the "Rn" field.
<Rm> Is the second general-purpose source register, encoded in the "Rm" field.

### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    sum = SInt(R[n]<15:0>) + SInt(R[m]<31:16>);
    diff = SInt(R[n]<31:16>) - SInt(R[m]<15:0>);
    R[d]<15:0> = SignedSat(sum, 16);
    R[d]<31:16> = SignedSat(diff, 16);
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

QSAX Page 297

### **QSUB**

Saturating Subtract subtracts one register value from another register value, saturates the result to the 32-bit signed integer range  $-2^{31} \le x \le 2^{31} - 1$ , and writes the result to the destination register. If saturation occurs, it sets *PSTATE*.Q to 1.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

|   | 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0_ |
|---|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|---|---|---|---|---|----|---|----|
|   |    | != 1 | 111 |    | 0  | 0  | 0  | 1  | 0  | 0  | 1  | 0  |    | R  | n. |    |    | R  | d  |    | (0) | (0) | (0) | (0) | 0 | 1 | 0 | 1 |   | Rı | m |    |
| _ |    | CO   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |   |   |   |   |   |    |   |    |

# **A**1

```
QSUB{<c>}{<q>} {<Rd>,} <Rm>, <Rn>
d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE;
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 1 | 0 | 1 | 0 | 0 | 0 |   | R | n. |   | 1  | 1  | 1  | 1  |    | R  | d |   | 1 | 0 | 1 | 0 |   | R | m |   |

#### T1

```
QSUB{<c>}{<q>} {<Rd>,} <Rm>, <Rn>
d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

#### **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<Rd> Is the general-purpose destination register, encoded in the "Rd" field.
<Rm> Is the first general-purpose source register, encoded in the "Rm" field.
<Rn> Is the second general-purpose source register, encoded in the "Rn" field.
```

### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    (R[d], sat) = SignedSatQ(SInt(R[m]) - SInt(R[n]), 32);
    if sat then
        PSTATE.Q = '1';
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

QSUB Page 298

## **QSUB16**

Saturating Subtract 16 performs two 16-bit integer subtractions, saturates the results to the 16-bit signed integer range  $-2^{15} \le x \le 2^{15} - 1$ , and writes the results to the destination register.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0_ |
|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|---|---|---|---|---|---|---|----|
|    | != 1 | 1111 |    | 0  | 1  | 1  | 0  | 0  | 0  | 1  | 0  |    | R  | 'n |    |    | R  | d  |    | (1) | (1) | (1) | (1) | 0 | 1 | 1 | 1 |   | R | m |    |
|    | CC   | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |   |   |   |   |   |   |   |    |

# **A**1

```
QSUB16{<c>}{<q>} {<Rd>,} <Rn>, <Rm>
d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE;
```

#### **T1**

| _ | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| Γ | 1  | 1  | 1  | 1  | 1  | 0  | 1 | 0 | 1 | 1 | 0 | 1 |   | R | ₹n |   | 1  | 1  | 1  | 1  |    | R  | d |   | 0 | 0 | 0 | 1 |   | R | m |   |

#### T1

```
QSUB16{<c>}{<q>} {<Rd>,} <Rn>, <Rm>
d = \underline{\text{UInt}}(Rd); \quad n = \underline{\text{UInt}}(Rn); \quad m = \underline{\text{UInt}}(Rm);
if d == 15 \mid \mid n == 15 \mid \mid m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

## **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<Rd> Is the general-purpose destination register, encoded in the "Rd" field.
<Rn> Is the first general-purpose source register, encoded in the "Rn" field.
<Rm> Is the second general-purpose source register, encoded in the "Rm" field.
```

### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    diff1 = SInt(R[n]<15:0>) - SInt(R[m]<15:0>);
    diff2 = SInt(R[n]<31:16>) - SInt(R[m]<31:16>);
    R[d]<15:0> = SignedSat(diff1, 16);
    R[d]<31:16> = SignedSat(diff2, 16);
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

QSUB16 Page 299

#### QSUB8

Saturating Subtract 8 performs four 8-bit integer subtractions, saturates the results to the 8-bit signed integer range  $-2^7 \le x \le 2^7 - 1$ , and writes the results to the destination register.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13  | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|-----|-----|-----|-----|---|---|---|---|---|----|---|---|
|    | != 1 | 111 |    | 0  | 1  | 1  | 0  | 0  | 0  | 1  | 0  |    | R  | n  |    |    | R  | ld. |    | (1) | (1) | (1) | (1) | 1 | 1 | 1 | 1 |   | Rı | n |   |
|    | СО   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |    |     |     |     |     |   |   |   |   |   |    |   |   |

## **A**1

```
QSUB8{<c>}{<q>} {<Rd>,} <Rm>
d = \underbrace{\text{UInt}}_{(Rd)}; \quad n = \underbrace{\text{UInt}}_{(Rn)}; \quad m = \underbrace{\text{UInt}}_{(Rm)}; \quad \text{if } d == 15 \mid \mid n == 15 \mid \mid m == 15 \text{ then UNPREDICTABLE};
```

#### **T1**

| _ | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| Γ | 1  | 1  | 1  | 1  | 1  | 0  | 1 | 0 | 1 | 1 | 0 | 0 |   | R | n. |   | 1  | 1  | 1  | 1  |    | Ro | b |   | 0 | 0 | 0 | 1 |   | R | m |   |

#### T1

```
QSUB8{<c>}{<q>} {<Rd>,} <Rn>, <Rm>
d = \underline{\text{UInt}}(Rd); \quad n = \underline{\text{UInt}}(Rn); \quad m = \underline{\text{UInt}}(Rm);
if d == 15 \mid \mid n == 15 \mid \mid m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

## **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<Rd> Is the general-purpose destination register, encoded in the "Rd" field.
<Rn> Is the first general-purpose source register, encoded in the "Rn" field.
<Rm> Is the second general-purpose source register, encoded in the "Rm" field.
```

### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    diff1 = SInt(R[n]<7:0>) - SInt(R[m]<7:0>);
    diff2 = SInt(R[n]<15:8>) - SInt(R[m]<15:8>);
    diff3 = SInt(R[n]<23:16>) - SInt(R[m]<23:16>);
    diff4 = SInt(R[n]<31:24>) - SInt(R[m]<31:24>);
    R[d]<7:0> = SignedSat(diff1, 8);
    R[d]<15:8> = SignedSat(diff2, 8);
    R[d]<23:16> = SignedSat(diff3, 8);
    R[d]<31:24> = SignedSat(diff4, 8);
```

Internal version only: isa v00 96, pseudocode r8p5 00bet2 rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

QSUB8 Page 300

#### **RBIT**

Reverse Bits reverses the bit order in a 32-bit register.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19  | 18  | 17  | 16  | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|------|------|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|----|----|----|----|-----|-----|-----|-----|---|---|---|---|---|---|---|---|
|    | != 1 | 1111 |    | 0  | 1  | 1  | 0  | 1  | 1  | 1  | 1  | (1) | (1) | (1) | (1) |    | R  | d  |    | (1) | (1) | (1) | (1) | 0 | 0 | 1 | 1 |   | R | m |   |
|    | CC   | nd   |    |    |    |    |    |    |    |    |    |     |     |     |     |    |    |    |    |     |     |     |     |   |   |   |   |   |   |   |   |

### Α1

```
RBIT{<c>}{<q>} <Rd>, <Rm>

d = <u>UInt</u>(Rd);  m = <u>UInt</u>(Rm);
if d == 15 || m == 15 then UNPREDICTABLE;
```

### T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 1 | 0 | 1 | 0 | 0 | 1 |   | R | ≀n |   | 1  | 1  | 1  | 1  |    | Ro | d |   | 1 | 0 | 1 | 0 |   | Rı | m |   |

#### T1

```
RBIT{<c>}{<q>} <Rd>, <Rm>

d = <u>UInt</u>(Rd);  m = <u>UInt</u>(Rm);  n = <u>UInt</u>(Rn);
if m != n || d == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

### **CONSTRAINED UNPREDICTABLE behavior**

If m != n, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- · The instruction executes as NOP.
- The instruction executes with the additional decode: m = UInt(Rn);.
- The instruction executes with the additional decode: m = UInt(Rm);.
- The value in the destination register is UNKNOWN.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

## **Assembler Symbols**

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<Rd> Is the general-purpose destination register, encoded in the "Rd" field.

<Rm> For encoding A1: is the general-purpose source register, encoded in the "Rm" field.

For encoding T1: is the general-purpose source register, encoded in the "Rm" field. It must be encoded with an identical value in the "Rn" field.

RBIT Page 301

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    bits(32) result;
    for i = 0 to 31
        result<31-i> = R[m]<i>;
    R[d] = result;
```

## **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

RBIT Page 302

### **REV**

Byte-Reverse Word reverses the byte order in a 32-bit register.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$  and  $\underline{T2}$ ).

#### **A1**

| 3 | 31 | 30 29 | 2 | 8 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19  | 18  | 17  | 16  | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|----|-------|---|---|----|----|----|----|----|----|----|----|-----|-----|-----|-----|----|----|----|----|-----|-----|-----|-----|---|---|---|---|---|---|---|---|
|   | !  | = 111 | 1 |   | 0  | 1  | 1  | 0  | 1  | 0  | 1  | 1  | (1) | (1) | (1) | (1) |    | F  | ₹d |    | (1) | (1) | (1) | (1) | 0 | 0 | 1 | 1 |   | R | m |   |
|   |    | cond  |   |   |    |    |    |    |    |    |    |    |     |     |     |     |    |    |    |    |     |     |     |     |   |   |   |   |   |   |   |   |

## Α1

```
REV{<c>}{<q>} <Rd>, <Rm>

d = <u>UInt</u>(Rd);  m = <u>UInt</u>(Rm);
if d == 15 || m == 15 then UNPREDICTABLE;
```

### T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3 | 2 | 1  | 0 |
|----|----|----|----|----|----|---|---|---|---|---|----|---|---|----|---|
| 1  | 0  | 1  | 1  | 1  | 0  | 1 | 0 | 0 | 0 |   | Rm |   |   | Rd |   |

#### T1

```
REV{<c>}{<q>} <Rd>, <Rm>
d = <u>UInt</u>(Rd); m = <u>UInt</u>(Rm);
```

#### **T2**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0      |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|--------|
| 1  | 1  | 1  | 1  | 1  | 0  | 1 | 0 | 1 | 0 | 0 | 1 |   | F | n. |   | 1  | 1  | 1  | 1  |    | R  | d |   | 1 | 0 | 0 | 0 |   | R | m | $\Box$ |

## **T2**

```
REV{<c>}.W <Rd>, <Rm> // (<Rd>, <Rm> can be represented in T1)

REV{<c>}{<q>} <Rd>, <Rm>

d = UInt(Rd);  m = UInt(Rm);  n = UInt(Rn);
if m != n |  | d == 15 |  | m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If m != n, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction executes with the additional decode: m = UInt(Rn);.
- The instruction executes with the additional decode: m = UInt(Rm);.
- The value in the destination register is UNKNOWN.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

<c> See Standard assembler syntax fields.

REV Page 303

<q> See Standard assembler syntax fields.

<Rd> Is the general-purpose destination register, encoded in the "Rd" field.

<Rm> For encoding A1 and T1: is the general-purpose source register, encoded in the "Rm" field.

For encoding T2: is the general-purpose source register, encoded in the "Rm" field. It must be encoded with an identical value in the "Rn" field.

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    bits(32) result;
    result<31:24> = R[m]<7:0>;
    result<23:16> = R[m]<15:8>;
    result<15:8> = R[m]<23:16>;
    result<7:0> = R[m]<31:24>;
    R[d] = result;
```

## **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - $\circ~$  The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

REV Page 304

### REV16

Byte-Reverse Packed Halfword reverses the byte order in each16-bit halfword of a 32-bit register.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$  and  $\underline{T2}$ ).

#### **A1**



### Α1

```
REV16{<c>}{<q>} <Rd>, <Rm>

d = <u>UInt</u>(Rd);  m = <u>UInt</u>(Rm);
if d == 15 || m == 15 then UNPREDICTABLE;
```

### T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3 | 2 | 1  | 0 |
|----|----|----|----|----|----|---|---|---|---|---|----|---|---|----|---|
| 1  | 0  | 1  | 1  | 1  | 0  | 1 | 0 | 0 | 1 |   | Rm |   |   | Rd |   |

#### T1

```
REV16{<c>}{<q>} <Rd>, <Rm>
d = <u>UInt</u>(Rd); m = <u>UInt</u>(Rm);
```

#### **T2**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 1 | 0 | 1 | 0 | 0 | 1 |   | R | n. |   | 1  | 1  | 1  | 1  |    | R  | d |   | 1 | 0 | 0 | 1 |   | R | m |   |

#### **T2**

```
REV16{<c>}.W <Rd>, <Rm> // (<Rd>, <Rm> can be represented in T1)

REV16{<c>}{<q>} <Rd>, <Rm>

d = UInt(Rd);  m = UInt(Rm);  n = UInt(Rn);

if m != n || d == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If m != n, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction executes with the additional decode: m = UInt(Rn);.
- The instruction executes with the additional decode: m = UInt(Rm);.
- The value in the destination register is UNKNOWN.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

<c> See Standard assembler syntax fields

REV16 Page 305

<q> See Standard assembler syntax fields.

<Rd> Is the general-purpose destination register, encoded in the "Rd" field.

<Rm> For encoding A1 and T1: is the general-purpose source register, encoded in the "Rm" field.

For encoding T2: is the general-purpose source register, encoded in the "Rm" field. It must be encoded with an identical value in the "Rn" field.

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    bits(32) result;
    result<31:24> = R[m]<23:16>;
    result<23:16> = R[m]<31:24>;
    result<15:8> = R[m]<7:0>;
    result<7:0> = R[m]<15:8>;
    R[d] = result;
```

## **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - $\circ~$  The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

REV16 Page 306

### **REVSH**

Byte-Reverse Signed Halfword reverses the byte order in the lower 16-bit halfword of a 32-bit register, and sign-extends the result to 32 bits.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1 and T2).

#### **A1**



### Α1

```
REVSH{<c>}{<q>} <Rd>, <Rm>
d = UInt(Rd); m = UInt(Rm);
if d == 15 || m == 15 then UNPREDICTABLE;
```

### T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3 | 2 | 1  | 0 |
|----|----|----|----|----|----|---|---|---|---|---|----|---|---|----|---|
| 1  | 0  | 1  | 1  | 1  | 0  | 1 | 0 | 1 | 1 |   | Rm |   |   | Rd |   |

#### **T1**

```
REVSH{<c>}{<q>} <Rd>, <Rm>
d = <u>UInt</u>(Rd); m = <u>UInt</u>(Rm);
```

#### **T2**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 1 | 0 | 1 | 0 | 0 | 1 |   | R | n. |   | 1  | 1  | 1  | 1  |    | R  | d |   | 1 | 0 | 1 | 1 |   | R | m |   |

#### **T2**

```
REVSH{<c>}.W <Rd>, <Rm> // (<Rd>, <Rm> can be represented in T1)

REVSH{<c>}{<q>} <Rd>, <Rm>

d = UInt(Rd); m = UInt(Rm); n = UInt(Rn);
if m != n | | d == 15 | | m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If m != n, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction executes with the additional decode: m = UInt(Rn);.
- The instruction executes with the additional decode: m = UInt(Rm);.
- The value in the destination register is UNKNOWN.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

<c> See Standard assembler syntax fields

REVSH Page 307

<q> See Standard assembler syntax fields.

<Rd> Is the general-purpose destination register, encoded in the "Rd" field.

<Rm> For encoding A1 and T1: is the general-purpose source register, encoded in the "Rm" field.

For encoding T2: is the general-purpose source register, encoded in the "Rm" field. It must be encoded with an identical value in the "Rn" field.

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    bits(32) result;
    result<31:8> = SignExtend(R[m]<7:0>, 24);
    result<7:0> = R[m]<15:8>;
    R[d] = result;
```

#### **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - $\circ~$  The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

REVSH Page 308

## RFE, RFEDA, RFEDB, RFEIA, RFEIB

Return From Exception loads two consecutive memory locations using an address in a base register:

- The word loaded from the lower address is treated as an instruction address. The PE branches to it.
- The word loaded from the higher address is used to restore *PSTATE*. This word must be in the format of an SPSR.

An address adjusted by the size of the data loaded can optionally be written back to the base register.

The PE checks the value of the word loaded from the higher address for an illegal return event. See *Illegal return events from AArch32 state*.

RFE is UNDEFINED in Hyp mode and CONSTRAINED UNPREDICTABLE in User mode.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$  and  $\underline{T2}$ ).

#### **A1**

```
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

1 1 1 1 0 0 P U 0 W 1 Rn (0) (0) (0) (1) (0) (1) (0) (0) (0) (0) (0) (0) (0) (0)
```

#### Decrement After (P == 0 && U == 0)

```
RFEDA{<c>}{<q>} <Rn>{!}
```

#### Decrement Before (P == 1 && U == 0)

```
RFEDB{<c>}{<q>} <Rn>{!}
```

#### Increment After (P == 0 && U == 1)

```
RFE{IA}{<c>}{<q>} <Rn>{!}
```

#### Increment Before (P == 1 && U == 1)

if n == 15 then UNPREDICTABLE;

RFEIB{<c>} {<q>} <Rn>{!}

```
n = \underline{UInt}(Rn);
wback = (W == '1'); increment = (U == '1'); wordhigher = (P == U);
```

**T1** 

#### 9 7 5 0 15 14 13 12 11 10 9 8 7 6 5 10 8 6 2 1 3 0 0 W Rn

#### T1

```
RFEDB{<c>}{<q>} <Rn>{!} // (Outside or last in IT block)

n = UInt(Rn); wback = (W == '1'); increment = FALSE; wordhigher = FALSE;
if n == 15 then UNPREDICTABLE;
if InITBlock() && !LastInITBlock() then UNPREDICTABLE;
```

#### **T2**

| _15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0_  |
|-----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 1   | 1  | 1  | 0  | 1  | 0  | 0 | 1 | 1 | 0 | W | 1 |   | R | n. |   | (1) | (1) | (0) | (0) | (0) | (0) | (0) | (0) | (0) | (0) | (0) | (0) | (0) | (0) | (0) | (0) |

```
RFE{IA}{<c>}{<q>} <Rn>{!} // (Outside or last in IT block)

n = UInt(Rn); wback = (W == '1'); increment = TRUE; wordhigher = FALSE;
if n == 15 then UNPREDICTABLE;
if InITBlock() && !LastInITBlock() then UNPREDICTABLE;
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

For encoding A1: is an optional suffix to indicate the Increment After variant.

For encoding T2: is an optional suffix for the Increment After form.

C> For encoding A1: see Standard assembler syntax fields. C> must be AL or omitted.

For encoding T1 and T2: see Standard assembler syntax fields.

C= See Standard assembler syntax fields.

C= See Standard assembler syntax fields.

C= Nn> Is the general-purpose base register, encoded in the "Rn" field.

The address adjusted by the size of the data loaded is written back to the base register. If specified, it is encoded in the "W" field as 1, otherwise this field defaults to 0.

RFEFA, RFEEA, RFEFD, and RFEED are pseudo-instructions for RFEDA, RFEDB, RFEIA, and RFEIB respectively, referring to

their use for popping data from Full Ascending, Empty Ascending, Full Descending, and Empty Descending stacks.

### Operation

#### **CONSTRAINED UNPREDICTABLE behavior**

If PSTATE.EL == ELO, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

## RSB, RSBS (immediate)

Reverse Subtract (immediate) subtracts a register value from an immediate value, and writes the result to the destination register.

If the destination register is not the PC, the RSBS variant of the instruction updates the condition flags based on the result.

The field descriptions for <Rd> identify the encodings where the PC is permitted as the destination register. ARM deprecates any use of these encodings. However, when the destination register is the PC:

- The RSB variant of the instruction is an interworking branch, see *Pseudocode description of operations on the AArch32 general-purpose registers and the PC*.
- The RSBS variant of the instruction performs an exception return without the use of the stack. In this case:
  - The PE branches to the address written to the PC, and restores *PSTATE* from SPSR\_<urrent\_mode>.
  - The PE checks SPSR <current mode> for an illegal return event. See *Illegal return events from AArch32 state*.
  - The instruction is UNDEFINED in Hyp mode.
  - The instruction is CONSTRAINED UNPREDICTABLE in User mode and System mode.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$  and  $\underline{T2}$ ).

#### **A1**

|   | 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0_ |
|---|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|-----|-----|---|---|---|---|----|
|   |    | != 1 | 111 |    | 0  | 0  | 1  | 0  | 0  | 1  | 1  | S  |    | R  | ln |    |    | R  | d  |    |    |    |   |   |   | imn | n12 |   |   |   |   |    |
| - |    | СО   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |     |     |   |   |   |   |    |

#### RSB(S == 0)

```
RSB{<c>}{<q>} {<Rd>,} <Rn>, #<const>
```

#### RSBS (S == 1)

```
RSBS{<c>}{<q>} {<Rd>,} <Rn>, #<const>

d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); setflags = (S == '1'); imm32 = <u>A32ExpandImm</u>(imm12);
```

**T1** 

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3 | 2 | 1  | 0 |
|----|----|----|----|----|----|---|---|---|---|---|----|---|---|----|---|
| 0  | 1  | 0  | 0  | 0  | 0  | 1 | 0 | 0 | 1 |   | Rn |   |   | Rd |   |

**T1** 

```
RSB<c>{<q>} {<Rd>, }<Rn>, #0 // (Inside IT block)

RSBS{<q>} {<Rd>, }<Rn>, #0 // (Outside IT block)

d = <u>UInt(Rd);</u> n = <u>UInt(Rn);</u> setflags = !<u>InITBlock();</u> imm32 = <u>Zeros(32);</u> // immediate = #0
```

#### **T2**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13  | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|-----|----|----|----|---|---|---|---|---|----|----|---|---|---|
| 1  | 1  | 1  | 1  | 0  | i  | 0 | 1 | 1 | 1 | 0 | S |   | R | ln |   | 0  | i  | mm: | 3  |    | R  | d |   |   |   |   | im | m8 |   |   |   |

#### RSB(S == 0)

```
RSB<c>.W {<Rd>,} <Rn>, #0 // (Inside IT block)

RSB{<c>}{<q>} {<Rd>,} <Rn>, #<const>

RSBS (S == 1)

RSBS.W {<Rd>,} <Rn>, #0 // (Outside IT block)

RSBS{<c>}{<q>} {<Rd>,} <Rn>, #0 // (Outside IT block)

RSBS{<c>}{<q>} {<Rd>,} <Rn>, #<const>

d = UInt(Rd); n = UInt(Rn); setflags = (S == '1'); imm32 = T32ExpandImm(i:imm3:imm8); if d == 15 || n == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

## **Assembler Symbols**

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields

<Rd> For encoding A1: is the general-purpose destination register, encoded in the "Rd" field. If omitted, this register is the same as <Rn>. Arm deprecates using the PC as the destination register, but if the PC is used:

- For the RSB variant, the instruction is a branch to the address calculated by the operation. This is an interworking branch, see *Pseudocode description of operations on the AArch32 general-purpose registers and the PC*.
- For the RSBS variant, the instruction performs an exception return, that restores *PSTATE* from SPSR <current mode>.

For encoding T1 and T2: is the general-purpose destination register, encoded in the "Rd" field. If omitted, this register is the same as <Rn>.

<Rn> For encoding A1: is the general-purpose source register, encoded in the "Rn" field. The PC can be used, but this is deprecated.

For encoding T1 and T2: is the general-purpose source register, encoded in the "Rn" field.

<const> For encoding A1: an immediate value. See *Modified immediate constants in A32 instructions* for the range of values.

For encoding T2: an immediate value. See Modified immediate constants in T32 instructions for the range of values.

### Operation

#### **Operational information**

If CPSR.DIT is 1 and this instruction does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - · The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - · The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

## RSB, RSBS (register)

Reverse Subtract (register) subtracts a register value from an optionally-shifted register value, and writes the result to the destination register. If the destination register is not the PC, the RSBS variant of the instruction updates the condition flags based on the result.

The field descriptions for <Rd> identify the encodings where the PC is permitted as the destination register. ARM deprecates any use of these encodings. However, when the destination register is the PC:

- The RSB variant of the instruction is an interworking branch, see *Pseudocode description of operations on the AArch32 general-purpose registers and the PC*.
- The RSBS variant of the instruction performs an exception return without the use of the stack. In this case:
  - The PE branches to the address written to the PC, and restores *PSTATE* from SPSR\_<urrent\_mode>.
  - The PE checks SPSR <current mode> for an illegal return event. See *Illegal return events from AArch32 state*.
  - The instruction is UNDEFINED in Hyp mode.
  - The instruction is CONSTRAINED UNPREDICTABLE in User mode and System mode.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 3 | 1 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|---|---|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|---|---|-----|-----|---|---|---|---|---|
|   |   | != 1 | 1111 |    | 0  | 0  | 0  | 0  | 0  | 1  | 1  | S  |    | R  | ln |    |    | R  | ld |    |    | ir | nm: | 5 |   | sty | /ре | 0 |   | R | m |   |
|   |   | СО   | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |   |   |     |     |   |   |   |   |   |

RSB, rotate right with extend (S == 0 && imm5 == 00000 && stype == 11)

```
RSB{\langle c \rangle}{\langle q \rangle} {\langle Rd \rangle}, {\langle Rn \rangle}, {\langle Rm \rangle}, RRX
```

RSB, shift or rotate by value (S == 0 && !(imm5 == 00000 && stype == 11))

```
RSB{<c>}{<q>} {<Rd>,} <Rn>, <Rm> {, <shift> #<amount>}
```

RSBS, rotate right with extend (S == 1 && imm5 == 00000 && stype == 11)

```
RSBS{<c>}{<q>} {<Rd>,} <Rn>, <Rm>, RRX
```

RSBS, shift or rotate by value (S == 1 && !(imm5 == 00000 && stype == 11))

```
RSBS{<c>}{<q>} {<Rd>,} <Rn>, <Rm> {, <shift> #<amount>}

d = <u>UInt</u>(Rd);  n = <u>UInt</u>(Rn);  m = <u>UInt</u>(Rm);  setflags = (S == '1');
(shift_t, shift_n) = <u>DecodeImmShift</u>(stype, imm5);
```

#### **T1**

|   | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15  | 14 | 13  | 12 | 11 | 10 | 9 | 8 | 7  | 6  | 5   | 4   | 3 | 2  | 1 | 0 |
|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|-----|----|-----|----|----|----|---|---|----|----|-----|-----|---|----|---|---|
| Г | 1  | 1  | 1  | 0  | 1  | 0  | 1 | 1 | 1 | 1 | 0 | S |   | R | ≀n |   | (0) | i  | mm: | 3  |    | R  | d |   | im | m2 | sty | /ре |   | Rı | m |   |

RSB, rotate right with extend (S == 0 && imm3 == 000 && imm2 == 00 && stype == 11)

```
RSB{\langle c \rangle}{\langle q \rangle} {\langle Rd \rangle, \rangle \langle Rn \rangle, \langle Rm \rangle, RRX}
```

RSB, shift or rotate by value (S == 0 && !(imm3 == 000 && imm2 == 00 && stype == 11))

```
RSB{<c>}{<q>} {<Rd>,} <Rn>, <Rm> {, <shift> #<amount>}
```

RSBS, rotate right with extend (S == 1 && imm3 == 000 && imm2 == 00 && stype == 11)

```
RSBS{\langle c \rangle}{\langle q \rangle} {\langle Rd \rangle, \rangle \langle Rn \rangle, \langle Rm \rangle, RRX}
```

RSBS, shift or rotate by value (S == 1 && !(imm3 == 000 && imm2 == 00 && stype == 11))

```
RSBS{<c>}{<q>} {<Rd>,} <Rn>, <Rm> {, <shift> #<amount>}

d = UInt(Rd); n = UInt(Rn); m = UInt(Rm); setflags = (S == '1');
(shift_t, shift_n) = DecodeImmShift(stype, imm3:imm2);
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

## **Assembler Symbols**

<Rm>

<amount>

<c> See Standard assembler syntax fields

<q> See Standard assembler syntax fields.

<Rd> For encoding A1: is the general-purpose destination register, encoded in the "Rd" field. If omitted, this register is the same as <Rn>. Arm deprecates using the PC as the destination register, but if the PC is used:

- For the RSB variant, the instruction is a branch to the address calculated by the operation. This is an interworking branch, see *Pseudocode description of operations on the AArch32 general-purpose registers and the PC*.
- For the RSBS variant, the instruction performs an exception return, that restores *PSTATE* from SPSR\_<urrent\_mode>.

For encoding T1: is the general-purpose destination register, encoded in the "Rd" field. If omitted, this register is the same as  $\leq$ Rn>.

<Rn> For encoding A1: is the first general-purpose source register, encoded in the "Rn" field. The PC can be used, but this is deprecated.

For encoding T1: is the first general-purpose source register, encoded in the "Rn" field.

For encoding A1: is the second general-purpose source register, encoded in the "Rm" field. The PC can be used, but this is deprecated.

For encoding T1: is the second general-purpose source register, encoded in the "Rm" field.

<shift> Is the type of shift to be applied to the second source register, encoded in "stype":

| stype | <shift></shift> |
|-------|-----------------|
| 00    | LSL             |
| 01    | LSR             |
| 10    | ASR             |
| 11    | ROR             |

For encoding A1: is the shift amount, in the range 1 to 31 (when <shift> = LSL or ROR) or 1 to 32 (when <shift> = LSR or ASR) encoded in the "imm5" field as <amount> modulo 32.

For encoding T1: is the shift amount, in the range 1 to 31 (when <shift> = LSL or ROR) or 1 to 32 (when <shift> = LSR or ASR), encoded in the "imm3:imm2" field as <amount> modulo 32.

## Operation

## **Operational information**

If CPSR.DIT is 1 and this instruction does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

## RSB, RSBS (register-shifted register)

Reverse Subtract (register-shifted register) subtracts a register value from a register-shifted register value, and writes the result to the destination register. It can optionally update the condition flags based on the result.

#### **A1**

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|-----|-----|---|---|---|---|---|
|    | != 1 | 1111 |    | 0  | 0  | 0  | 0  | 0  | 1  | 1  | S  |    | R  | 'n |    |    | R  | d  |    |    | R  | S |   | 0 | sty | γре | 1 |   | R | n |   |
|    | CC   | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |     |     |   |   |   |   |   |

## Flag setting (S == 1)

```
RSBS{\langle c \rangle}{\langle q \rangle} {\langle Rd \rangle, \rangle \langle Rn \rangle, \langle Rm \rangle, \langle shift \rangle \langle Rs \rangle}
```

#### Not flag setting (S == 0)

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

| <c></c> | See | Standard | assembl | ler synta: | x fields. |
|---------|-----|----------|---------|------------|-----------|
|         |     |          |         |            |           |

<q> See Standard assembler syntax fields.

<Rd> Is the general-purpose destination register, encoded in the "Rd" field.

Is the first general-purpose source register, encoded in the "Rn" field.

<Rm> Is the second general-purpose source register, encoded in the "Rm" field.

<shift> Is the type of shift to be applied to the second source register, encoded in "stype":

| stype | <shift></shift> |
|-------|-----------------|
| 00    | LSL             |
| 01    | LSR             |
| 10    | ASR             |
| 11    | ROR             |

Is the third general-purpose source register holding a shift amount in its bottom 8 bits, encoded in the "Rs" field.

#### Operation

<Rs>

<Rn>

```
if ConditionPassed() then
    EncodingSpecificOperations();
    shift_n = UInt(R[s]<7:0>);
    shifted = Shift(R[m], shift_t, shift_n, PSTATE.C);
    (result, nzcv) = AddWithCarry(NOT(R[n]), shifted, '1');
    R[d] = result;
    if setflags then
        PSTATE.
    PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.</
```

## **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.

- $\circ~$  The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:

  The values of the data supplied in any of its registers.

  The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5 ; Build timestamp: 2019-03-28T07:59

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

## RSC, RSCS (immediate)

Reverse Subtract with Carry (immediate) subtracts a register value and the value of NOT (Carry flag) from an immediate value, and writes the result to the destination register.

If the destination register is not the PC, the RSCS variant of the instruction updates the condition flags based on the result.

The field descriptions for <Rd> identify the encodings where the PC is permitted as the destination register. ARM deprecates any use of these encodings. However, when the destination register is the PC:

- The RSC variant of the instruction is an interworking branch, see *Pseudocode description of operations on the AArch32 general-purpose registers and the PC*.
- The RSCS variant of the instruction performs an exception return without the use of the stack. In this case:
  - The PE branches to the address written to the PC, and restores PSTATE from SPSR <current mode>.
  - The PE checks SPSR\_<current\_mode> for an illegal return event. See *Illegal return events from AArch32 state*.
  - The instruction is UNDEFINED in Hyp mode.
  - The instruction is CONSTRAINED UNPREDICTABLE in User mode and System mode.

#### **A1**

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|-----|-----|---|---|---|---|---|
|    | != 1 | 1111 |    | 0  | 0  | 1  | 0  | 1  | 1  | 1  | S  |    | R  | ln |    |    | R  | ld |    |    |    |   |   |   | imn | n12 |   |   |   |   |   |
|    | CO   | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |     |     |   |   |   |   |   |

## RSC (S == 0)

```
RSC{<c>}{<q>} {<Rd>,} <Rn>, #<const>

RSCS (S == 1)

RSCS{<c>}{<q>} {<Rd>,} <Rn>, #<const>

d = UInt(Rd); n = UInt(Rn); setflags = (S == '1'); imm32 = A32ExpandImm(imm12);
```

#### **Assembler Symbols**

<c> See Standard assembler syntax fields

<q> See Standard assembler syntax fields.

Is the general-purpose destination register, encoded in the "Rd" field. If omitted, this register is the same as <Rn>. Arm deprecates using the PC as the destination register, but if the PC is used:

- For the RSC variant, the instruction is a branch to the address calculated by the operation. This is an interworking branch, see *Pseudocode description of operations on the AArch32 general-purpose registers and the PC*.
- For the RSCS variant, the instruction performs an exception return, that restores *PSTATE* from SPSR\_<current\_mode>.

<Rn> Is the general-purpose source register, encoded in the "Rn" field. The PC can be used, but this is deprecated.

<const> An immediate value. See *Modified immediate constants in A32 instructions* for the range of values.

### Operation

< Rd >

## **Operational information**

If CPSR.DIT is 1 and this instruction does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

## RSC, RSCS (register)

Reverse Subtract with Carry (register) subtracts a register value and the value of NOT (Carry flag) from an optionally-shifted register value, and writes the result to the destination register.

If the destination register is not the PC, the RSCS variant of the instruction updates the condition flags based on the result.

The field descriptions for <Rd> identify the encodings where the PC is permitted as the destination register. ARM deprecates any use of these encodings. However, when the destination register is the PC:

- The RSC variant of the instruction is an interworking branch, see *Pseudocode description of operations on the AArch32 general-purpose registers and the PC*.
- The RSCS variant of the instruction performs an exception return without the use of the stack. In this case:
  - The PE branches to the address written to the PC, and restores *PSTATE* from SPSR <current mode>.
  - The PE checks SPSR\_<current\_mode> for an illegal return event. See Illegal return events from AArch32 state.
  - The instruction is UNDEFINED in Hyp mode.
  - The instruction is CONSTRAINED UNPREDICTABLE in User mode and System mode.

#### **A**1

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8 | 7 | 6   | 5  | 4 | 3 | 2 | 1 | 0 |
|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|---|---|-----|----|---|---|---|---|---|
|    | != 1 | 1111 |    | 0  | 0  | 0  | 0  | 1  | 1  | 1  | S  |    | R  | ln |    |    | R  | d  |    |    | ir | nm: | 5 |   | sty | ре | 0 |   | R | m |   |
|    | СО   | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |   |   |     |    |   |   |   |   |   |

RSC, rotate right with extend (S == 0 && imm5 == 00000 && stype == 11)

```
RSC{\langle c \rangle}{\langle q \rangle} {\langle Rd \rangle, \rangle \langle Rn \rangle, \langle Rm \rangle, RRX}
```

RSC, shift or rotate by value (S == 0 && !(imm5 == 00000 && stype == 11))

```
RSC{<c>}{<q>} {<Rd>,} <Rn>, <Rm> {, <shift> #<amount>}
```

RSCS, rotate right with extend (S == 1 && imm5 == 00000 && stype == 11)

```
RSCS{\langle c \rangle}{\langle q \rangle} {\langle Rd \rangle, \rangle \langle Rn \rangle, \langle Rm \rangle, RRX}
```

RSCS, shift or rotate by value (S == 1 && !(imm5 == 00000 && stype == 11))

 $RSCS\{<c>\}\{<q>\} \ \{<Rd>, \} \ <Rm> \ \{, \ <shift> \ \#<amount>\}$ 

```
d = <u>UInt(Rd);</u> n = <u>UInt(Rn);</u> m = <u>UInt(Rm);</u> setflags = (S == '1');
(shift t, shift n) = <u>DecodeImmShift(stype, imm5);</u>
```

#### **Assembler Symbols**

< Rd >

<Rn>

<Rm>

<shift>

<c> See Standard assembler syntax fields

<q> See Standard assembler syntax fields.

Is the general-purpose destination register, encoded in the "Rd" field. If omitted, this register is the same as <Rn>. Arm deprecates using the PC as the destination register, but if the PC is used:

- For the RSC variant, the instruction is a branch to the address calculated by the operation. This is an interworking branch, see *Pseudocode description of operations on the AArch32 general-purpose registers and the PC*.
- For the RSCS variant, the instruction performs an exception return, that restores *PSTATE* from SPSR <current mode>.

Is the first general-purpose source register, encoded in the "Rn" field. The PC can be used, but this is deprecated.

Is the second general-purpose source register, encoded in the "Rm" field. The PC can be used, but this is deprecated.

Is the type of shift to be applied to the second source register, encoded in "stype":

| stype | <shift></shift> |
|-------|-----------------|
| 0.0   | LSL             |
| 01    | LSR             |
| 10    | ASR             |
| 11    | ROR             |
|       |                 |

Is the shift amount, in the range 1 to 31 (when <shift> = LSL or ROR) or 1 to 32 (when <shift> = LSR or ASR) encoded in the "imm5" field as <amount> modulo 32.

<amount>

### Operation

### **Operational information**

If CPSR.DIT is 1 and this instruction does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

## RSC, RSCS (register-shifted register)

Reverse Subtract (register-shifted register) subtracts a register value and the value of NOT (Carry flag) from a register-shifted register value, and writes the result to the destination register. It can optionally update the condition flags based on the result.

#### **A1**

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5  | 4 | 3 | 2 | 1 | 0 |
|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|-----|----|---|---|---|---|---|
|    | != 1 | 1111 |    | 0  | 0  | 0  | 0  | 1  | 1  | 1  | S  |    | R  | n  |    |    | R  | .d |    |    | R  | S |   | 0 | sty | ре | 1 |   | R | m |   |
|    | CC   | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |     |    |   |   |   |   |   |

## Flag setting (S == 1)

```
RSCS{\langle c \rangle}{\langle q \rangle} {\langle Rd \rangle, \rangle \langle Rn \rangle, \langle Rm \rangle, \langle shift \rangle \langle Rs \rangle}
```

#### Not flag setting (S == 0)

```
RSC{<c>}{<q>} {<Rd>,} <Rn>, <Rm>, <shift> <Rs>
d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm); s = <u>UInt</u>(Rs);
setflags = (S == '1'); shift_t = <u>DecodeRegShift</u>(stype);
if d == 15 || n == 15 || s == 15 then UNPREDICTABLE;
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

| <c></c> | See | Standard | assembler | syntax | fields. |
|---------|-----|----------|-----------|--------|---------|
|         |     |          |           |        |         |

<q> See Standard assembler syntax fields.

<Rd> Is the general-purpose destination register, encoded in the "Rd" field.

<Rn> Is the first general-purpose source register, encoded in the "Rn" field.

<Rm> Is the second general-purpose source register, encoded in the "Rm" field.

<shift> Is the type of shift to be applied to the second source register, encoded in "stype":

| stype | <shift></shift> |
|-------|-----------------|
| 0.0   | LSL             |
| 01    | LSR             |
| 10    | ASR             |
| 11    | ROR             |

Is the third general-purpose source register holding a shift amount in its bottom 8 bits, encoded in the "Rs" field.

#### Operation

<Rs>

```
if ConditionPassed() then
    EncodingSpecificOperations();
    shift_n = UInt(R[s]<7:0>);
    shifted = Shift(R[m], shift_t, shift_n, PSTATE.C);
    (result, nzcv) = AddWithCarry(NOT(R[n]), shifted, PSTATE.C);
    R[d] = result;
    if setflags then
        PSTATE.
    PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTATE.

PSTA
```

## **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.

- $\circ~$  The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

#### SADD16

Signed Add 16 performs two 16-bit signed integer additions, and writes the results to the destination register. It sets *PSTATE*.GE according to the results of the additions.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### Α1

| 31                            | 30 | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13  | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------------------------|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|-----|-----|-----|-----|---|---|---|---|---|---|---|---|
| 31 30 29 28 1<br>!= 1111 cond |    |     |    | 0  | 1  | 1  | 0  | 0  | 0  | 0  | 1  |    | R  | n  |    |    | R  | ld. |    | (1) | (1) | (1) | (1) | 0 | 0 | 0 | 1 |   | R | m |   |
|                               | CC | ond |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |    |     |     |     |     |   |   |   |   |   |   |   |   |

# Α1

```
SADD16{<c>}{<q>} {<Rd>,} <Rn>, <Rm>
d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE;
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 1 | 0 | 1 | 0 | 0 | 1 |   | F | ₹n |   | 1  | 1  | 1  | 1  |    | R  | d |   | 0 | 0 | 0 | 0 |   | R | m |   |

#### **T1**

```
SADD16{<c>}{<q>} {<Rd>,} <Rn>, <Rm>
d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

#### **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<Rd> Is the general-purpose destination register, encoded in the "Rd" field.
<Rn> Is the first general-purpose source register, encoded in the "Rn" field.
<Rm> Is the second general-purpose source register, encoded in the "Rm" field.
```

### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    sum1 = SInt(R[n]<15:0>) + SInt(R[m]<15:0>);
    sum2 = SInt(R[n]<31:16>) + SInt(R[m]<31:16>);
    R[d]<15:0> = sum1<15:0>;
    R[d]<31:16> = sum2<15:0>;
    PSTATE.GE<1:0> = if sum1 >= 0 then '11' else '00';
    PSTATE.GE<3:2> = if sum2 >= 0 then '11' else '00';
```

### **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.

SADD16 Page 324

- $\circ~$  The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

SADD16 Page 325

#### SADD8

Signed Add 8 performs four 8-bit signed integer additions, and writes the results to the destination register. It sets <u>PSTATE</u>.GE according to the results of the additions.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 3     | 0 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----------|--------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|---|---|---|---|---|---|---|---|
| <u> </u> | : 1111 |    | 0  | 1  | 1  | 0  | 0  | 0  | 0  | 1  |    | R  | 'n |    |    | R  | ld |    | (1) | (1) | (1) | (1) | 1 | 0 | 0 | 1 |   | R | m |   |
|          | cond   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |   |   |   |   |   |   |   |   |

# **A**1

```
SADD8 {<c>} {<q>} {<Rd>, } <Rn>, <Rm>
d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE;
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 1 | 0 | 1 | 0 | 0 | 0 |   | F | ≀n |   | 1  | 1  | 1  | 1  |    | R  | d |   | 0 | 0 | 0 | 0 |   | R | m |   |

#### **T1**

```
SADD8{<c>}{<q>} {<Rd>,} <Rn>, <Rm>

d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

#### **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<Rd> Is the general-purpose destination register, encoded in the "Rd" field.
<Rn> Is the first general-purpose source register, encoded in the "Rn" field.
<Rm> Is the second general-purpose source register, encoded in the "Rm" field.
```

### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    sum1 = SInt(R[n]<7:0>) + SInt(R[m]<7:0>);
    sum2 = SInt(R[n]<15:8>) + SInt(R[m]<15:8>);
    sum3 = SInt(R[n]<23:16>) + SInt(R[m]<23:16>);
    sum4 = SInt(R[n]<31:24>) + SInt(R[m]<31:24>);
    R[d]<7:0> = sum1<7:0>;
    R[d]<15:8> = sum2<7:0>;
    R[d]<23:16> = sum3<7:0>;
    R[d]<31:24> = sum4<7:0>;
    PSTATE.GE<0> = if sum1 >= 0 then '1' else '0';
    PSTATE.GE<1> = if sum2 >= 0 then '1' else '0';
    PSTATE.GE<2> = if sum3 >= 0 then '1' else '0';
    PSTATE.GE<3> = if sum4 >= 0 then '1' else '0';
```

SADD8 Page 326

### **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

SADD8 Page 327

#### **SASX**

Signed Add and Subtract with Exchange exchanges the two halfwords of the second operand, performs one 16-bit integer addition and one 16-bit subtraction, and writes the results to the destination register. It sets *PSTATE*.GE according to the results.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### Α1

| 3 | 30 2   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13  | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|--------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|-----|-----|-----|-----|---|---|---|---|---|---|---|---|
|   | != 111 | 1  | 0  | 1  | 1  | 0  | 0  | 0  | 0  | 1  |    | R  | n  |    |    | R  | ld. |    | (1) | (1) | (1) | (1) | 0 | 0 | 1 | 1 |   | R | m |   |
|   | cond   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |    |     |     |     |     |   |   |   |   |   |   |   |   |

### **A**1

```
SASX{<c>}{<q>} {<Rd>,} <Rm>
d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE;
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 1 | 0 | 1 | 0 | 1 | 0 |   | F | ₹n |   | 1  | 1  | 1  | 1  |    | R  | d |   | 0 | 0 | 0 | 0 |   | R | m |   |

#### **T1**

```
SASX{<c>}{<q>} {<Rd>,} <Rn>, <Rm>
d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

#### **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<Rd> Is the general-purpose destination register, encoded in the "Rd" field.
<Rn> Is the first general-purpose source register, encoded in the "Rn" field.
<Rm> Is the second general-purpose source register, encoded in the "Rm" field.
```

### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    diff = SInt(R[n]<15:0>) - SInt(R[m]<31:16>);
    sum = SInt(R[n]<31:16>) + SInt(R[m]<15:0>);
    R[d]<15:0> = diff<15:0>;
    R[d]<31:16> = sum<15:0>;
    PSTATE.GE<1:0> = if diff >= 0 then '11' else '00';
    PSTATE.GE<3:2> = if sum >= 0 then '11' else '00';
```

#### **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.

SASX Page 328

- $\circ~$  The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

SASX Page 329

#### SB

Speculation Barrier is a barrier that controls speculation.

The semantics of the Speculation Barrier are that the execution, until the barrier completes, of any instruction that appears later in the program order than the barrier:

- Cannot be performed speculatively to the extent that such speculation can be observed through side-channels as a result of control flow speculation or data value speculation.
- Can be speculatively executed as a result of predicting that a potentially exception generating instruction has not generated an exception.

In particular, any instruction that appears later in the program order than the barrier cannot cause a speculative allocation into any caching structure where the allocation of that entry could be indicative of any data value present in memory or in the registers.

The SB instruction:

- · Cannot be speculatively executed as a result of control flow speculation or data value speculation.
- Can be speculatively executed as a result of predicting that a potentially exception generating instruction has not generated an exception. The potentially exception generating instruc\$

When the prediction of the instruction stream is not informed by data taken from the register outputs of the speculative execution of instructions appearing in program order after an uncompleted SB instruction, the SB instruction has no effect on the use of prediction resources to predict the instruction stream that is being fetched.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19  | 18  | 17  | 16  | 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3   | 2   | 1   | 0   |
|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|---|---|---|---|-----|-----|-----|-----|
| 1  | 1  | 1  | 1  | 0  | 1  | 0  | 1  | 0  | 1  | 1  | 1  | (1) | (1) | (1) | (1) | (1) | (1) | (1) | (1) | (0) | (0) | (0) | (0) | 0 | 1 | 1 | 1 | (0) | (0) | (0) | (0) |

#### Α1

```
SB{<q>}
// No additional decoding required
```

#### **T1**

**T1** 

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3   | 2   | 1   | 0   | 15 | 14 | 13  | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3   | 2   | 1   | 0_  |
|----|----|----|----|----|----|---|---|---|---|---|---|-----|-----|-----|-----|----|----|-----|----|-----|-----|-----|-----|---|---|---|---|-----|-----|-----|-----|
| 1  | 1  | 1  | 1  | 0  | 0  | 1 | 1 | 1 | 0 | 1 | 1 | (1) | (1) | (1) | (1) | 1  | 0  | (0) | 0  | (1) | (1) | (1) | (1) | 0 | 1 | 1 | 1 | (0) | (0) | (0) | (0) |

```
SB{<q>}
if InITBlock() then UNPREDICTABLE;
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

<q> See Standard assembler syntax fields.

#### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    SpeculationBarrier();
```

SB

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

Page 330

### SBC, SBCS (immediate)

Subtract with Carry (immediate) subtracts an immediate value and the value of NOT (Carry flag) from a register value, and writes the result to the destination register.

If the destination register is not the PC, the SBCS variant of the instruction updates the condition flags based on the result.

The field descriptions for <Rd> identify the encodings where the PC is permitted as the destination register. ARM deprecates any use of these encodings. However, when the destination register is the PC:

- The SBC variant of the instruction is an interworking branch, see *Pseudocode description of operations on the AArch32 general-purpose registers and the PC*.
- The SBCS variant of the instruction performs an exception return without the use of the stack. In this case:
  - The PE branches to the address written to the PC, and restores *PSTATE* from SPSR <current mode>.
  - The PE checks SPSR\_<current\_mode> for an illegal return event. See *Illegal return events from AArch32 state*.
  - The instruction is UNDEFINED in Hyp mode.
  - The instruction is CONSTRAINED UNPREDICTABLE in User mode and System mode.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A**1

| 31 30 29 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|-------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|-----|-----|---|---|---|---|---|
| != 1111     | 0  | 0  | 1  | 0  | 1  | 1  | 0  | S  |    | R  | ln |    |    | R  | d  |    |    |    |   |   |   | imn | ո12 |   |   |   |   |   |
| cond        |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |     |     |   |   |   |   |   |

#### SBC (S == 0)

```
SBC{<c>}{<q>} {<Rd>,} <Rn>, #<const>
```

#### SBCS (S == 1)

```
SBCS{<c>}{<q>} {<Rd>,} <Rn>, #<const>

d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); setflags = (S == '1'); imm32 = <u>A32ExpandImm</u>(imm12);
```

### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|----|----|---|---|---|
| 1  | 1  | 1  | 1  | 0  | i  | 0 | 1 | 0 | 1 | 1 | S |   | R | ≀n |   | 0  | i  | mm | 3  |    | R  | d |   |   |   |   | im | m8 |   |   |   |

#### SBC (S == 0)

```
SBC{<c>}{<q>} {<Rd>,} <Rn>, #<const>
```

### SBCS (S == 1)

```
SBCS{<c>}{<q>} {<Rd>,} <Rn>, #<const>

d = UInt(Rd); n = UInt(Rn); setflags = (S == '1'); imm32 = T32ExpandImm(i:imm3:imm8);
if d == 15 || n == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

<c> See Standard assembler syntax fields

<q> See Standard assembler syntax fields

<Rd> For encoding A1: is the general-purpose destination register, encoded in the "Rd" field. If omitted, this register is the same as <Rn>. Arm deprecates using the PC as the destination register, but if the PC is used:

- For the SBC variant, the instruction is a branch to the address calculated by the operation. This is an interworking branch, see *Pseudocode description of operations on the AArch32 general-purpose registers and the PC*.
- For the SBCS variant, the instruction performs an exception return, that restores *PSTATE* from SPSR\_<urrent\_mode>.

For encoding T1: is the general-purpose destination register, encoded in the "Rd" field. If omitted, this register is the same as <Rn>.

<Rn> For encoding A1: is the general-purpose source register, encoded in the "Rn" field. The PC can be used, but this is deprecated.

For encoding T1: is the general-purpose source register, encoded in the "Rn" field.

<const> For encoding A1: an immediate value. See *Modified immediate constants in A32 instructions* for the range of values.

For encoding T1: an immediate value. See *Modified immediate constants in T32 instructions* for the range of values.

### Operation

### **Operational information**

If CPSR.DIT is 1 and this instruction does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5 ; Build timestamp: 2019-03-28T07:59

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

### SBC, SBCS (register)

Subtract with Carry (register) subtracts an optionally-shifted register value and the value of NOT (Carry flag) from a register value, and writes the result to the destination register.

If the destination register is not the PC, the SBCS variant of the instruction updates the condition flags based on the result.

The field descriptions for <Rd> identify the encodings where the PC is permitted as the destination register. ARM deprecates any use of these encodings. However, when the destination register is the PC:

- The SBC variant of the instruction is an interworking branch, see *Pseudocode description of operations on the AArch32 general-purpose registers and the PC*.
- The SBCS variant of the instruction performs an exception return without the use of the stack. In this case:
  - The PE branches to the address written to the PC, and restores *PSTATE* from SPSR <current mode>.
  - The PE checks SPSR\_<current\_mode> for an illegal return event. See *Illegal return events from AArch32 state*.
  - The instruction is UNDEFINED in Hyp mode.
  - The instruction is CONSTRAINED UNPREDICTABLE in User mode and System mode.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$  and  $\underline{T2}$ ).

#### **A1**

| 31 | 30 | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8 | 7 | 6   | 5  | 4 | 3 | 2 | 1 | 0 |
|----|----|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|---|---|-----|----|---|---|---|---|---|
|    |    | 1111 |    | 0  | 0  | 0  | 0  | 1  | 1  | 0  | S  |    | R  | 'n |    |    | R  | d  |    |    | ir | mm: | 5 |   | sty | ре | 0 |   | R | m |   |
|    | -  | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |   |   |     |    |   |   |   |   |   |

cond

SBC, rotate right with extend (S == 0 && imm5 == 00000 && stype == 11)

```
SBC{\langle c \rangle}{\langle q \rangle} {\langle Rd \rangle, \rangle \langle Rn \rangle, \langle Rm \rangle, RRX}
```

SBC, shift or rotate by value (S == 0 && !(imm5 == 00000 && stype == 11))

```
SBC{<c>}{<q>} {<Rd>,} <Rn>, <Rm> {, <shift> #<amount>}
```

SBCS, rotate right with extend (S == 1 && imm5 == 00000 && stype == 11)

```
SBCS\{<c>\}\{<q>\} \ \{<Rd>, \} \ <Rn>, \ <Rm>, \ RRX
```

SBCS, shift or rotate by value (S == 1 && !(imm5 == 00000 && stype == 11))

 $SBCS\{<c>\}\{<q>\} \{<Rd>, \} <Rn>, <Rm> \{, <shift> \#<amount>\}$ 

```
d = <u>UInt(Rd);</u> n = <u>UInt(Rn);</u> m = <u>UInt(Rm);</u> setflags = (S == '1');
(shift t, shift n) = <u>DecodeImmShift(stype, imm5);</u>
```

T1

```
15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
0 1 0 0 0 0 0 1 1 0 Rm Rdn
```

T1

```
SBC<c>{<q>} {<Rdn>,} <Rdn>, <Rm> // (Inside IT block)

SBCS{<q>} {<Rdn>,} <Rdn>, <Rm> // (Outside IT block)

d = UInt(Rdn); n = UInt(Rdn); m = UInt(Rm); setflags = !InITBlock();
(shift t, shift n) = (SRType LSL, 0);
```

**T2** 

|   | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15  | 14 | 13  | 12 | 11 | 10 | 9 | 8 | 7   | 6  | 5   | 4   | 3 | 2  | 1 | 0 |  |
|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|-----|----|-----|----|----|----|---|---|-----|----|-----|-----|---|----|---|---|--|
| Г | 1  | 1  | 1  | 0  | 1  | 0  | 1 | 1 | 0 | 1 | 1 | S |   | R | n |   | (0) | i  | mm: | 3  |    | R  | d |   | imi | m2 | stv | /pe |   | Rr | n |   |  |

```
SBC, rotate right with extend (S == 0 && imm3 == 000 && imm2 == 00 && stype == 11)
```

```
SBC{\langle c \rangle}{\langle q \rangle} {\langle Rd \rangle, \rangle} {\langle Rn \rangle, \langle Rm \rangle, RRX}
```

SBC, shift or rotate by value (S == 0 && !(imm3 == 000 && imm2 == 00 && stype == 11))

SBCS, rotate right with extend (S == 1 && imm3 == 000 && imm2 == 00 && stype == 11)

```
SBCS{\langle c \rangle}{\langle q \rangle} {\langle Rd \rangle, \rangle \langle Rn \rangle, \langle Rm \rangle, RRX}
```

SBCS, shift or rotate by value (S == 1 && !(imm3 == 000 && imm2 == 00 && stype == 11))

```
SBCS.W {<Rd>, } <Rn>, <Rm> // (Outside IT block, and <Rd>, <Rn>, <Rm> can be represented in T1)

SBCS{<c>}{<q>} {<Rd>, } <Rn>, <Rm> {, <shift> #<amount>}

d = UInt(Rd); n = UInt(Rn); m = UInt(Rm); setflags = (S == '1');
(shift_t, shift_n) = DecodeImmShift(stype, imm3:imm2);
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<Rdn> Is the first general-purpose source register and the destination register, encoded in the "Rdn" field.

<Rd> For encoding A1: is the general-purpose destination register, encoded in the "Rd" field. If omitted, this register is the same as <Rn>. Arm deprecates using the PC as the destination register, but if the PC is used:

- For the SBC variant, the instruction is a branch to the address calculated by the operation. This is an interworking branch, see *Pseudocode description of operations on the AArch32 general-purpose registers and the PC*.
- For the SBCS variant, the instruction performs an exception return, that restores *PSTATE* from SPSR <current mode>.

For encoding T2: is the general-purpose destination register, encoded in the "Rd" field. If omitted, this register is the same as <Rn>.

<Rn> For encoding A1: is the first general-purpose source register, encoded in the "Rn" field. The PC can be used, but this is deprecated.

For encoding T2: is the first general-purpose source register, encoded in the "Rn" field.

For encoding A1: is the second general-purpose source register, encoded in the "Rm" field. The PC can be used, but this is deprecated.

For encoding T1 and T2: is the second general-purpose source register, encoded in the "Rm" field.

<shift> Is the type of shift to be applied to the second source register, encoded in "stype":

| stype | <shift></shift> |
|-------|-----------------|
| 0.0   | LSL             |
| 01    | LSR             |
| 10    | ASR             |
| 11    | ROR             |

<amount>

<Rm>

For encoding A1: is the shift amount, in the range 1 to 31 (when <shift> = LSL or ROR) or 1 to 32 (when <shift> = LSR or ASR) encoded in the "imm5" field as <amount> modulo 32.

For encoding T2: is the shift amount, in the range 1 to 31 (when <shift> = LSL or ROR) or 1 to 32 (when <shift> = LSR or ASR), encoded in the "imm3:imm2" field as <amount> modulo 32.

### Operation

### **Operational information**

If CPSR.DIT is 1 and this instruction does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

### SBC, SBCS (register-shifted register)

Subtract with Carry (register-shifted register) subtracts a register-shifted register value and the value of NOT (Carry flag) from a register value, and writes the result to the destination register. It can optionally update the condition flags based on the result.

#### **A1**

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5  | 4 | 3 | 2 | 1 | 0 |
|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|-----|----|---|---|---|---|---|
|    | != 1 | 1111 |    | 0  | 0  | 0  | 0  | 1  | 1  | 0  | S  |    | R  | n  |    |    | R  | .d |    |    | R  | s |   | 0 | sty | ре | 1 |   | R | m |   |
|    | CC   | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |     |    |   |   |   |   |   |

### Flag setting (S == 1)

```
SBCS\{<c>\}\{<q>\} \ \{<Rd>, \} \ <Rm>, \ <Rm>, \ <shift> <Rs>
```

### Not flag setting (S == 0)

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

| <c></c> | See | Standard | assembler s | vntar    | fields |
|---------|-----|----------|-------------|----------|--------|
| \C_     | Sec | siunuuru | assembler s | yriiux . | neius. |

<q> See Standard assembler syntax fields.

<Rd> Is the general-purpose destination register, encoded in the "Rd" field.

Is the first general-purpose source register, encoded in the "Rn" field.

<Rm> Is the second general-purpose source register, encoded in the "Rm" field.

<shift> Is the type of shift to be applied to the second source register, encoded in "stype":

| stype | <shift></shift> |
|-------|-----------------|
| 00    | LSL             |
| 01    | LSR             |
| 10    | ASR             |
| 11    | ROR             |

<Rs> Is the third general-purpose source register holding a shift amount in its bottom 8 bits, encoded in the "Rs" field.

#### Operation

<Rn>

```
if ConditionPassed() then
    EncodingSpecificOperations();
    shift_n = UInt(R[s]<7:0>);
    shifted = Shift(R[m], shift_t, shift_n, PSTATE.C);
    (result, nzcv) = AddWithCarry(R[n], NOT(shifted), PSTATE.C);
    R[d] = result;
    if setflags then
        PSTATE.
    PSTATE.
```

### **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.

- $\circ~$  The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:

  The values of the data supplied in any of its registers.

  The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

#### **SBFX**

Signed Bit Field Extract extracts any number of adjacent bits at any position from a register, sign-extends them to 32 bits, and writes the result to the destination register.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18   | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|------|------|----|----|----|----|----|----|----|----|----|----|------|----|----|----|----|----|----|----|----|-----|---|---|---|---|---|---|---|---|---|
|    | != 1 | 1111 |    | 0  | 1  | 1  | 1  | 1  | 0  | 1  |    | wi | dthr | n1 |    |    | R  | d  |    |    |    | lsb |   |   | 1 | 0 | 1 |   | R | n |   |
|    | СО   | nd   |    |    |    |    |    |    |    |    |    |    |      |    |    |    |    |    |    |    |    |     |   |   |   |   |   |   |   |   |   |

## **A**1

```
SBFX{<c>}{<q>} <Rd>, <Rn>, #<lsb>, #<width>

d = UInt(Rd); n = UInt(Rn);
lsbit = UInt(lsb); widthminus1 = UInt(widthm1);
if d == 15 || n == 15 then UNPREDICTABLE;
```

#### T1

| _15 | 14 | 13 | 12 | 11 | 10  | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13  | 12 | 11 | 10 | 9 | 8 | 7  | 6  | 5   | 4 | 3  | 2    | 1  | 0_ |
|-----|----|----|----|----|-----|---|---|---|---|---|---|---|---|---|---|----|----|-----|----|----|----|---|---|----|----|-----|---|----|------|----|----|
| 1   | 1  | 1  | 1  | 0  | (0) | 1 | 1 | 0 | 1 | 0 | 0 |   | R | n |   | 0  | ir | nm3 | 3  |    | R  | d |   | im | m2 | (0) |   | wi | dthn | n1 |    |

#### Т1

```
SBFX{<c>}{<q>} <Rd>, <Rn>, #<lsb>, #<width>

d = UInt(Rd); n = UInt(Rn);
lsbit = UInt(imm3:imm2); widthminus1 = UInt(widthm1);
if d == 15 || n == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

```
See Standard assembler syntax fields.
See Standard assembler syntax fields.
Rd> Is the general-purpose destination register, encoded in the "Rd" field.
Rn> Is the general-purpose source register, encoded in the "Rn" field.
For encoding A1: is the bit number of the least significant bit in the field, in the range 0 to 31, encoded in the "Isb" field.
For encoding T1: is the bit number of the least significant bit in the field, in the range 0 to 31, encoded in the "imm3:imm2" field.
See Standard assembler syntax fields.
Rd>
Is the general-purpose destination register, encoded in the "Rn" field.
For encoding A1: is the bit number of the least significant bit in the field, in the range 0 to 31, encoded in the "imm3:imm2" field.
See Standard assembler syntax fields.
```

#### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    msbit = lsbit + widthminus1;
    if msbit <= 31 then
        R[d] = SignExtend(R[n]<msbit:lsbit>, 32);
    else
        UNPREDICTABLE;
```

SBFX Page 338

### **CONSTRAINED UNPREDICTABLE behavior**

If msbit > 31, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The value in the destination register is UNKNOWN.

### **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

SBFX Page 339

#### **SDIV**

Signed Divide divides a 32-bit signed integer register value by a 32-bit signed integer register value, and writes the result to the destination register. The condition flags are not affected.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15  | 14  | 13  | 12  | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|----|----|---|---|---|---|---|---|---|---|---|---|
|    | != 1 | 1111 |    | 0  | 1  | 1  | 1  | 0  | 0  | 0  | 1  |    | R  | d  |    | (1) | (1) | (1) | (1) |    | R  | m |   | 0 | 0 | 0 | 1 |   | R | n |   |
|    | CC   | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |     | R   | la  |     |    |    |   |   |   |   |   |   |   |   |   |   |

#### **A1**

```
SDIV{<c>>}{<q>>} {<Rd>,} <Rm>, <Rm>
d = UInt(Rd); n = UInt(Rn); m = UInt(Rm); a = UInt(Ra);
if d == 15 || n == 15 || a != 15 then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If Ra != '1111', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction executes as described, with no change to its behavior and no additional side effects.
- · The instruction executes as described, and the register specified by Ra becomes UNKNOWN.

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15  | 14  | 13  | 12  | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0_ |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|-----|-----|-----|-----|----|----|---|---|---|---|---|---|---|---|---|----|
| 1  | 1  | 1  | 1  | 1  | 0  | 1 | 1 | 1 | 0 | 0 | 1 |   | F | ₹n |   | (1) | (1) | (1) | (1) |    | R  | d |   | 1 | 1 | 1 | 1 |   | R | m |    |
|    |    |    |    |    |    |   |   |   |   |   |   |   |   |    |   |     | F   | Ra  |     |    |    |   |   |   |   |   |   |   |   |   |    |

#### T1

```
SDIV{<c>>}{<q>} {<Rd>,} <Rn>, <Rm>
d = UInt(Rd); n = UInt(Rn); m = UInt(Rm); a = UInt(Ra);
if d == 15 || n == 15 || m == 15 || a != 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

### **CONSTRAINED UNPREDICTABLE behavior**

If Ra != '1111', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- · The instruction executes as described, with no change to its behavior and no additional side effects.
- The instruction executes as described, and the register specified by Ra becomes UNKNOWN.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

- <c> See Standard assembler syntax fields
- <q> See Standard assembler syntax fields
- <Rd> Is the general-purpose destination register, encoded in the "Rd" field.

SDIV Page 340

<Rn> Is the first general-purpose source register holding the dividend, encoded in the "Rn" field.

<Rm> Is the second general-purpose source register holding the divisor, encoded in the "Rm" field.

#### Overflow

If the signed integer division 0x80000000 / 0xFFFFFFFF is performed, the pseudocode produces the intermediate integer result  $+2^{31}$ , that overflows the 32-bit signed integer range. No indication of this overflow case is produced, and the 32-bit result written to <Rd> must be the bottom 32 bits of the binary representation of  $+2^{31}$ . So the result of the division is 0x80000000.

### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    if SInt(R[m]) == 0 then
        result = 0;
    else
        result = RoundTowardsZero(Real(SInt(R[n])) / Real(SInt(R[m])));
    R[d] = result<31:0>;
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

SDIV Page 341

### SEL

Select Bytes selects each byte of its result from either its first operand or its second operand, according to the values of the *PSTATE*.GE flags.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A**1

|   | 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|---|---|---|---|---|---|---|---|
|   |    | != 1 | 111 |    | 0  | 1  | 1  | 0  | 1  | 0  | 0  | 0  |    | R  | 'n |    |    | R  | ld |    | (1) | (1) | (1) | (1) | 1 | 0 | 1 | 1 |   | R | m |   |
| Ī |    | СО   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |   |   |   |   |   |   |   |   |

### **A**1

```
SEL{<c>}{<q>} {<Rd>,} <Rn>, <Rm>

d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE;
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 1 | 0 | 1 | 0 | 1 | 0 |   | R | n |   | 1  | 1  | 1  | 1  |    | R  | d |   | 1 | 0 | 0 | 0 |   | R | m |   |

#### T1

```
SEL{<c>}{<q>} {<Rd>,} <Rn>, <Rm>
d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<Rd> Is the general-purpose destination register, encoded in the "Rd" field.
<Rn> Is the first general-purpose source register, encoded in the "Rn" field.
<Rm> Is the second general-purpose source register, encoded in the "Rm" field.
```

### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    R[d]<7:0> = if PSTATE.GE<0> == '1' then R[n]<7:0> else R[m]<7:0>;
    R[d]<15:8> = if PSTATE.GE<1> == '1' then R[n]<15:8> else R[m]<15:8>;
    R[d]<23:16> = if PSTATE.GE<2> == '1' then R[n]<23:16> else R[m]<23:16>;
    R[d]<31:24> = if PSTATE.GE<3> == '1' then R[n]<31:24> else R[m]<31:24>;
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

SEL Page 342

### **SETEND**

Set Endianness writes a new value to *PSTATE*.E.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

|   |   |   |   |   |   |   |   |   |   |   |   | 19  |     |     |   |     |     |     |     |     |     |   |     |   |   |   |   |     |     |     |     |
|---|---|---|---|---|---|---|---|---|---|---|---|-----|-----|-----|---|-----|-----|-----|-----|-----|-----|---|-----|---|---|---|---|-----|-----|-----|-----|
| 1 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | (0) | (0) | (0) | 1 | (0) | (0) | (0) | (0) | (0) | (0) | Ε | (0) | 0 | 0 | 0 | 0 | (0) | (0) | (0) | (0) |

#### **A1**

```
SETEND{<q>} <endian_specifier> // (Cannot be conditional)
set_bigend = (E == '1');
```

### T1

```
15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
1 0 1 1 0 1 1 0 0 1 0 (1) E (0) (0)
```

#### T1

```
SETEND{<q>} <endian_specifier> // (Not permitted in IT block)

set_bigend = (E == '1');
if InITBlock() then UNPREDICTABLE;
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

<q> See Standard assembler syntax fields.

<endian\_specifier> Is the endianness to be selected, and the value to be set in PSTATE.E, encoded in "E":

| E | <endian_specifier></endian_specifier> |
|---|---------------------------------------|
| 0 | LE                                    |
| 1 | BE                                    |

### Operation

```
EncodingSpecificOperations();
AArch32.CheckSETENDEnabled();
PSTATE.E = if set_bigend then '1' else '0';
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

SETEND Page 343

### **SETPAN**

Set Privileged Access Never writes a new value to *PSTATE*.PAN.

This instruction is available only in privileged mode and it is a NOP when executed in User mode.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

### Α1

(Armv8.1)

| _31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19  | 18  | 17  | 16  | 15  | 14  | 13  | 12  | 11  | 10  | 9    | 8   | 7 | 6 | 5 | 4 | 3   | 2   | 1   | _0_ |
|-----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|------|-----|---|---|---|---|-----|-----|-----|-----|
| 1   | 1  | 1  | 1  | 0  | 0  | 0  | 1  | 0  | 0  | 0  | 1  | (0) | (0) | (0) | (0) | (0) | (0) | (0) | (0) | (0) | (0) | imm1 | (0) | 0 | 0 | 0 | 0 | (0) | (0) | (0) | (0) |

#### **A1**

```
SETPAN{<q>} #<imm> // (Cannot be conditional)

if !HavePANExt () then UNDEFINED;
value = imm1;
```

# T1 (Armv8.1)

```
15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
1 0 1 1 0 0 0 0 0 (1) imm1 (0) (0)
```

#### T1

```
SETPAN{<q>} #<imm> // (Not permitted in IT block)

if InITBlock() then UNPREDICTABLE;
if !HavePANExt() then UNDEFINED;
value = imm1;
```

### **Assembler Symbols**

<q> See Standard assembler syntax fields.

<imm> Is the unsigned immediate 0 or 1, encoded in the "imm1" field.

### Operation

```
EncodingSpecificOperations();
if PSTATE.EL != ELO then
    PSTATE.PAN = value;
```

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

SETPAN Page 344

### **SEV**

Send Event is a hint instruction. It causes an event to be signaled to all PEs in the multiprocessor system. For more information, see *Wait For Event and Send Event*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1 and T2).

#### **A1**

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|-----|-----|-----|-----|---|---|---|---|---|---|---|---|
|    | != 1 | 1111 |    | 0  | 0  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | 0  | 0  | 0  | (1) | (1) | (1) | (1) | (0) | (0) | (0) | (0) | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 |
|    | CC   | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |     |     |     |     |   |   |   |   |   |   |   |   |

### Α1

```
SEV{<c>>}{<q>}
// No additional decoding required
```

### T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 0  | 1  | 1  | 1  | 1  | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 |

#### **T1**

```
SEV{<c>}{<q>}
// No additional decoding required
```

### **T2**

|   |   |   |   |   |   |   |   |   |   |   |   |     |     |     |     |   |   |     |   |     |   |   |   |   |   |   |   |   | 2 |   |   |
|---|---|---|---|---|---|---|---|---|---|---|---|-----|-----|-----|-----|---|---|-----|---|-----|---|---|---|---|---|---|---|---|---|---|---|
| 1 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | (1) | (1) | (1) | (1) | 1 | 0 | (0) | 0 | (0) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 |

### T2

```
// No additional decoding required
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

SEV{<c>}.W

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    SendEvent();
```

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

SEV Page 345

### **SEVL**

Send Event Local is a hint instruction that causes an event to be signaled locally without requiring the event to be signaled to other PEs in the multiprocessor system. It can prime a wait-loop which starts with a WFE instruction.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$  and  $\underline{T2}$ ).

#### **A1**



#### **A1**

```
SEVL{<c>}{<q>}
// No additional decoding required
```

#### **T1**

| 15 |   |   |   |   |   | - |   |   |   |   |   |   |   |   |   |
|----|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| 1  | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 |

#### T1

```
SEVL{<c>}{<q>}
// No additional decoding required
```

### **T2**

**T2** 

|   |   |   |   |   |   | - | - | - | - | - |   | 3   |     |     | -   |   |   |     |   |     |   | - | - | - | - | - |   | - | _ | - | - |
|---|---|---|---|---|---|---|---|---|---|---|---|-----|-----|-----|-----|---|---|-----|---|-----|---|---|---|---|---|---|---|---|---|---|---|
| 1 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | (1) | (1) | (1) | (1) | 1 | 0 | (0) | 0 | (0) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 |

```
SEVL{<c>}.W

// No additional decoding required
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
```

### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    SendEventLocal();
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5 ; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

SEVL Page 346

#### SHADD16

Signed Halving Add 16 performs two signed 16-bit integer additions, halves the results, and writes the results to the destination register.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

|   | 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|---|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|---|---|---|---|---|----|---|---|
|   |    | != 1 | 111 |    | 0  | 1  | 1  | 0  | 0  | 0  | 1  | 1  |    | R  | n  |    |    | R  | ld |    | (1) | (1) | (1) | (1) | 0 | 0 | 0 | 1 |   | Rı | m |   |
| Ī |    | СО   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |   |   |   |   |   |    |   |   |

### Α1

```
SHADD16{<c>}{<q>} {<Rd>,} <Rn>, <Rm>
d = \underbrace{\text{UInt}}_{\text{(Rd)}}; \quad n = \underbrace{\text{UInt}}_{\text{(Rn)}}; \quad m = \underbrace{\text{UInt}}_{\text{(Rm)}};
if d == 15 \mid \mid n == 15 \mid \mid m == 15 then UNPREDICTABLE;
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 1 | 0 | 1 | 0 | 0 | 1 |   | F | ≀n |   | 1  | 1  | 1  | 1  |    | R  | d |   | 0 | 0 | 1 | 0 |   | Rı | m |   |

#### **T1**

```
SHADD16{<c>}{<q>} {<Rd>,} <Rn>, <Rm>
d = \underbrace{\text{UInt}}_{(Rd)}; \quad n = \underbrace{\text{UInt}}_{(Rn)}; \quad m = \underbrace{\text{UInt}}_{(Rm)}; \quad \text{if } d == 15 \mid \mid n == 15 \mid \mid m == 15 \text{ then UNPREDICTABLE}; // Armv8-A removes UNPREDICTABLE for R13}
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<Rd> Is the general-purpose destination register, encoded in the "Rd" field.
<Rn> Is the first general-purpose source register, encoded in the "Rn" field.
<Rm> Is the second general-purpose source register, encoded in the "Rm" field.
```

#### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    sum1 = SInt(R[n]<15:0>) + SInt(R[m]<15:0>);
    sum2 = SInt(R[n]<31:16>) + SInt(R[m]<31:16>);
    R[d]<15:0> = sum1<16:1>;
    R[d]<31:16> = sum2<16:1>;
```

#### **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.

SHADD16 Page 347

 $\circ~$  The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5 ; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

SHADD16 Page 348

#### SHADD8

Signed Halving Add 8 performs four signed 8-bit integer additions, halves the results, and writes the results to the destination register.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A**1

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13  | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|-----|-----|-----|-----|---|---|---|---|---|---|---|---|
|    | != 1 | 1111 |    | 0  | 1  | 1  | 0  | 0  | 0  | 1  | 1  |    | R  | n  |    |    | R  | ld. |    | (1) | (1) | (1) | (1) | 1 | 0 | 0 | 1 |   | R | m |   |
|    | CC   | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |    |     |     |     |     |   |   |   |   |   |   |   |   |

### **A**1

### T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 1 | 0 | 1 | 0 | 0 | 0 |   | R | n |   | 1  | 1  | 1  | 1  |    | Ro | d |   | 0 | 0 | 1 | 0 |   | Rı | m |   |

#### T1

```
SHADD8{<c>}{<q>} {<Rd>,} <Rn>, <Rm>
d = \underbrace{\text{UInt}}_{(Rd)}; \quad n = \underbrace{\text{UInt}}_{(Rn)}; \quad m = \underbrace{\text{UInt}}_{(Rm)}; \quad \text{if } d == 15 \mid \mid n == 15 \mid \mid m == 15 \text{ then UNPREDICTABLE}; // Armv8-A removes UNPREDICTABLE for R13}
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<Rd> Is the general-purpose destination register, encoded in the "Rd" field.
<Rn> Is the first general-purpose source register, encoded in the "Rn" field.
<Rm> Is the second general-purpose source register, encoded in the "Rm" field.
```

#### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    sum1 = SInt(R[n]<7:0>) + SInt(R[m]<7:0>);
    sum2 = SInt(R[n]<15:8>) + SInt(R[m]<15:8>);
    sum3 = SInt(R[n]<23:16>) + SInt(R[m]<23:16>);
    sum4 = SInt(R[n]<31:24>) + SInt(R[m]<31:24>);
    R[d]<7:0> = sum1<8:1>;
    R[d]<15:8> = sum2<8:1>;
    R[d]<23:16> = sum3<8:1>;
    R[d]<31:24> = sum4<8:1>;
```

### Operational information

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

• The execution time of this instruction is independent of:

SHADD8 Page 349

- $\circ$   $\;$  The values of the data supplied in any of its registers.
- The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
   The values of the data supplied in any of its registers.
   The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

SHADD8 Page 350

#### SHASX

Signed Halving Add and Subtract with Exchange exchanges the two halfwords of the second operand, performs one signed 16-bit integer addition and one signed 16-bit subtraction, halves the results, and writes the results to the destination register.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17  | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|-----|-----|-----|-----|---|---|---|---|---|---|---|---|
|    | != 1 | 111 |    | 0  | 1  | 1  | 0  | 0  | 0  | 1  | 1  |    | R  | ln. |    |    | R  | d  |    | (1) | (1) | (1) | (1) | 0 | 0 | 1 | 1 |   | R | m |   |
|    | СО   | nd  |    |    |    |    |    |    |    |    |    |    |    |     |    |    |    |    |    |     |     |     |     |   |   |   |   |   |   |   |   |

# **A**1

```
SHASX{<c>}{<q>} {<Rd>,} <Rm>

d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);

if d == 15 || n == 15 || m == 15 then UNPREDICTABLE;
```

#### **T1**

| _15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1   | 1  | 1  | 1  | 1  | 0  | 1 | 0 | 1 | 0 | 1 | 0 |   | F | ≀n |   | 1  | 1  | 1  | 1  |    | R  | d |   | 0 | 0 | 1 | 0 |   | R | m |   |

#### **T1**

```
SHASX{<c>}{<q>} {<Rd>,} <Rm>

d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);

if d == 15 || n == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

#### **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<Rd> Is the general-purpose destination register, encoded in the "Rd" field.
<Rn> Is the first general-purpose source register, encoded in the "Rn" field.
<Rm> Is the second general-purpose source register, encoded in the "Rm" field.
```

### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    diff = SInt(R[n]<15:0>) - SInt(R[m]<31:16>);
    sum = SInt(R[n]<31:16>) + SInt(R[m]<15:0>);
    R[d]<15:0> = diff<16:1>;
    R[d]<31:16> = sum<16:1>;
```

### **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:

SHASX Page 351

- $\circ$   $\;$  The values of the data supplied in any of its registers.
- The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

SHASX Page 352

#### **SHSAX**

Signed Halving Subtract and Add with Exchange exchanges the two halfwords of the second operand, performs one signed 16-bit integer subtraction and one signed 16-bit addition, halves the results, and writes the results to the destination register.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|---|---|---|---|---|----|---|---|
|    | != 1 | 111 |    | 0  | 1  | 1  | 0  | 0  | 0  | 1  | 1  |    | R  | n  |    |    | R  | d  |    | (1) | (1) | (1) | (1) | 0 | 1 | 0 | 1 |   | Rı | m |   |
|    | СО   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |   |   |   |   |   |    |   |   |

### **A**1

```
SHSAX{<c>}{<q>} {<Rd>,} <Rm>

d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);

if d == 15 || n == 15 || m == 15 then UNPREDICTABLE;
```

#### **T1**

| _15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1   | 1  | 1  | 1  | 1  | 0  | 1 | 0 | 1 | 1 | 1 | 0 |   | F | ≀n |   | 1  | 1  | 1  | 1  |    | R  | d |   | 0 | 0 | 1 | 0 |   | R | m |   |

#### T1

```
SHSAX{<c>}{<q>} {<Rd>,} <Rn>, <Rm>

d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

#### **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<Rd> Is the general-purpose destination register, encoded in the "Rd" field.
<Rn> Is the first general-purpose source register, encoded in the "Rn" field.
<Rm> Is the second general-purpose source register, encoded in the "Rm" field.
```

### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    sum = SInt(R[n]<15:0>) + SInt(R[m]<31:16>);
    diff = SInt(R[n]<31:16>) - SInt(R[m]<15:0>);
    R[d]<15:0> = sum<16:1>;
    R[d]<31:16> = diff<16:1>;
```

### Operational information

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:

SHSAX Page 353

- $\circ$   $\;$  The values of the data supplied in any of its registers.
- The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

SHSAX Page 354

#### SHSUB16

Signed Halving Subtract 16 performs two signed 16-bit integer subtractions, halves the results, and writes the results to the destination register.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13  | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|-----|-----|-----|-----|---|---|---|---|---|----|---|---|
|    | != 1 | 111 |    | 0  | 1  | 1  | 0  | 0  | 0  | 1  | 1  |    | R  | n  |    |    | R  | ld. |    | (1) | (1) | (1) | (1) | 0 | 1 | 1 | 1 |   | Rı | m |   |
|    | CO   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |    |     |     |     |     |   |   |   |   |   |    |   |   |

# **A**1

```
SHSUB16{<c>}{<q>} {<Rd>,} <Rm>
d = \underbrace{\text{UInt}}_{(Rd)}; \quad n = \underbrace{\text{UInt}}_{(Rn)}; \quad m = \underbrace{\text{UInt}}_{(Rm)};
if d == 15 \mid \mid n == 15 \mid \mid m == 15 then UNPREDICTABLE;
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 1 | 0 | 1 | 1 | 0 | 1 |   | F | ≀n |   | 1  | 1  | 1  | 1  |    | R  | d |   | 0 | 0 | 1 | 0 |   | Rı | m |   |

#### T1

```
SHSUB16{<c>}{<q>} {<Rd>,} <Rn>, <Rm>
d = \underbrace{\text{UInt}}_{(Rd)}; \quad n = \underbrace{\text{UInt}}_{(Rn)}; \quad m = \underbrace{\text{UInt}}_{(Rm)}; \quad \text{if } d == 15 \mid \mid n == 15 \mid \mid m == 15 \text{ then UNPREDICTABLE}; // Armv8-A removes UNPREDICTABLE for R13}
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<Rd> Is the general-purpose destination register, encoded in the "Rd" field.
<Rn> Is the first general-purpose source register, encoded in the "Rn" field.
<Rm> Is the second general-purpose source register, encoded in the "Rm" field.
```

#### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    diff1 = SInt(R[n]<15:0>) - SInt(R[m]<15:0>);
    diff2 = SInt(R[n]<31:16>) - SInt(R[m]<31:16>);
    R[d]<15:0> = diff1<16:1>;
    R[d]<31:16> = diff2<16:1>;
```

#### **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.

SHSUB16 Page 355

 $\circ~$  The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

SHSUB16 Page 356

#### SHSUB8

Signed Halving Subtract 8 performs four signed 8-bit integer subtractions, halves the results, and writes the results to the destination register.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A**1

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|---|---|---|---|---|----|---|---|
|    | != 1 | 1111 |    | 0  | 1  | 1  | 0  | 0  | 0  | 1  | 1  |    | R  | 'n |    |    | R  | ₹d |    | (1) | (1) | (1) | (1) | 1 | 1 | 1 | 1 |   | Rı | m |   |
|    | CC   | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |   |   |   |   |   |    |   |   |

### **A**1

```
SHSUB8{<c>}{<q>} {<Rd>,} <Rn>, <Rm>

d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE;
```

### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 1 | 0 | 1 | 1 | 0 | 0 |   | R | ≀n |   | 1  | 1  | 1  | 1  |    | Ro | d |   | 0 | 0 | 1 | 0 |   | Rı | m |   |

#### **T1**

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<Rd> Is the general-purpose destination register, encoded in the "Rd" field.
<Rn> Is the first general-purpose source register, encoded in the "Rn" field.
<Rm> Is the second general-purpose source register, encoded in the "Rm" field.
```

#### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    diff1 = SInt(R[n]<7:0>) - SInt(R[m]<7:0>);
    diff2 = SInt(R[n]<15:8>) - SInt(R[m]<15:8>);
    diff3 = SInt(R[n]<23:16>) - SInt(R[m]<23:16>);
    diff4 = SInt(R[n]<31:24>) - SInt(R[m]<31:24>);
    R[d]<7:0> = diff1<8:1>;
    R[d]<15:8> = diff2<8:1>;
    R[d]<23:16> = diff3<8:1>;
    R[d]<31:24> = diff4<8:1>;
```

### Operational information

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

• The execution time of this instruction is independent of:

SHSUB8 Page 357

- $\circ$   $\;$  The values of the data supplied in any of its registers.
- The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
   The values of the data supplied in any of its registers.
   The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

SHSUB8 Page 358

#### **SMC**

Secure Monitor Call causes a Secure Monitor Call exception. For more information see Secure Monitor Call (SMC) exception.

SMC is available only for software executing at EL1 or higher. It is UNDEFINED in User mode.

If the values of *HCR*.TSC and *SCR*.SCD are both 0, execution of an SMC instruction at EL1 or higher generates a Secure Monitor Call exception that is taken to EL3. When EL3 is using AArch32 this exception is taken to Monitor mode. When EL3 is using AArch64, it is the *SCR\_EL3*.SMD bit, rather than the *SCR*.SCD bit, that can change the effect of executing an SMC instruction.

If the value of *HCR*.TSC is 1, execution of an SMC instruction in a Non-secure EL1 mode generates an exception that is taken to EL2, regardless of the value of *SCR*.SCD. When EL2 is using AArch32, this is a Hyp Trap exception that is taken to Hyp mode. For more information see *Traps to Hyp mode of Non-secure EL1 execution of SMC instructions*.

If the value of *HCR*. TSC is 0 and the value of *SCR*. SCD is 1, the SMC instruction is:

- UNDEFINED in Non-secure state.
- CONSTRAINED UNPREDICTABLE if executed in Secure state at EL1 or higher.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

|   | 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19  | 18  | 17  | 16  | 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2   | 1  | 0 |
|---|----|------|-----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|---|---|---|---|---|-----|----|---|
|   |    | != 1 | 111 |    | 0  | 0  | 0  | 1  | 0  | 1  | 1  | 0  | (0) | (0) | (0) | (0) | (0) | (0) | (0) | (0) | (0) | (0) | (0) | (0) | 0 | 1 | 1 | 1 |   | imr | n4 |   |
| Ī |    | СО   | nd  |    |    |    |    |    |    |    |    |    |     |     |     |     |     |     |     |     |     |     |     |     |   |   |   |   |   |     |    |   |

# **A**1

```
SMC{<c>}{<q>} {#}<imm4>

// imm4 is for assembly/disassembly only and is ignored by hardware
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1  | 0 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|----|----|----|----|----|----|---|---|---|---|---|---|---|----|----|---|----|----|----|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 1  | 1  | 1  | 1  | 0  | 1  | 1 | 1 | 1 | 1 | 1 | 1 |   | im | m4 |   | 1  | 0  | 0  | 0  | (0) | (0) | (0) | (0) | (0) | (0) | (0) | (0) | (0) | (0) | (0) | (0) |

T1

```
SMC{<c>}{<q>} {#}<imm4>

// imm4 is for assembly/disassembly only and is ignored by hardware
if InITBlock() && !LastInITBlock() then UNPREDICTABLE;
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

<c> See Standard assembler syntax fields

<q> See Standard assembler syntax fields.

<imm4> Is a 4-bit unsigned immediate value, in the range 0 to 15, encoded in the "imm4" field. This is ignored by the PE. The Secure Monitor Call exception handler (Secure Monitor code) can use this value to determine what service is being requested, but Arm

does not recommend this.

SMC Page 359

```
if <a href="ConditionPassed">ConditionPassed</a>() then
    EncodingSpecificOperations();
    AArch32.CheckForSMCUndefOrTrap();
    if !ELUsingAArch32(EL3) then
        if SCR_EL3.SMD == '1' then
             // SMC disabled.
             UNDEFINED;
    else
        if SCR.SCD == '1' then
             // SMC disabled
             if <u>IsSecure</u>() then
                 // Executes either as a NOP or UNALLOCATED.
                 c = ConstrainUnpredictable (Unpredictable SMD);
                 assert c IN {Constraint_NOP, Constraint_UNDEF};
                 if c == Constraint NOP then EndOfInstruction();
             UNDEFINED;
    if !<u>ELUsingAArch32</u>(<u>EL3</u>) then
        AArch64.CallSecureMonitor(Zeros(16));
    else
        AArch32.TakeSMCException();
```

## **CONSTRAINED UNPREDICTABLE behavior**

If SCR.SCD == '1' && IsSecure(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00 bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

SMC Page 360

# SMLABB, SMLABT, SMLATB, SMLATT

Signed Multiply Accumulate (halfwords) performs a signed multiply accumulate operation. The multiply acts on two signed 16-bit quantities, taken from either the bottom or the top half of their respective source registers. The other halves of these source registers are ignored. The 32-bit product is added to a 32-bit accumulate value and the result is written to the destination register.

If overflow occurs during the addition of the accumulate value, the instruction sets <u>PSTATE</u>.Q to 1. It is not possible for overflow to occur during the multiplication.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|    | != 1 | 111 |    | 0  | 0  | 0  | 1  | 0  | 0  | 0  | 0  |    | R  | d  |    |    | R  | la |    |    | R  | m |   | 1 | М | Ν | 0 |   | R | n |   |
|    | СО   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

```
SMLABB (M == 0 \&\& N == 0)
```

```
SMLABB{<c>}{<q>} <Rd>, <Rn>, <Rm>, <Ra>
```

#### SMLABT (M == 1 && N == 0)

```
\label{eq:smlabt} $$\operatorname{SMLABT}(< c>) (< q>) < Rd>, < Rn>, < Rm>, < Ra>
```

#### SMLATB (M == 0 && N == 1)

```
SMLATB{<c>}{<q>} < Rd>, < Rn>, < Rm>, < Ra>
```

## **SMLATT (M == 1 && N == 1)**

```
\label{eq:smlatt} $$\operatorname{SMLATT}(<c>)$ $$ <q>$ > < Rd>, < Rn>, < Rm>, < Ra>
```

```
d = UInt(Rd); n = UInt(Rn); m = UInt(Rm); a = UInt(Ra);
n_high = (N == '1'); m_high = (M == '1');
if d == 15 || n == 15 || m == 15 || a == 15 then UNPREDICTABLE;
```

T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14   | 13   | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1_ | 0_ |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|------|------|----|----|----|---|---|---|---|---|---|---|---|----|----|
| 1  | 1  | 1  | 1  | 1  | 0  | 1 | 1 | 0 | 0 | 0 | 1 |   | F | ₹n |   |    | != 1 | 1111 |    |    | R  | d |   | 0 | 0 | N | М |   | R | m  |    |

Ra

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

## **Assembler Symbols**

See Standard assembler syntax fields.
See Standard assembler syntax fields.
Rd> Is the general-purpose destination register, encoded in the "Rd" field.
Rn> Is the first general-purpose source register holding the multiplicand in the bottom or top half (selected by <x>), encoded in the "Rn" field.
Rm> Is the second general-purpose source register holding the multiplier in the bottom or top half (selected by <y>), encoded in the "Rm" field.
Ra> Is the third general-purpose source register holding the addend, encoded in the "Ra" field.

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    operand1 = if n_high then R[n]<31:16> else R[n]<15:0>;
    operand2 = if m_high then R[m]<31:16> else R[m]<15:0>;
    result = SInt(operand1) * SInt(operand2) + SInt(R[a]);
    R[d] = result<31:0>;
    if result != SInt(result<31:0>) then // Signed overflow
        PSTATE.Q = '1';
```

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

# **SMLAD, SMLADX**

Signed Multiply Accumulate Dual performs two signed 16 x 16-bit multiplications. It adds the products to a 32-bit accumulate operand.

Optionally, the instruction can exchange the halfwords of the second operand before performing the arithmetic. This produces top x bottom and bottom x top multiplication.

This instruction sets *PSTATE*.Q to 1 if the accumulate operation overflows. Overflow cannot occur during the multiplications.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14   | 13  | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 |
|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|------|-----|----|----|----|---|---|---|---|---|---|---|---|----|---|
|    | != 1 | 1111 |    | 0  | 1  | 1  | 1  | 0  | 0  | 0  | 0  |    | R  | d  |    |    | != 1 | 111 |    |    | R  | m |   | 0 | 0 | М | 1 |   | F | ₹n |   |
|    | CO   | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |    | R    | a   |    |    |    |   |   |   |   |   |   |   |   |    |   |

## SMLAD (M == 0)

```
SMLAD{\langle c \rangle} {\langle q \rangle} \langle Rd \rangle, \langle Rn \rangle, \langle Rm \rangle, \langle Ra \rangle
```

#### SMLADX (M == 1)

```
SMLADX{<c>}{<q>} <Rd>, <Rn>, <Rm>, <Ra>

if Ra == '1111' then SEE "SMUAD";
d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm); a = <u>UInt</u>(Ra);
m_swap = (M == '1');
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE;
```

#### **T1**

| _15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14   | 13  | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | _0_ |
|-----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|------|-----|----|----|----|---|---|---|---|---|---|---|---|---|-----|
| 1   | 1  | 1  | 1  | 1  | 0  | 1 | 1 | 0 | 0 | 1 | 0 |   | R | n? |   |    | != 1 | 111 |    |    | R  | d |   | 0 | 0 | 0 | М |   | R | m |     |
|     |    |    |    |    |    |   |   |   |   |   |   |   |   |    |   |    |      |     |    |    |    |   |   |   |   |   |   |   |   |   |     |

Ra

## SMLAD (M == 0)

```
SMLAD{\langle c \rangle} {\langle q \rangle} \langle Rd \rangle, \langle Rn \rangle, \langle Rm \rangle, \langle Ra \rangle
```

### SMLADX (M == 1)

```
SMLADX{<c>}{<q>} <Rd>, <Rn>, <Rm>, <Ra>

if Ra == '1111' then SEE "SMUAD";
d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm); a = <u>UInt</u>(Ra);
m_swap = (M == '1');
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

| <c></c>   | See Standard assembler syntax fields.                                     |
|-----------|---------------------------------------------------------------------------|
| <q></q>   | See Standard assembler syntax fields.                                     |
| <rd></rd> | Is the general-purpose destination register, encoded in the "Rd" field.   |
| <rn></rn> | Is the first general-purpose source register, encoded in the "Rn" field.  |
| <rm></rm> | Is the second general-purpose source register, encoded in the "Rm" field. |

```
if ConditionPassed() then
    EncodingSpecificOperations();
    operand2 = if m_swap then ROR(R[m],16) else R[m];
    product1 = SInt(R[n]<15:0>) * SInt(operand2<15:0>);
    product2 = SInt(R[n]<31:16>) * SInt(operand2<31:16>);
    result = product1 + product2 + SInt(R[a]);
    R[d] = result<31:0>;
    if result != SInt(result<31:0>) then // Signed overflow
        PSTATE.Q = '1';
```

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

# **SMLAL, SMLALS**

Signed Multiply Accumulate Long multiplies two signed 32-bit values to produce a 64-bit value, and accumulates this with a 64-bit value. In A32 instructions, the condition flags can optionally be updated based on the result. Use of this option adversely affects performance on many implementations.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17  | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0_ |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|----|
|    | != 1 | 111 |    | 0  | 0  | 0  | 0  | 1  | 1  | 1  | S  |    | Ro | iHi |    |    | Rd | Lo |    |    | R  | m |   | 1 | 0 | 0 | 1 |   | R | 'n |    |
|    | CO   | nd  |    |    |    |    |    |    |    |    |    |    |    |     |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |    |    |

### Flag setting (S == 1)

```
{\tt SMLALS}\{<\tt c>\}\{<\tt q>\} \  \  <\tt RdLo>, \  \  <\tt RdHi>, \  \  <\tt Rn>, \  \  <\tt Rm>
```

#### Not flag setting (S == 0)

```
SMLAL{<c>}{<q>} <RdLo>, <RdHi>, <Rn>, <Rm>
dLo = UInt(RdLo); dHi = UInt(RdHi); n = UInt(Rn); m = UInt(Rm); setflags = (S == '1');
if dLo == 15 || dHi == 15 || n == 15 || m == 15 then UNPREDICTABLE;
if dHi == dLo then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If dHi == dLo, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The value in the destination register is UNKNOWN.

## **T1**

| _1 | 5 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0_ |
|----|---|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|-----|---|---|---|---|---|---|----|---|----|
| [  | 1 | 1  | 1  | 1  | 1  | 0  | 1 | 1 | 1 | 1 | 0 | 0 |   | R | ln |   |    | Ro | Lo |    |    | Ro | lHi |   | 0 | 0 | 0 | 0 |   | Rı | m |    |

T1

```
SMLAL{<c>}{<q>} <RdLo>, <RdHi>, <Rn>, <Rm>

dLo = <u>UInt</u>(RdLo); dHi = <u>UInt</u>(RdHi); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm); setflags = FALSE;
if dLo == 15 || dHi == 15 || n == 15 || m == 15 then UNPREDICTABLE;
// Armv8-A removes UNPREDICTABLE for R13
if dHi == dLo then UNPREDICTABLE;
```

### **CONSTRAINED UNPREDICTABLE behavior**

If dHi == dLo, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The value in the destination register is UNKNOWN.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

# **Assembler Symbols**

| <c></c>       | See Standard assembler syntax fields.                                                                                                                                          |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <q></q>       | See Standard assembler syntax fields.                                                                                                                                          |
| <rdlo></rdlo> | Is the general-purpose source register holding the lower 32 bits of the addend, and the destination register for the lower 32 bits of the result, encoded in the "RdLo" field. |
| <rdhi></rdhi> | Is the general-purpose source register holding the upper 32 bits of the addend, and the destination register for the upper 32 bits of the result, encoded in the "RdHi" field. |
| <rn></rn>     | Is the first general-purpose source register holding the multiplicand, encoded in the "Rn" field.                                                                              |
| <rm></rm>     | Is the second general-purpose source register holding the multiplier, encoded in the "Rm" field.                                                                               |

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    result = SInt(R[n]) * SInt(R[m]) + SInt(R[dHi]:R[dLo]);
    R[dHi] = result<63:32>;
    R[dLo] = result<31:0>;
    if setflags then
        PSTATE.N = result<63>;
        PSTATE.Z = IsZeroBit(result<63:0>);
        // PSTATE.C, PSTATE.V unchanged
```

# **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

# SMLALBB, SMLALBT, SMLALTB, SMLALTT

Signed Multiply Accumulate Long (halfwords) multiplies two signed 16-bit values to produce a 32-bit value, and accumulates this with a 64-bit value. The multiply acts on two signed 16-bit quantities, taken from either the bottom or the top half of their respective source registers. The other halves of these source registers are ignored. The 32-bit product is sign-extended and accumulated with a 64-bit accumulate value.

Overflow is possible during this instruction, but only as a result of the 64-bit addition. This overflow is not detected if it occurs. Instead, the result wraps around modulo  $2^{64}$ .

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

### **A1**

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17  | 16 | 15 | 14 | 13  | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|------|------|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|-----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|    | != 1 | 1111 |    | 0  | 0  | 0  | 1  | 0  | 1  | 0  | 0  |    | Ro | lHi |    |    | Ro | lLo |    |    | R  | m |   | 1 | М | N | 0 |   | R | n |   |
|    | СО   | nd   |    |    |    |    |    |    |    |    |    |    |    |     |    |    |    |     |    |    |    |   |   |   |   |   |   |   |   |   |   |

SMLALBB (M == 0 && N == 0)

```
SMLALBB{<c>}{<q>} < RdLo>, < RdHi>, < Rn>, < Rm>

SMLALBT (M == 1 && N == 0)

SMLALBT {<c>}{<q>} < RdLo>, < RdHi>, < Rn>, < Rm>

SMLALTB (M == 0 && N == 1)

SMLALTB (CC) {<q>} < RdLo>, < RdHi>, < Rn>, < Rm>

SMLALTT (M == 1 && N == 1)

SMLALTT (M == 1 && N == 1)

SMLALTT (CC) {<q>} < RdLo>, < RdHi>, < Rn>, < Rm>

dLo = UInt (RdLo); dHi = UInt (RdHi); n = UInt (Rn); m = UInt (Rm);
n high = (N == '1'); m high = (M == '1');
```

### **CONSTRAINED UNPREDICTABLE behavior**

if dHi == dLo then UNPREDICTABLE;

If dHi == dLo, then one of the following behaviors must occur:

if dLo == 15 || dHi == 15 || n == 15 || m == 15 then UNPREDICTABLE;

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The value in the destination register is UNKNOWN.

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|-----|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 1 | 1 | 1 | 1 | 0 | 0 |   | R | n |   |    | Ro | Lo |    |    | Ro | lHi |   | 1 | 0 | N | М |   | Rı | m |   |

```
SMLALBB (N == 0 && M == 0)

SMLALBB (<c>) {<q>} < RdLo>, < RdHi>, < Rn>, < Rm>

SMLALBT (N == 0 && M == 1)

SMLALBT (<c>) {<q>} < RdLo>, < RdHi>, < Rn>, < Rm>

SMLALTB (N == 1 && M == 0)

SMLALTB (<c>) {<q>} < RdLo>, < RdHi>, < Rn>, < Rm>

SMLALTT (N == 1 && M == 1)

SMLALTT (N == 1 && M == 1)

SMLALTT (<c>) {<q>} < RdLo>, < RdHi>, < Rn>, < Rm>

dLo = Uint (RdLo); dHi = Uint (RdHi); n = Uint (Rn); m = Uint (Rm); n_high = (N == '1'); if dLo == 15 || dHi == 15 || n == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13 if dHi == dLo then UNPREDICTABLE;
```

### **CONSTRAINED UNPREDICTABLE behavior**

If dHi == dLo, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The value in the destination register is UNKNOWN.

See Standard assembler syntax fields.

encoded in the "Rm" field.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

## **Assembler Symbols**

<c>

| •             |                                                                                                                                                                                |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <q></q>       | See Standard assembler syntax fields.                                                                                                                                          |
| <rdlo></rdlo> | Is the general-purpose source register holding the lower 32 bits of the addend, and the destination register for the lower 32 bits of the result, encoded in the "RdLo" field. |
| <rdhi></rdhi> | Is the general-purpose source register holding the upper 32 bits of the addend, and the destination register for the upper 32 bits of the result, encoded in the "RdHi" field. |
| <rn></rn>     | For encoding A1: is the first general-purpose source register holding the multiplicand in the bottom or top half (selected by <x>), encoded in the "Rn" field.</x>             |
|               | For encoding T1: is the first general-purpose source register holding the multiplicand in the bottom or top half (selected by $<$ x $>$ ), encoded in the "Rn" field.          |
| <rm></rm>     | For encoding A1: is the second general-purpose source register holding the multiplier in the bottom or top half (selected by <y>), encoded in the "Rm" field.</y>              |
|               |                                                                                                                                                                                |

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    operand1 = if n_high then R[n]<31:16> else R[n]<15:0>;
    operand2 = if m_high then R[m]<31:16> else R[m]<15:0>;
    result = SInt(operand1) * SInt(operand2) + SInt(R[dHi]:R[dLo]);
    R[dHi] = result<63:32>;
    R[dLo] = result<31:0>;
```

For encoding T1: is the second general-purpose source register holding the multiplier in the bottom or top half (selected by  $\langle x \rangle$ ),

# **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

# SMLALD, SMLALDX

Signed Multiply Accumulate Long Dual performs two signed 16 x 16-bit multiplications. It adds the products to a 64-bit accumulate operand. Optionally, the instruction can exchange the halfwords of the second operand before performing the arithmetic. This produces top x bottom and bottom x top multiplication.

Overflow is possible during this instruction, but only as a result of the 64-bit addition. This overflow is not detected if it occurs. Instead, the result wraps around modulo  $2^{64}$ .

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17  | 16 | 15 | 14 | 13  | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0_ |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|-----|----|----|----|---|---|---|---|---|---|---|---|---|----|
|    | != 1 | 111 |    | 0  | 1  | 1  | 1  | 0  | 1  | 0  | 0  |    | Ro | lHi |    |    | Ro | lLo |    |    | R  | m |   | 0 | 0 | М | 1 |   | R | n |    |
|    | СО   | nd  |    |    |    |    |    |    |    |    |    |    |    |     |    |    |    |     |    |    |    |   |   |   |   |   |   |   |   |   |    |

# SMLALD (M == 0)

```
SMLALD{<c>}{<q>} < RdLo>, < RdHi>, < Rn>, < Rm>
```

## SMLALDX (M == 1)

```
SMLALDX{<c>}{<q>} <RdLo>, <RdHi>, <Rn>, <Rm>
dLo = <u>UInt</u>(RdLo); dHi = <u>UInt</u>(RdHi); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm); m_swap = (M == '1');
if dLo == 15 || dHi == 15 || n == 15 || m == 15 then UNPREDICTABLE;
if dHi == dLo then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If dHi == dLo, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The value in the destination register is UNKNOWN.

### **T1**

| _15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13  | 12 | 11 | 10 | 9   | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0_ |
|-----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|-----|----|----|----|-----|---|---|---|---|---|---|----|---|----|
| 1   | 1  | 1  | 1  | 1  | 0  | 1 | 1 | 1 | 1 | 0 | 0 |   | R | n |   |    | Ro | lLo |    |    | Ro | lHi |   | 1 | 1 | 0 | М |   | Rr | n |    |

## SMLALD (M == 0)

```
SMLALD{<c>}{<q>} < RdLo>, < RdHi>, < Rn>, < Rm>
```

### SMLALDX (M == 1)

```
SMLALDX{<c>}{<q>} <RdLo>, <RdHi>, <Rn>, <Rm>

dLo = <u>UInt</u>(RdLo); dHi = <u>UInt</u>(RdHi); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm); m_swap = (M == '1');
if dLo == 15 || dHi == 15 || n == 15 || m == 15 then UNPREDICTABLE;
// Armv8-A removes UNPREDICTABLE for R13
if dHi == dLo then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If dHi == dLo, then one of the following behaviors must occur:

• The instruction is UNDEFINED.

- The instruction executes as NOP.
- The value in the destination register is UNKNOWN.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

| <c></c>       | See Standard assembler syntax fields.                                                                                                                                          |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <q></q>       | See Standard assembler syntax fields.                                                                                                                                          |
| <rdlo></rdlo> | Is the general-purpose source register holding the lower 32 bits of the addend, and the destination register for the lower 32 bits of the result, encoded in the "RdLo" field. |
| <rdhi></rdhi> | Is the general-purpose source register holding the upper 32 bits of the addend, and the destination register for the upper 32 bits of the result, encoded in the "RdHi" field. |
| <rn></rn>     | Is the first general-purpose source register, encoded in the "Rn" field.                                                                                                       |
| <rm></rm>     | Is the second general-purpose source register, encoded in the "Rm" field.                                                                                                      |

### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    operand2 = if m_swap then ROR(R[m],16) else R[m];
    product1 = SInt(R[n]<15:0>) * SInt(operand2<15:0>);
    product2 = SInt(R[n]<31:16>) * SInt(operand2<31:16>);
    result = product1 + product2 + SInt(R[dHi]:R[dLo]);
    R[dHi] = result<63:32>;
    R[dLo] = result<31:0>;
```

## **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - $\circ~$  The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

# **SMLAWB, SMLAWT**

Signed Multiply Accumulate (word by halfword) performs a signed multiply accumulate operation. The multiply acts on a signed 32-bit quantity and a signed 16-bit quantity. The signed 16-bit quantity is taken from either the bottom or the top half of its source register. The other half of the second source register is ignored. The top 32 bits of the 48-bit product are added to a 32-bit accumulate value and the result is written to the destination register. The bottom 16 bits of the 48-bit product are ignored.

If overflow occurs during the addition of the accumulate value, the instruction sets *PSTATE*.Q to 1. No overflow can occur during the multiplication.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|    | != 1 | 111 |    | 0  | 0  | 0  | 1  | 0  | 0  | 1  | 0  |    | R  | d  |    |    | R  | la |    |    | R  | m |   | 1 | М | 0 | 0 |   | R | n |   |
|    | СО   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

### SMLAWB (M == 0)

```
SMLAWB{<c>}{<q>} < Rd>, < Rn>, < Rm>, < Ra>
```

#### SMLAWT (M == 1)

```
SMLAWT{<c>}{<q>} <Rd>, <Rm>, <Rm>, <Ra>
d = \underbrace{\text{UInt}}_{\text{(Rd)}}; \quad n = \underbrace{\text{UInt}}_{\text{(Rn)}}; \quad m = \underbrace{\text{UInt}}_{\text{(Rm)}}; \quad a = \underbrace{\text{UInt}}_{\text{(Ra)}}; \quad m_{\text{high}} = (M == '1');
if d == 15 \mid \mid n == 15 \mid \mid a == 15 then UNPREDICTABLE;
```

## **T1**

|   | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14   | 13  | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|------|-----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|   | 1  | 1  | 1  | 1  | 1  | 0  | 1 | 1 | 0 | 0 | 1 | 1 |   | R | 'n |   |    | != 1 | 111 |    |    | R  | d |   | 0 | 0 | 0 | М |   | R | m |   |
| • |    |    |    |    |    |    |   |   |   |   |   |   |   |   |    |   |    | R    | la  |    |    |    |   |   |   |   |   |   |   |   |   |   |

#### SMLAWB (M == 0)

```
SMLAWB{<c>}{<q>} <Rd>, <Rn>, <Rm>, <Ra>
```

### SMLAWT (M == 1)

```
SMLAWT{<c>}{<q>} <Rd>, <Rn>, <Rm>, <Ra>

if Ra == '1111' then SEE "SMULWB, SMULWT";
d = UInt(Rd); n = UInt(Rn); m = UInt(Rm); a = UInt(Ra); m_high = (M == '1');
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

| <c></c>   | See Standard assembler syntax fields.                                                                                                            |
|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| <q></q>   | See Standard assembler syntax fields.                                                                                                            |
| <rd></rd> | Is the general-purpose destination register, encoded in the "Rd" field.                                                                          |
| <rn></rn> | Is the first general-purpose source register holding the multiplicand, encoded in the "Rn" field.                                                |
| <rm></rm> | Is the second general-purpose source register holding the multiplier in the bottom or top half (selected by <y>), encoded in the "Rm" field.</y> |
| <ra></ra> | Is the third general-purpose source register holding the addend, encoded in the "Ra" field.                                                      |

```
if ConditionPassed() then
    EncodingSpecificOperations();
    operand2 = if m_high then R[m] < 31:16 > else R[m] < 15:0 >;
    result = SInt(R[n]) * SInt(operand2) + (SInt(R[a]) << 16);
    R[d] = result < 47:16 >;
    if (result >> 16) != SInt(R[d]) then // Signed overflow
        PSTATE.Q = '1';
```

## **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

# SMLSD, SMLSDX

Signed Multiply Subtract Dual performs two signed 16 x 16-bit multiplications. It adds the difference of the products to a 32-bit accumulate operand. Optionally, the instruction can exchange the halfwords of the second operand before performing the arithmetic. This produces top x bottom and bottom x top multiplication.

This instruction sets *PSTATE*.Q to 1 if the accumulate operation overflows. Overflow cannot occur during the multiplications or subtraction.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 30 29 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14   | 13  | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|----|----|----|----|----|----|----|----|----|----|----|----|----|------|-----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| != 1111     | 0  | 1  | 1  | 1  | 0  | 0  | 0  | 0  |    | R  | ₹d |    |    | != 1 | 111 |    |    | R  | m |   | 0 | 1 | М | 1 |   | R | n |   |
| cond        |    |    |    |    |    |    |    |    |    |    |    |    |    | R    | a   |    |    |    |   |   |   |   |   |   |   |   |   |   |

## SMLSD (M == 0)

```
SMLSD{\langle c \rangle} {\langle q \rangle} \langle Rd \rangle, \langle Rn \rangle, \langle Rm \rangle, \langle Ra \rangle
```

### SMLSDX (M == 1)

```
SMLSDX{<c>}{<q>} <Rd>, <Rn>, <Rm>, <Ra>

if Ra == '1111' then SEE "SMUSD";
d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm); a = <u>UInt</u>(Ra); m_swap = (M == '1');
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE;
```

### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14   | 13  | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0_ |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|------|-----|----|----|----|---|---|---|---|---|---|---|----|---|----|
| 1  | 1  | 1  | 1  | 1  | 0  | 1 | 1 | 0 | 1 | 0 | 0 |   | R | ≀n |   |    | != 1 | 111 |    |    | R  | d |   | 0 | 0 | 0 | М |   | Rı | m |    |

Ra

## SMLSD (M == 0)

```
SMLSD{<c>}{<q>} <Rd>, <Rn>, <Rm>, <Ra>
```

### SMLSDX (M == 1)

```
SMLSDX{<c>}{<q>} <Rd>, <Rn>, <Rm>, <Ra>
if Ra == '1111' then SEE "SMUSD";
d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm); a = <u>UInt</u>(Ra); m_swap = (M == '1');
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

| <c></c>   | See Standard assembler syntax fields.                                                       |
|-----------|---------------------------------------------------------------------------------------------|
| <q></q>   | See Standard assembler syntax fields.                                                       |
| <rd></rd> | Is the general-purpose destination register, encoded in the "Rd" field.                     |
| <rn></rn> | Is the first general-purpose source register, encoded in the "Rn" field.                    |
| <rm></rm> | Is the second general-purpose source register, encoded in the "Rm" field.                   |
| <ra></ra> | Is the third general-purpose source register holding the addend, encoded in the "Ra" field. |

```
if ConditionPassed() then
   EncodingSpecificOperations();
   operand2 = if m swap then ROR(R[m], 16) else R[m];
   result = product1 - product2 + SInt(R[a]);
   \underline{R}[d] = result < 31:0>;
   if result != <u>SInt</u>(result<31:0>) then // Signed overflow
       PSTATE.Q = '1';
```

# **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - $\circ~$  The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
    The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

# SMLSLD, SMLSLDX

Signed Multiply Subtract Long Dual performs two signed 16 x 16-bit multiplications. It adds the difference of the products to a 64-bit accumulate operand.

Optionally, the instruction can exchange the halfwords of the second operand before performing the arithmetic. This produces top x bottom and bottom x top multiplication.

Overflow is possible during this instruction, but only as a result of the 64-bit addition. This overflow is not detected if it occurs. Instead, the result wraps around modulo  $2^{64}$ .

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 3 | 1 30 | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17  | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0_ |
|---|------|------|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|----|
|   | !=   | 1111 |    | 0  | 1  | 1  | 1  | 0  | 1  | 0  | 0  |    | Ro | iHi |    |    | Rd | Lo |    |    | R  | m |   | 0 | 1 | М | 1 |   | R | 'n |    |
|   |      | and  |    |    |    |    |    |    |    |    |    |    |    |     |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |    |    |

#### SMLSLD (M == 0)

```
SMLSLD{\langle c \rangle}{\langle q \rangle} \langle RdLo \rangle, \langle RdHi \rangle, \langle Rn \rangle, \langle Rm \rangle
```

## SMLSLDX (M == 1)

```
SMLSLDX{<c>}{<q>} <RdLo>, <RdHi>, <Rn>, <Rm>

dLo = <u>UInt</u>(RdLo); dHi = <u>UInt</u>(RdHi); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm); m_swap = (M == '1');
if dLo == 15 || dHi == 15 || n == 15 || m == 15 then UNPREDICTABLE;
if dHi == dLo then UNPREDICTABLE;
```

## **CONSTRAINED UNPREDICTABLE behavior**

If dHi == dLo, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The value in the destination register is UNKNOWN.

#### **T1**

| _15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13  | 12 | 11 | 10 | 9   | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|-----|----|----|----|-----|---|---|---|---|---|---|---|---|---|
| 1   | 1  | 1  | 1  | 1  | 0  | 1 | 1 | 1 | 1 | 0 | 1 |   | R | ≀n |   |    | Ro | lLo |    |    | Ro | lHi |   | 1 | 1 | 0 | М |   | R | m |   |

#### SMLSLD (M == 0)

```
SMLSLD{\langle c \rangle}{\langle q \rangle} \langle RdLo \rangle, \langle RdHi \rangle, \langle Rn \rangle, \langle Rm \rangle
```

#### SMLSLDX (M == 1)

```
SMLSLDX{<c>}{<q>} <RdLo>, <RdHi>, <Rn>, <Rm>

dLo = UInt(RdLo); dHi = UInt(RdHi); n = UInt(Rn); m = UInt(Rm); m_swap = (M == '1');
if dLo == 15 || dHi == 15 || n == 15 || m == 15 then UNPREDICTABLE;
// Armv8-A removes UPREDICTABLE for R13
if dHi == dLo then UNPREDICTABLE;
```

## **CONSTRAINED UNPREDICTABLE behavior**

If dHi == dLo, then one of the following behaviors must occur:

• The instruction is UNDEFINED.

- The instruction executes as NOP.
- The value in the destination register is UNKNOWN.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

## **Assembler Symbols**

| <c></c>       | See Standard assembler syntax fields.                                                                                                                                          |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <q></q>       | See Standard assembler syntax fields.                                                                                                                                          |
| <rdlo></rdlo> | Is the general-purpose source register holding the lower 32 bits of the addend, and the destination register for the lower 32 bits of the result, encoded in the "RdLo" field. |
| <rdhi></rdhi> | Is the general-purpose source register holding the upper 32 bits of the addend, and the destination register for the upper 32 bits of the result, encoded in the "RdHi" field. |
| <rn></rn>     | Is the first general-purpose source register, encoded in the "Rn" field.                                                                                                       |
| <rm></rm>     | Is the second general-purpose source register, encoded in the "Rm" field.                                                                                                      |

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    operand2 = if m_swap then ROR(R[m],16) else R[m];
    product1 = SInt(R[n]<15:0>) * SInt(operand2<15:0>);
    product2 = SInt(R[n]<31:16>) * SInt(operand2<31:16>);
    result = product1 - product2 + SInt(R[dHi]:R[dLo]);
    R[dHi] = result<63:32>;
    R[dLo] = result<31:0>;
```

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

# **SMMLA, SMMLAR**

Signed Most Significant Word Multiply Accumulate multiplies two signed 32-bit values, extracts the most significant 32 bits of the result, and adds an accumulate value

Optionally, the instruction can specify that the result is rounded instead of being truncated. In this case, the constant 0x80000000 is added to the product before the high word is extracted.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 3 | 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14   | 13  | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 |
|---|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|------|-----|----|----|----|---|---|---|---|---|---|---|---|----|---|
|   |    | != 1 | 1111 |    | 0  | 1  | 1  | 1  | 0  | 1  | 0  | 1  |    | R  | ₹d |    |    | != 1 | 111 |    |    | R  | m |   | 0 | 0 | R | 1 |   | F | ≀n |   |
|   |    | СО   | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |    | R    | la  |    |    |    |   |   |   |   |   |   |   |   |    |   |

#### SMMLA (R == 0)

```
SMMLA\{<c>\}\{<q>\}\ <Rd>,\ <Rn>,\ <Rm>,\ <Ra>
```

### SMMLAR(R == 1)

```
SMMLAR{<c>}{<q>} <Rd>, <Rn>, <Rm>, <Ra>

if Ra == '1111' then SEE "SMMUL";
d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm); a = <u>UInt</u>(Ra); round = (R == '1');
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE;
```

#### T1

|   | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14   | 13  | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|------|-----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|   | 1  | 1  | 1  | 1  | 1  | 0  | 1 | 1 | 0 | 1 | 0 | 1 |   | R | 'n |   |    | != 1 | 111 |    |    | R  | d |   | 0 | 0 | 0 | R |   | R | m |   |
| _ |    |    |    |    |    |    |   |   |   |   |   |   |   |   |    |   |    | R    | a   |    |    |    |   |   |   |   |   |   |   |   |   |   |

#### SMMLA (R == 0)

```
SMMLA\{<c>\}\{<q>\} <Rd>, <Rn>, <Rm>, <Ra>
```

### SMMLAR(R == 1)

```
SMMLAR{<c>}{<q>} <Rd>, <Rn>, <Rm>, <Ra>

if Ra == '1111' then SEE "SMMUL";
d = UInt(Rd); n = UInt(Rn); m = UInt(Rm); a = UInt(Ra); round = (R == '1');
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

| < | <c></c>   | See Standard assembler syntax fields.                                                             |
|---|-----------|---------------------------------------------------------------------------------------------------|
| < | <q></q>   | See Standard assembler syntax fields.                                                             |
| < | <rd></rd> | Is the general-purpose destination register, encoded in the "Rd" field.                           |
| < | <rn></rn> | Is the first general-purpose source register holding the multiplicand, encoded in the "Rn" field. |
| < | <rm></rm> | Is the second general-purpose source register holding the multiplier, encoded in the "Rm" field.  |
| < | <ra></ra> | Is the third general-purpose source register holding the addend, encoded in the "Ra" field.       |

```
if ConditionPassed() then
    EncodingSpecificOperations();
    result = (SInt(R[a]) << 32) + SInt(R[n]) * SInt(R[m]);
    if round then result = result + 0x80000000;
    R[d] = result<63:32>;
```

## **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

# SMMLS, SMMLSR

Signed Most Significant Word Multiply Subtract multiplies two signed 32-bit values, subtracts the result from a 32-bit accumulate value that is shifted left by 32 bits, and extracts the most significant 32 bits of the result of that subtraction.

Optionally, the instruction can specify that the result of the instruction is rounded instead of being truncated. In this case, the constant 0x80000000 is added to the result of the subtraction before the high word is extracted.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 30 29 28 | 27 2 | 6 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 |
|-------------|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|
| != 1111     | 0 1  | 1    | 1  | 0  | 1  | 0  | 1  |    | R  | ₹d |    |    | R  | ≀a |    |    | R  | m |   | 1 | 1 | R | 1 |   | F | ₹n |   |
| cond        |      |      |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |    |   |

#### SMMLS (R == 0)

```
SMMLS\{<c>\}\{<q>\} \ <Rd>, \ <Rn>, \ <Rm>, \ <Ra>
```

#### SMMLSR (R == 1)

```
SMMLSR{<c>}{<q>} <Rd>, <Rn>, <Rm>, <Ra>
d = \underbrace{\text{UInt}}_{(Rd)}; \quad n = \underbrace{\text{UInt}}_{(Rn)}; \quad m = \underbrace{\text{UInt}}_{(Rm)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad \text{round} = (R == '1');
if d == 15 \mid \mid n == 15 \mid \mid m == 15 \mid \mid a == 15 \text{ then UNPREDICTABLE};
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 1 | 1 | 0 | 1 | 1 | 0 |   | R | n. |   |    | R  | la |    |    | R  | d |   | 0 | 0 | 0 | R |   | R | m |   |

#### SMMLS (R == 0)

```
SMMLS{\langle c \rangle}{\langle q \rangle} \langle Rd \rangle, \langle Rn \rangle, \langle Rm \rangle, \langle Ra \rangle
```

## SMMLSR (R == 1)

```
SMMLSR{<c>}{<q>} <Rd>, <Rn>, <Rm>, <Ra>
d = \underbrace{\text{UInt}}_{(Rd)}; \quad n = \underbrace{\text{UInt}}_{(Rn)}; \quad m = \underbrace{\text{UInt}}_{(Rm)}; \quad a = \underbrace{\text{UInt}}_{(Ra)}; \quad \text{round} = (R == '1');
if d == 15 || n == 15 || a == 15 then UNPREDICTABLE;
// Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

| <c></c>   | See Standard assembler syntax fields.                                                             |
|-----------|---------------------------------------------------------------------------------------------------|
| <q></q>   | See Standard assembler syntax fields.                                                             |
| <rd></rd> | Is the general-purpose destination register, encoded in the "Rd" field.                           |
| <rn></rn> | Is the first general-purpose source register holding the multiplicand, encoded in the "Rn" field. |
| <rm></rm> | Is the second general-purpose source register holding the multiplier, encoded in the "Rm" field.  |
| <ra></ra> | Is the third general-purpose source register holding the addend, encoded in the "Ra" field.       |

```
if ConditionPassed() then
    EncodingSpecificOperations();
    result = (SInt(R[a]) << 32) - SInt(R[n]) * SInt(R[m]);
    if round then result = result + 0x80000000;
    R[d] = result<63:32>;
```

## **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

# SMMUL, SMMULR

Signed Most Significant Word Multiply multiplies two signed 32-bit values, extracts the most significant 32 bits of the result, and writes those bits to the destination register.

Optionally, the instruction can specify that the result is rounded instead of being truncated. In this case, the constant 0x80000000 is added to the product before the high word is extracted.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 30 29 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| != 1111     | 0  | 1  | 1  | 1  | 0  | 1  | 0  | 1  |    | R  | ₹d |    | 1  | 1  | 1  | 1  |    | Rı | m |   | 0 | 0 | R | 1 |   | R | n |   |
| cond        |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

## SMMUL (R == 0)

```
SMMUL{<c>}{<q>} {<Rd>,} {<Rn>,} {<Rm>}
```

#### SMMULR (R == 1)

```
SMMULR{<c>}{<q>} {<Rd>,} <Rn>, <Rm>

d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm); round = (R == '1');
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE;
```

#### **T1**

| 1 | 5 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|---|---|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
|   | 1 | 1  | 1  | 1  | 1  | 0  | 1 | 1 | 0 | 1 | 0 | 1 |   | R | n |   | 1  | 1  | 1  | 1  |    | Rd |   |   | 0 | 0 | 0 | R |   | Rı | m |   |

#### SMMUL(R == 0)

```
SMMUL\{<c>\}\{<q>\} \{<Rd>,\} <Rn>, <Rm>
```

## SMMULR (R == 1)

```
SMMULR{<c>}{<q>} {<Rd>,} <Rn>, <Rm>
d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm); round = (R == '1');
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

| <c></c>   | See Standard assembler syntax fields.                                     |
|-----------|---------------------------------------------------------------------------|
| <q></q>   | See Standard assembler syntax fields.                                     |
| <rd></rd> | Is the general-purpose destination register, encoded in the "Rd" field.   |
| <rn></rn> | Is the first general-purpose source register, encoded in the "Rn" field.  |
| <rm></rm> | Is the second general-purpose source register, encoded in the "Rm" field. |

```
if ConditionPassed() then
    EncodingSpecificOperations();
    result = SInt(R[n]) * SInt(R[m]);
    if round then result = result + 0x80000000;
    R[d] = result<63:32>;
```

## **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

# SMUAD, SMUADX

Signed Dual Multiply Add performs two signed 16 x 16-bit multiplications. It adds the products together, and writes the result to the destination register.

Optionally, the instruction can exchange the halfwords of the second operand before performing the arithmetic. This produces top x bottom and bottom x top multiplication.

This instruction sets *PSTATE*.Q to 1 if the addition overflows. The multiplications cannot overflow.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|    | != 1 | 111 |    | 0  | 1  | 1  | 1  | 0  | 0  | 0  | 0  |    | R  | d  |    | 1  | 1  | 1  | 1  |    | R  | m |   | 0 | 0 | М | 1 |   | R | n |   |
|    | СО   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

# SMUAD (M == 0)

```
SMUAD{<c>}{<q>} {<Rd>,} {<Rn>,} {<Rm>}
```

### SMUADX (M == 1)

```
SMUADX{<c>}{<q>} {<Rd>,} <Rn>, <Rm>

d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm); m_swap = (M == '1');
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE;
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|------|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 1 | 1 | 0 | 0 | 1 | 0 |   | R | n |   | 1  | 1  | 1  | 1  |    | Rd   |   | 0 | 0 | 0 | М |   | R | m |   |

#### SMUAD (M == 0)

```
SMUAD{<c>}{<q>} {<Rd>,} <Rn>, <Rm>
```

# SMUADX (M == 1)

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

| <c></c>   | See Standard assembler syntax fields.                                     |
|-----------|---------------------------------------------------------------------------|
| <q></q>   | See Standard assembler syntax fields.                                     |
| <rd></rd> | Is the general-purpose destination register, encoded in the "Rd" field.   |
| <rn></rn> | Is the first general-purpose source register, encoded in the "Rn" field.  |
| <rm></rm> | Is the second general-purpose source register, encoded in the "Rm" field. |

```
if ConditionPassed() then
   EncodingSpecificOperations();
   operand2 = if m swap then ROR(R[m], 16) else R[m];
   result = product1 + product2;
   R[d] = result < 31:0>;
   if result != <u>SInt</u>(result<31:0>) then // Signed overflow
      PSTATE.Q = '1';
```

# **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - $\circ~$  The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
    The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

# SMULBB, SMULBT, SMULTB, SMULTT

Signed Multiply (halfwords) multiplies two signed 16-bit quantities, taken from either the bottom or the top half of their respective source registers. The other halves of these source registers are ignored. The 32-bit product is written to the destination register. No overflow is possible during this instruction.

31 30 20 28 27 26 25 24 23 22 21 20 10 18 17 16 15 14 13 12 11 10 0 8 7 6 5 4 3 2

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 30 29 28 27 26 7       | 25                                      | 1 20 19 18 | 17 16 15 14 1 | 3 12 11 10 9 | 8 / | 6 5 | 4 | 3 2 7 0 |
|---------------------------|-----------------------------------------|------------|---------------|--------------|-----|-----|---|---------|
| != 1111 0 0               | 0 1 0 1 1                               | 0 Ro       | (0) (0) (0    | ) (0) Rm     | 1   | M N | 0 | Rn      |
| cond                      |                                         |            |               |              |     |     |   |         |
|                           |                                         |            |               |              |     |     |   |         |
| SMULBB (M == 0 && N =     | <b>:= 0</b> )                           |            |               |              |     |     |   |         |
|                           |                                         |            |               |              |     |     |   |         |
| $SMULBB\{\}\{\}$          | { <rd>, } <rn>,</rn></rd>               | <rm></rm>  |               |              |     |     |   |         |
|                           |                                         |            |               |              |     |     |   |         |
| SMULBT (M == 1 && N =     | = 0)                                    |            |               |              |     |     |   |         |
|                           |                                         |            |               |              |     |     |   |         |
| $SMULBT\{\}\{\}$          | { <rd>, } <rn>,</rn></rd>               | <rm></rm>  |               |              |     |     |   |         |
|                           |                                         |            |               |              |     |     |   |         |
| SMULTB (M == 0 && N ==    | = 1)                                    |            |               |              |     |     |   |         |
| OMIT ED ( < -> ) ( < -> ) | (ands ) ands                            | (Day)      |               |              |     |     |   |         |
| $SMULTB\{\}\{\}$          | { <rd>, } <rn>,</rn></rd>               | <rm></rm>  |               |              |     |     |   |         |
| CMIII TT /M 4 99 N        | <b>–</b> 4\                             |            |               |              |     |     |   |         |
| SMULTT (M == 1 && N ==    | - 1)                                    |            |               |              |     |     |   |         |
| SMULTT{ <c>}{<q>}</q></c> | { <rd> } <rn></rn></rd>                 | < Rm>      |               |              |     |     |   |         |
| 01101111 ( (0) ) ( (4)    | [ \1\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | STATUS     |               |              |     |     |   |         |

### T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 1 | 1 | 0 | 0 | 0 | 1 |   | R | n |   | 1  | 1  | 1  | 1  |    | R  | d |   | 0 | 0 | N | М |   | Rı | m |   |

## SMULBB (N == 0 && M == 0)

```
SMULBB{<c>}{<q>} {<Rd>,} <Rn>, <Rm>
SMULBT (N == 0 && M == 1)
```

 $d = \underline{UInt}(Rd); \quad n = \underline{UInt}(Rn); \quad m = \underline{UInt}(Rm);$   $n\_high = (N == '1'); \quad m\_high = (M == '1');$ 

if  $d == 15 \mid \mid n == 15 \mid \mid m == 15$  then UNPREDICTABLE;

```
SMULBT{<c>}{<q>} {<Rd>,} <Rn>, <Rm>
```

### SMULTB (N == 1 && M == 0)

SMULTB{<c>}{<q>} {<Rd>,} <Rn>, <Rm>

#### SMULTT (N == 1 && M == 1)

```
SMULTT{<c>}{<q>} {<Rd>,} <Rn>, <Rm>

d = UInt(Rd); n = UInt(Rn); m = UInt(Rm);
n_high = (N == '1'); m_high = (M == '1');
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

# **Assembler Symbols**

| <c></c>   | See Standard assembler syntax fields.                                                                                                                |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| <q></q>   | See Standard assembler syntax fields.                                                                                                                |
| <rd></rd> | Is the general-purpose destination register, encoded in the "Rd" field.                                                                              |
| <rn></rn> | Is the first general-purpose source register holding the multiplicand in the bottom or top half (selected by $<$ x $>$ ), encoded in the "Rn" field. |
| <rm></rm> | Is the second general-purpose source register holding the multiplier in the bottom or top half (selected by <y>), encoded in the "Rm" field.</y>     |

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    operand1 = if n_high then R[n]<31:16> else R[n]<15:0>;
    operand2 = if m_high then R[m]<31:16> else R[m]<15:0>;
    result = SInt(operand1) * SInt(operand2);
    R[d] = result<31:0>;
    // Signed overflow cannot occur
```

# **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

# **SMULL, SMULLS**

Signed Multiply Long multiplies two 32-bit signed values to produce a 64-bit result.

In A32 instructions, the condition flags can optionally be updated based on the result. Use of this option adversely affects performance on many implementations.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 3 | 1       | 30      | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17  | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 |
|---|---------|---------|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|
|   | != 1111 |         |    |    | 0  | 0  | 0  | 0  | 1  | 1  | 0  | S  |    | Ro | iHt |    |    | Rd | Lo |    |    | R  | m |   | 1 | 0 | 0 | 1 |   | F | 'n |   |
|   |         | <u></u> | nd |    |    |    |    |    |    |    |    |    |    |    |     |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |    |   |

### Flag setting (S == 1)

```
SMULLS{<c>}{<q>} <RdLo>, <RdHi>, <Rn>, <Rm>
```

#### Not flag setting (S == 0)

```
SMULL{<c>}{<q>} <RdLo>, <RdHi>, <Rn>, <Rm>
dLo = UInt(RdLo); dHi = UInt(RdHi); n = UInt(Rn); m = UInt(Rm); setflags = (S == '1');
if dLo == 15 || dHi == 15 || n == 15 || m == 15 then UNPREDICTABLE;
if dHi == dLo then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If dHi == dLo, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The value in the destination register is UNKNOWN.

### **T1**

| _ | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13  | 12 | 11 | 10 | 9   | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|-----|----|----|----|-----|---|---|---|---|---|---|----|---|---|
| Г | 1  | 1  | 1  | 1  | 1  | 0  | 1 | 1 | 1 | 0 | 0 | 0 |   | R | n |   |    | Ro | lLo |    |    | Ro | lHi |   | 0 | 0 | 0 | 0 |   | Rı | m |   |

T1

```
SMULL{<c>}{<q>} <RdLo>, <RdHi>, <Rn>, <Rm>

dLo = <u>UInt</u>(RdLo); dHi = <u>UInt</u>(RdHi); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm); setflags = FALSE;
if dLo == 15 || dHi == 15 || n == 15 || m == 15 then UNPREDICTABLE;
// Armv8-A removes UNPREDICTABLE for R13
if dHi == dLo then UNPREDICTABLE;
```

### **CONSTRAINED UNPREDICTABLE behavior**

If dHi == dLo, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The value in the destination register is UNKNOWN.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

## **Assembler Symbols**

| <c></c>       | See Standard assembler syntax fields.                                                                         |
|---------------|---------------------------------------------------------------------------------------------------------------|
| <q></q>       | See Standard assembler syntax fields.                                                                         |
| <rdlo></rdlo> | Is the general-purpose destination register for the lower 32 bits of the result, encoded in the "RdLo" field. |
| <rdhi></rdhi> | Is the general-purpose destination register for the upper 32 bits of the result, encoded in the "RdHi" field. |
| <rn></rn>     | Is the first general-purpose source register holding the multiplicand, encoded in the "Rn" field.             |
| <rm></rm>     | Is the second general-purpose source register holding the multiplier, encoded in the "Rm" field.              |

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    result = SInt(R[n]) * SInt(R[m]);
    R[dHi] = result<63:32>;
    R[dLo] = result<31:0>;
    if setflags then
        PSTATE.N = result<63>;
        PSTATE.Z = IsZeroBit(result<63:0>);
        // PSTATE.C, PSTATE.V unchanged
```

# **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

# SMULWB, SMULWT

Signed Multiply (word by halfword) multiplies a signed 32-bit quantity and a signed 16-bit quantity. The signed 16-bit quantity is taken from either the bottom or the top half of its source register. The other half of the second source register is ignored. The top 32 bits of the 48-bit product are written to the destination register. The bottom 16 bits of the 48-bit product are ignored. No overflow is possible during this instruction.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 30 29 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15  | 14  | 13  | 12  | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|----|----|---|---|---|---|---|---|---|---|---|---|
| != 1111     | 0  | 0  | 0  | 1  | 0  | 0  | 1  | 0  |    | R  | ld |    | (0) | (0) | (0) | (0) |    | Rı | m |   | 1 | М | 1 | 0 |   | R | n |   |
| cond        |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |    |    |   |   |   |   |   |   |   |   |   |   |

# SMULWB (M == 0)

```
SMULWB{<c>}{<q>} {<Rd>,} <Rn>, <Rm>
```

#### SMULWT (M == 1)

```
SMULWT{<c>}{<q>} {<Rd>,} <Rn>, <Rm>

d = UInt(Rd); n = UInt(Rn); m = UInt(Rm); m_high = (M == '1');
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE;
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 1 | 1 | 0 | 0 | 1 | 1 |   | R | n. |   | 1  | 1  | 1  | 1  |    | R  | d |   | 0 | 0 | 0 | М |   | Rı | m |   |

## SMULWB (M == 0)

```
SMULWB{<c>}{<q>} {<Rd>,} <Rn>, <Rm>
```

See Standard assembler syntax fields

### SMULWT (M == 1)

```
SMULWT{<c>}{<q>} {<Rd>,} <Rn>, <Rm>
d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm); m_high = (M == '1');
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

| \C>       | See Standard assembler syntax fields.                                                                                                            |
|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| <q></q>   | See Standard assembler syntax fields.                                                                                                            |
| <rd></rd> | Is the general-purpose destination register, encoded in the "Rd" field.                                                                          |
| <rn></rn> | Is the first general-purpose source register holding the multiplicand, encoded in the "Rn" field.                                                |
| <rm></rm> | Is the second general-purpose source register holding the multiplier in the bottom or top half (selected by <y>), encoded in the "Rm" field.</y> |

```
if ConditionPassed() then
    EncodingSpecificOperations();
    operand2 = if m_high then R[m]<31:16> else R[m]<15:0>;
    product = SInt(R[n]) * SInt(operand2);
    R[d] = product<47:16>;
    // Signed overflow cannot occur
```

## **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - $\circ$  The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

# SMUSD, SMUSDX

Signed Multiply Subtract Dual performs two signed 16 x 16-bit multiplications. It subtracts one of the products from the other, and writes the result to the destination register.

Optionally, the instruction can exchange the halfwords of the second operand before performing the arithmetic. This produces top x bottom and bottom x top multiplication.

Overflow cannot occur.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17  | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 |
|----|------|------|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|
|    | != 1 | 1111 |    | 0  | 1  | 1  | 1  | 0  | 0  | 0  | 0  |    | R  | ld. |    | 1  | 1  | 1  | 1  |    | R  | m |   | 0 | 1 | М | 1 |   | F | Rn |   |
|    | СО   | nd   |    |    |    |    |    |    |    |    |    |    |    |     |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |    |   |

## SMUSD (M == 0)

```
SMUSD{<c>}{<q>} {<Rd>,} {<Rn>,} {<Rm>}
```

## SMUSDX (M == 1)

```
SMUSDX{<c>}{<q>} {<Rd>,} <Rn>, <Rm>
d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm); m_swap = (M == '1');
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE;
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0_ |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|------|---|---|---|---|---|---|----|---|----|
| 1  | 1  | 1  | 1  | 1  | 0  | 1 | 1 | 0 | 1 | 0 | 0 |   | R | ≀n |   | 1  | 1  | 1  | 1  |    | Rd   |   | 0 | 0 | 0 | М |   | Rı | m |    |

#### SMUSD (M == 0)

```
SMUSD{<c>}{<q>} {<Rd>,} <Rn>, <Rm>
```

# SMUSDX (M == 1)

```
SMUSDX{<c>}{<q>} {<Rd>,} <Rn>, <Rm>

d = <u>UInt(Rd);</u> n = <u>UInt(Rn);</u> m = <u>UInt(Rm);</u> m_swap = (M == '1');
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

| <c></c>   | See Standard assembler syntax fields.                                     |
|-----------|---------------------------------------------------------------------------|
| <q></q>   | See Standard assembler syntax fields.                                     |
| <rd></rd> | Is the general-purpose destination register, encoded in the "Rd" field.   |
| <rn></rn> | Is the first general-purpose source register, encoded in the "Rn" field.  |
| <rm></rm> | Is the second general-purpose source register, encoded in the "Rm" field. |

```
if ConditionPassed() then
    EncodingSpecificOperations();
    operand2 = if m_swap then ROR(R[m],16) else R[m];
    product1 = SInt(R[n]<15:0>) * SInt(operand2<15:0>);
    product2 = SInt(R[n]<31:16>) * SInt(operand2<31:16>);
    result = product1 - product2;
    R[d] = result<31:0>;
    // Signed overflow cannot occur
```

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

# SRS, SRSDA, SRSDB, SRSIA, SRSIB

Store Return State stores the LR\_<current\_mode> and <u>SPSR\_</u><current\_mode> to the stack of a specified mode. For information about memory accesses see <u>Memory accesses</u>.

SRS is UNDEFINED in Hyp mode.

SRS is CONSTRAINED UNPREDICTABLE if it is executed in User or System mode, or if the specified mode is any of the following:

- · Not implemented.
- A mode that *Table G1-5* does not show.
- · Hyp mode.
- Monitor mode, if the SRS instruction is executed in Non-secure state.

If EL3 is using AArch64 and an SRS instruction that is executed in a Secure EL1 mode specifies Monitor mode, it is trapped to EL3.

See Traps to EL3 of Secure monitor functionality from Secure EL1 using AArch32.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1 and T2).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19  | 18  | 17  | 16  | 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7   | 6   | 5   | 4 | 3 | 2    | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|---|---|------|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 0  | Р  | U  | 1  | W  | 0  | (1) | (1) | (0) | (1) | (0) | (0) | (0) | (0) | (0) | (1) | (0) | (1) | (0) | (0) | (0) |   | r | node | Э |   |

### Decrement After (P == 0 && U == 0)

```
SRSDA{<c>}{<q>} SP{!}, #<mode>
```

#### Decrement Before (P == 1 && U == 0)

```
SRSDB{<c>}{<q>} SP{!}, #<mode>
```

## Increment After (P == 0 && U == 1)

```
SRS{IA}{<c>}{<q>} SP{!}, #<mode>
```

#### Increment Before (P == 1 && U == 1)

```
SRSIB{<c>}{<q>} SP{!}, #<mode>
wback = (W == '1'); increment = (U == '1'); wordhigher = (P == U);
```

# **T1**

#### **T1**

```
SRSDB{<c>}{<q>} SP{!}, #<mode>
wback = (W == '1'); increment = FALSE; wordhigher = FALSE;
```

#### **T2**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3   | 2   | 1   | 0   | 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7   | 6   | 5   | 4 | 3 | 2    | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|---|---|------|---|---|
| 1  | 1  | 1  | 0  | 1  | 0  | 0 | 1 | 1 | 0 | W | 0 | (1) | (1) | (0) | (1) | (1) | (1) | (0) | (0) | (0) | (0) | (0) | (0) | (0) | (0) | (0) |   | r | node | • |   |

```
SRS{IA}{<c>}{<q>} SP{!}, #<mode>
wback = (W == '1'); increment = TRUE; wordhigher = FALSE;
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*, and particularly *SRS (T32)* and *SRS (A32)*.

# **Assembler Symbols**

as 1, otherwise this field defaults to 0.

For encoding A1: is an optional suffix to indicate the Increment After variant.

For encoding T2: is an optional suffix for the Increment After form.

For encoding A1: see Standard assembler syntax fields. <c> must be AL or omitted.

For encoding T1 and T2: see Standard assembler syntax fields.

See Standard assembler syntax fields.

The address adjusted by the size of the data loaded is written back to the base register. If specified, it is encoded in the "W" field

<mode> Is the number of the mode whose Banked SP is used as the base register, encoded in the "mode" field. For details of PE modes and their numbers see *AArch32 PE mode descriptions*.

SRSFA, SRSEA, SRSFD, and SRSED are pseudo-instructions for SRSIB, SRSIA, SRSDB, and SRSDA respectively, referring to their use for pushing data onto Full Ascending, Empty Ascending, Full Descending, and Empty Descending stacks.

# Operation

```
if CurrentInstrSet() == InstrSet A32 then
    if ConditionPassed() then
        EncodingSpecificOperations();
                                           // UNDEFINED at EL2
        if PSTATE.EL == EL2 then
            UNDEFINED;
        // Check for UNPREDICTABLE cases. The definition of UNPREDICTABLE does not permit these
        // to be security holes
        if PSTATE.M IN {M32 User, M32 System} then
            UNPREDICTABLE;
        elsif mode == M32 Hyp then
                                           // Check for attempt to access Hyp mode SP
            UNPREDICTABLE;
                                           // Check for attempt to access Monitor mode SP
        elsif mode == M32 Monitor then
            if !<u>HaveEL(EL3) || !IsSecure()</u> then
                UNPREDICTABLE;
            elsif !ELUsingAArch32(EL3) then
                AArch64.MonitorModeTrap();
        elsif BadMode (mode) then
            UNPREDICTABLE;
        base = Rmode[13, mode];
        address = if increment then base else base-8;
        if wordhigher then address = address+4;
        MemA[address, 4] = LR;
        \underline{MemA}[address+4,4] = \underline{SPSR}[];
        if wback then Rmode[13,mode] = if increment then base+8 else base-8;
else
    if ConditionPassed() then
        EncodingSpecificOperations();
        if PSTATE.EL == EL2 then
                                           // UNDEFINED at EL2
            UNDEFINED;
        // Check for UNPREDICTABLE cases. The definition of UNPREDICTABLE does not permit these
        // to be security holes
        if PSTATE.M IN {\underline{\text{M32}} User,\underline{\text{M32}} System} then
            UNPREDICTABLE;
        elsif mode == M32 Hyp then
                                           // Check for attempt to access Hyp mode SP
            UNPREDICTABLE;
                                           // Check for attempt to access Monitor mode SP
        elsif mode == M32 Monitor then
            if !HaveEL(EL3) || !IsSecure() then
                UNPREDICTABLE;
            elsif !ELUsingAArch32(EL3) then
                AArch64.MonitorModeTrap();
        elsif BadMode (mode) then
            UNPREDICTABLE;
        base = Rmode[13, mode];
        address = if increment then base else base-8;
        if wordhigher then address = address+4;
        MemA[address, 4]
                          = LR;
        MemA[address+4,4] = SPSR[];
        if wback then Rmode[13,mode] = if increment then base+8 else base-8;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If PSTATE.M IN {M32\_User, M32\_System}, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.

If mode == M32 Hyp, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.

If mode == M32 Monitor && (!HaveEL(EL3) || !IsSecure()), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.

If BadMode (mode), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction stores to the stack of the mode in which it is executed.
- The instruction stores to an UNKNOWN address, and if the instruction specifies writeback then any general-purpose register that can be accessed from the current Exception level without a privilege violation becomes UNKNOWN.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

#### **SSAT**

Signed Saturate saturates an optionally-shifted signed value to a selectable signed range.

This instruction sets *PSTATE*.Q to 1 if the operation saturates.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18   | 17 | 16 | 15 | 14 | 13  | 12 | 11 | 10 | 9  | 8 | 7 | 6  | 5 | 4 | 3 | 2 | 1  | 0 |
|----|------|------|----|----|----|----|----|----|----|----|----|----|------|----|----|----|----|-----|----|----|----|----|---|---|----|---|---|---|---|----|---|
|    | != 1 | 1111 |    | 0  | 1  | 1  | 0  | 1  | 0  | 1  |    | sa | t_in | nm |    |    | R  | ld. |    |    | iı | nm | 5 |   | sh | 0 | 1 |   | F | ln |   |
|    | CC   | nd   |    |    |    |    |    |    |    |    |    |    |      |    |    |    |    |     |    |    |    |    |   |   |    |   |   |   |   |    |   |

# Arithmetic shift right (sh == 1)

```
SSAT{<c>}{<q>} <Rd>, #<imm>, <Rn>, ASR #<amount>
```

# Logical shift left (sh == 0)

```
SSAT{<c>}{<q>} <Rd>, #<imm>, <Rn> {, LSL #<amount>}

d = UInt(Rd); n = UInt(Rn); saturate_to = UInt(sat_imm)+1;
(shift_t, shift_n) = DecodeImmShift(sh:'0', imm5);
if d == 15 || n == 15 then UNPREDICTABLE;
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10  | 9 | 8 | 7 | 6 | 5  | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6  | 5   | 4 | 3  | 2     | 1  | 0_ |
|----|----|----|----|----|-----|---|---|---|---|----|---|---|---|----|---|----|----|----|----|----|----|---|---|----|----|-----|---|----|-------|----|----|
| 1  | 1  | 1  | 1  | 0  | (0) | 1 | 1 | 0 | 0 | sh | 0 |   | F | ≀n |   | 0  | i  | mm | 3  |    | R  | d |   | im | m2 | (0) |   | sa | ıt_im | nm |    |

# Arithmetic shift right (sh == 1 && !(imm3 == 000 && imm2 == 00))

```
SSAT{<c>}{<q>} <Rd>, #<imm>, <Rn>, ASR #<amount>
```

#### Logical shift left (sh == 0)

```
SSAT{<c>}{<q>} <Rd>, #<imm>, <Rn> {, LSL #<amount>}

if sh == '1' && (imm3:imm2) == '00000' then SEE "SSAT16";

d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); saturate_to = <u>UInt</u>(sat_imm)+1;
(shift_t, shift_n) = <u>DecodeImmShift</u>(sh:'0', imm3:imm2);
if d == 15 || n == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

# **Assembler Symbols**

```
See Standard assembler syntax fields.
See Standard assembler syntax fields.
Is the general-purpose destination register, encoded in the "Rd" field.
Is the bit position for saturation, in the range 1 to 32, encoded in the "sat_imm" field as <imm>-1.
Rn>
Is the general-purpose source register, encoded in the "Rn" field.
For encoding A1: is the optional shift amount, in the range 0 to 31, defaulting to 0 and encoded in the "imm5" field.
For encoding A1: is the shift amount, in the range 1 to 32 encoded in the "imm5" field as <amount> modulo 32.
For encoding T1: is the optional shift amount, in the range 0 to 31, defaulting to 0 and encoded in the "imm3:imm2" field.
```

SSAT Page 398

For encoding T1: is the shift amount, in the range 1 to 31 encoded in the "imm3:imm2" field as <amount>.

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    operand = Shift(R[n], shift_t, shift_n, PSTATE.C); // PSTATE.C ignored
    (result, sat) = SignedSatQ(SInt(operand), saturate_to);
    R[d] = SignExtend(result, 32);
    if sat then
        PSTATE.Q = '1';
```

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

SSAT Page 399

#### SSAT16

Signed Saturate 16 saturates two signed 16-bit values to a selected signed range.

This instruction sets *PSTATE*.Q to 1 if the operation saturates.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18   | 17  | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0_ |
|----|------|------|----|----|----|----|----|----|----|----|----|----|------|-----|----|----|----|----|----|-----|-----|-----|-----|---|---|---|---|---|---|---|----|
|    | != 1 | 1111 |    | 0  | 1  | 1  | 0  | 1  | 0  | 1  | 0  | 0, | sat_ | imn | า  |    | R  | d  |    | (1) | (1) | (1) | (1) | 0 | 0 | 1 | 1 |   | R | n |    |
|    | CC   | nd   |    |    |    |    |    |    |    |    |    |    |      |     |    |    |    |    |    |     |     |     |     |   |   |   |   |   |   |   |    |

# **A**1

```
SSAT16{<c>}{<q>} <Rd>, #<imm>, <Rn>
d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); saturate_to = <u>UInt</u>(sat_imm)+1;
if d == 15 || n == 15 then UNPREDICTABLE;
```

#### **T1**

|   |   | 1 13 |   |   |     | - |   |   | - |   |   | <br> |    | <br> |   |   |   | <br> |   | <br> | - |     |     | <br> | -   |   |
|---|---|------|---|---|-----|---|---|---|---|---|---|------|----|------|---|---|---|------|---|------|---|-----|-----|------|-----|---|
| 1 | 1 | 1    | 1 | 0 | (0) | 1 | 1 | 0 | 0 | 1 | 0 | R    | ≀n | 0    | 0 | 0 | 0 | R    | d | 0    | 0 | (0) | (0) | sat_ | imm | 1 |

#### T1

```
SSAT16{<c>}{<q>} <Rd>, #<imm>, <Rn>
d = UInt(Rd); n = UInt(Rn); saturate_to = UInt(sat_imm)+1;
if d == 15 || n == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

# **Assembler Symbols**

<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<Rd> Is the general-purpose destination register, encoded in the "Rd" field.
<imm> Is the bit position for saturation, in the range 1 to 16, encoded in the "sat\_imm" field as <imm>-1.
<Rn> Is the general-purpose source register, encoded in the "Rn" field.

#### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    (result1, sat1) = SignedSatQ(SInt(R[n]<15:0>), saturate_to);
    (result2, sat2) = SignedSatQ(SInt(R[n]<31:16>), saturate_to);
    R[d]<15:0> = SignExtend(result1, 16);
    R[d]<31:16> = SignExtend(result2, 16);
    if sat1 || sat2 then
        PSTATE.Q = '1';
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright \ @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

SSAT16 Page 400

#### **SSAX**

Signed Subtract and Add with Exchange exchanges the two halfwords of the second operand, performs one 16-bit integer subtraction and one 16-bit addition, and writes the results to the destination register. It sets *PSTATE*.GE according to the results.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|---|---|---|---|---|---|---|---|
|    | != 1 | 1111 |    | 0  | 1  | 1  | 0  | 0  | 0  | 0  | 1  |    | R  | 'n |    |    | R  | d  |    | (1) | (1) | (1) | (1) | 0 | 1 | 0 | 1 |   | R | m |   |
|    | CC   | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |   |   |   |   |   |   |   |   |

# **A**1

```
SSAX{<c>}{<q>} {<Rd>,} <Rm>
d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE;
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0_ |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|----|
| 1  | 1  | 1  | 1  | 1  | 0  | 1 | 0 | 1 | 1 | 1 | 0 |   | F | ₹n |   | 1  | 1  | 1  | 1  |    | R  | d |   | 0 | 0 | 0 | 0 |   | R | m |    |

#### **T1**

```
SSAX{<c>}{<q>} {<Rd>,} <Rn>, <Rm>
d = <u>UInt(Rd);</u> n = <u>UInt(Rn);</u> m = <u>UInt(Rm);</u>
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

#### **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<Rd> Is the general-purpose destination register, encoded in the "Rd" field.
<Rn> Is the first general-purpose source register, encoded in the "Rn" field.
<Rm> Is the second general-purpose source register, encoded in the "Rm" field.
```

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    sum = SInt(R[n]<15:0>) + SInt(R[m]<31:16>);
    diff = SInt(R[n]<31:16>) - SInt(R[m]<15:0>);
    R[d]<15:0> = sum<15:0>;
    R[d]<31:16> = diff<15:0>;
    PSTATE.GE<1:0> = if sum >= 0 then '11' else '00';
    PSTATE.GE<3:2> = if diff >= 0 then '11' else '00';
```

#### **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.

SSAX Page 401

- $\circ~$  The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

SSAX Page 402

#### **SSBB**

Speculative Store Bypass Barrier is a memory barrier which prevents speculative loads from bypassing earlier stores to the same virtual address under certain conditions.

The semantics of the Speculative Store Bypass Barrier are:

- When a load to a location appears in program order after the SSBB, then the load does not speculatively read an entry earlier in the coherence order for that location than the entry generated by the latest store satisfying all of the following conditions:
  - The store is to the same location as the load.
  - The store uses the same virtual address as the load.
  - The store appears in program order before the SSBB.
- When a load to a location appears in program order before the SSBB, then the load does not speculatively read data from any store satisfying all of the following conditions:
  - The store is to the same location as the load.
  - The store uses the same virtual address as the load.
  - · The store appears in program order after the SSBB.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

|   | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19  | 18  | 17  | 16  | 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|---|---|---|---|---|---|---|---|
| ſ | 1  | 1  | 1  | 1  | 0  | 1  | 0  | 1  | 0  | 1  | 1  | 1  | (1) | (1) | (1) | (1) | (1) | (1) | (1) | (1) | (0) | (0) | (0) | (0) | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 |

#### Δ1

```
SSBB{<q>}
// No additional decoding required
```

#### **T1**

|   |   |   |   |   |   | - | - | - | - | - | - | -   |     | -   | -   |   |   |     |   |     |     | -   | -   | - | - | - | - | - | _ | - | 0 |
|---|---|---|---|---|---|---|---|---|---|---|---|-----|-----|-----|-----|---|---|-----|---|-----|-----|-----|-----|---|---|---|---|---|---|---|---|
| 1 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | (1) | (1) | (1) | (1) | 1 | 0 | (0) | 0 | (1) | (1) | (1) | (1) | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 |

# T1

```
SSBB{<q>}
if InITBlock() then UNPREDICTABLE;
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

# **Assembler Symbols**

<q> See Standard assembler syntax fields.

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    SpeculativeStoreBypassBarrierToVA();
```

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ; Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright \ @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

SSBB Page 403

#### SSUB16

Signed Subtract 16 performs two 16-bit signed integer subtractions, and writes the results to the destination register. It sets *PSTATE*.GE according to the results of the subtractions.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|---|---|---|---|---|----|---|---|
|    | != 1 | 111 |    | 0  | 1  | 1  | 0  | 0  | 0  | 0  | 1  |    | R  | n  |    |    | R  | d  |    | (1) | (1) | (1) | (1) | 0 | 1 | 1 | 1 |   | Rı | m |   |
|    | СО   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |   |   |   |   |   |    |   |   |

# Α1

```
SSUB16{<c>}{<q>} {<Rd>,} <Rn>, <Rm>

d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE;
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 1 | 0 | 1 | 1 | 0 | 1 |   | F | ≀n |   | 1  | 1  | 1  | 1  |    | R  | d |   | 0 | 0 | 0 | 0 |   | R | m |   |

#### **T1**

```
SSUB16{<c>}{<q>} {<Rd>,} <Rn>, <Rm>

d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

#### **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<Rd> Is the general-purpose destination register, encoded in the "Rd" field.
<Rn> Is the first general-purpose source register, encoded in the "Rn" field.
<Rm> Is the second general-purpose source register, encoded in the "Rm" field.
```

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    diff1 = SInt(R[n]<15:0>) - SInt(R[m]<15:0>);
    diff2 = SInt(R[n]<31:16>) - SInt(R[m]<31:16>);
    R[d]<15:0> = diff1<15:0>;
    R[d]<31:16> = diff2<15:0>;
    PSTATE.GE<1:0> = if diff1 >= 0 then '11' else '00';
    PSTATE.GE<3:2> = if diff2 >= 0 then '11' else '00';
```

# **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.

SSUB16 Page 404

- $\circ~$  The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

SSUB16 Page 405

#### SSUB8

Signed Subtract 8 performs four 8-bit signed integer subtractions, and writes the results to the destination register. It sets *PSTATE*.GE according to the results of the subtractions.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### Α1

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|---|---|---|---|---|---|---|---|
|    | != 1 | 1111 |    | 0  | 1  | 1  | 0  | 0  | 0  | 0  | 1  |    | R  | 'n |    |    | R  | ₹d |    | (1) | (1) | (1) | (1) | 1 | 1 | 1 | 1 |   | R | m |   |
|    | CC   | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |   |   |   | - |   |   |   |   |

# Α1

```
SSUB8{<c>}{<q>} {<Rd>,} <Rn>, <Rm>
d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE;
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 1 | 0 | 1 | 1 | 0 | 0 |   | F | ≀n |   | 1  | 1  | 1  | 1  |    | R  | d |   | 0 | 0 | 0 | 0 |   | R | m |   |

#### **T1**

```
SSUB8{<c>}{<q>} {<Rd>,} <Rn>, <Rm>

d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

#### **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<Rd> Is the general-purpose destination register, encoded in the "Rd" field.
<Rn> Is the first general-purpose source register, encoded in the "Rn" field.
<Rm> Is the second general-purpose source register, encoded in the "Rm" field.
```

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    diff1 = SInt(R[n]<7:0>) - SInt(R[m]<7:0>);
    diff2 = SInt(R[n]<15:8>) - SInt(R[m]<15:8>);
    diff3 = SInt(R[n]<23:16>) - SInt(R[m]<23:16>);
    diff4 = SInt(R[n]<31:24>) - SInt(R[m]<31:24>);
    R[d]<7:0> = diff1<7:0>;
    R[d]<15:8> = diff2<7:0>;
    R[d]<23:16> = diff3<7:0>;
    R[d]<31:24> = diff4<7:0>;
    PSTATE.GE<0> = if diff1 >= 0 then '1' else '0';
    PSTATE.GE<1> = if diff2 >= 0 then '1' else '0';
    PSTATE.GE<2> = if diff3 >= 0 then '1' else '0';
    PSTATE.GE<3> = if diff4 >= 0 then '1' else '0';
```

SSUB8 Page 406

# **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

SSUB8 Page 407

#### STC

Store data to System register calculates an address from a base register value and an immediate offset, and stores a word from the *DBGDTRRXint* System register to memory. It can use offset, post-indexed, pre-indexed, or unindexed addressing. For information about memory accesses see *Memory accesses*.

In an implementation that includes EL2, the permitted STC access to *DBGDTRRXint* can be trapped to Hyp mode, meaning that an attempt to execute an STC instruction in a Non-secure mode other than Hyp mode, that would be permitted in the absence of the Hyp trap controls, generates a Hyp Trap exception. For more information, see *Trapping general Non-secure System register accesses to debug registers*.

For simplicity, the STC pseudocode does not show this possible trap to Hyp mode.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| != 1111   1 1 0   P   U   0   W   0   Rn   0 1 0 1   1 1 1 0   imm8 | 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|---------------------------------------------------------------------|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|----|----|---|---|---|
|                                                                     |    | != 1 | 111 |    | 1  | 1  | 0  | Р  | U  | 0  | W  | 0  |    | R  | 'n |    | 0  | 1  | 0  | 1  | 1  | 1  | 1 | 0 |   |   |   | im | m8 |   |   |   |

cond

#### Offset (P == 1 && W == 0)

```
STC{\langle c \rangle}{\langle q \rangle} p14, c5, [\langle Rn \rangle \{, \#\{+/-\}\langle imm \rangle\}]
```

#### Post-indexed (P == 0 && W == 1)

```
STC{<c>}{<q>} p14, c5, [<Rn>], \#{+/-}<imm>
```

#### Pre-indexed (P == 1 && W == 1)

```
STC{\langle c \rangle}{\langle q \rangle} p14, c5, [\langle Rn \rangle, \#{+/-}{\langle imm \rangle}]!
```

#### Unindexed (P == 0 && U == 1 && W == 0)

```
STC{<c>}{<q>} p14, c5, [<Rn>], <option>

if P == '0' && U == '0' && W == '0' then UNDEFINED;

n = UInt(Rn); cp = 14;

imm32 = ZeroExtend(imm8:'00', 32); index = (P == '1'); add = (U == '1'); wback = (W == '1');

if n == 15 && (wback || CurrentInstrSet() != InstrSet A32) then UNPREDICTABLE;
```

# **CONSTRAINED UNPREDICTABLE behavior**

If n == 15 && wback, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction executes without writeback of the base address.
- The instruction executes with writeback to the PC. The instruction is handled as described in Using R15.

# T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4   | 3  | 2 | 1 | 0_ |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|-----|----|---|---|----|
| 1  | 1  | 1  | 0  | 1  | 1  | 0 | Р | J | 0 | W | 0 |   | R | ≀n |   | 0  | 1  | 0  | 1  | 1  | 1  | 1 | 0 |   |   |   | imı | m8 |   |   |    |

```
STC{<c>}{<q>} p14, c5, [<Rn>{, #{+/-}<imm>}]

Post-indexed (P == 0 && W == 1)

STC{<c>}{<q>} p14, c5, [<Rn>], #{+/-}<imm>

Pre-indexed (P == 1 && W == 1)

STC{<c>}{<q>} p14, c5, [<Rn>, #{+/-}<imm>]!

Unindexed (P == 0 && U == 1 && W == 0)

STC{<c>}{<q>} p14, c5, [<Rn>, #{+/-}<imm>]!

Unindexed (P == 0 && U == 1 && W == 0)

STC{<c>}{<q>} p14, c5, [<Rn>], <option>

if P == '0' && U == '0' && W == '0' then UNDEFINED;
n = UInt(Rn); cp = 14;
```

imm32 = ZeroExtend(imm8:'00', 32); index = (P == '1'); add = (U == '1'); wback = (W == '1');

#### **CONSTRAINED UNPREDICTABLE behavior**

If n == 15, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction executes without writeback of the base address.
- The instruction executes with writeback to the PC. The instruction is handled as described in *Using R15*.

if n == 15 && (wback || CurrentInstrSet() != InstrSet A32) then UNPREDICTABLE;

# **Assembler Symbols**

Offset (P == 1 && W == 0)

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<Rn> For the offset or unindexed variant: is the general-purpose base register, encoded in the "Rn" field. The PC can be used, but this is deprecated.

For the offset, post-indexed or pre-indexed variant: is the general-purpose base register, encoded in the "Rn" field.

<option> Is an 8-bit immediate, in the range 0 to 255 enclosed in { }, encoded in the "imm8" field. The value of this field is ignored when
executing this instruction.

Specifies the offset is added to or subtracted from the base register, defaulting to + if omitted and encoded in "U":

| U | +/- |
|---|-----|
| 0 | -   |
| 1 | +   |

<imm>

+/-

Is the immediate offset used for forming the address, a multiple of 4 in the range 0-1020, defaulting to 0 and encoded in the "imm8" field, as <imm>/4.

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    offset_addr = if add then (R[n] + imm32) else (R[n] - imm32);
    address = if index then offset_addr else R[n];

// System register read from DBGDTRRXint.
    MemA[address, 4] = DBGDTR ELO[];

if wback then R[n] = offset_addr;
```

STC Page 409

# **Operational information**

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

STC Page 410

#### STL

Store-Release Word stores a word from a register to memory. The instruction also has memory ordering semantics as described in *Load-Acquire, Store-Release* 

For more information about support for shared memory see *Synchronization and semaphores*. For information about memory accesses see *Memory accesses*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15  | 14  | 13  | 12  | 11  | 10  | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1    | 0 |
|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|-----|-----|---|---|---|---|---|---|---|---|------|---|
|    | != 1 | 1111 |    | 0  | 0  | 0  | 1  | 1  | 0  | 0  | 0  |    | R  | n  |    | (1) | (1) | (1) | (1) | (1) | (1) | 0 | 0 | 1 | 0 | 0 | 1 |   | F | lt . |   |
|    | CO   | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |     |     |   |   |   |   |   |   |   |   |      |   |

# Α1

```
STL{<c>}{<q>} <Rt>, [<Rn>]

t = <u>UInt</u>(Rt); n = <u>UInt</u>(Rn);
if t == 15 || n == 15 then UNPREDICTABLE;
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3   | 2   | 1   | 0   |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|----|----|-----|-----|-----|-----|---|---|---|---|-----|-----|-----|-----|
| 1  | 1  | 1  | 0  | 1  | 0  | 0 | 0 | 1 | 1 | 0 | 0 |   | R | n |   |    | F  | ₹t |    | (1) | (1) | (1) | (1) | 1 | 0 | 1 | 0 | (1) | (1) | (1) | (1) |

#### **T1**

```
STL{<c>}{<q>} <Rt>, [<Rn>]

t = UInt(Rt); n = UInt(Rn);
if t == 15 || n == 15 then UNPREDICTABLE;
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

# **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
```

<q> See Standard assembler syntax fields.

<Rt> Is the general-purpose register to be transferred, encoded in the "Rt" field.

<Rn> Is the general-purpose base register, encoded in the "Rn" field.

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    address = R[n];
    MemO[address, 4] = R[t];
```

# Operational information

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

STL Page 411

# **STLB**

Store-Release Byte stores a byte from a register to memory. The instruction also has memory ordering semantics as described in *Load-Acquire, Store-Release* 

For more information about support for shared memory see *Synchronization and semaphores*. For information about memory accesses see *Memory accesses*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15  | 14  | 13  | 12  | 11  | 10  | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1    | 0 |
|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|-----|-----|---|---|---|---|---|---|---|---|------|---|
|    | != 1 | 1111 |    | 0  | 0  | 0  | 1  | 1  | 1  | 0  | 0  |    | R  | n  |    | (1) | (1) | (1) | (1) | (1) | (1) | 0 | 0 | 1 | 0 | 0 | 1 |   | F | lt . |   |
|    | CO   | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |     |     |   |   |   |   |   |   |   |   |      |   |

# Α1

```
STLB{<c>}{<q>} <Rt>, [<Rn>]

t = <u>UInt</u>(Rt); n = <u>UInt</u>(Rn);
if t == 15 || n == 15 then UNPREDICTABLE;
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3   | 2   | 1   | 0   |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|----|----|-----|-----|-----|-----|---|---|---|---|-----|-----|-----|-----|
| 1  | 1  | 1  | 0  | 1  | 0  | 0 | 0 | 1 | 1 | 0 | 0 |   | R | n |   |    | F  | ₹t |    | (1) | (1) | (1) | (1) | 1 | 0 | 0 | 0 | (1) | (1) | (1) | (1) |

#### T1

```
STLB{<c>}{<q>} <Rt>, [<Rn>]

t = <u>UInt</u>(Rt); n = <u>UInt</u>(Rn);
if t == 15 || n == 15 then UNPREDICTABLE;
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

# **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
```

<Rt> Is the general-purpose register to be transferred, encoded in the "Rt" field.

<Rn> Is the general-purpose base register, encoded in the "Rn" field.

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    address = R[n];
    MemO[address, 1] = R[t]<7:0>;
```

# Operational information

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

STLB Page 412

# **STLEX**

Store-Release Exclusive Word stores a word from a register to memory if the executing PE has exclusive access to the memory at that address, and returns a status value of 0 if the store was successful, or of 1 if no store was performed.

The instruction also has memory ordering semantics as described in Load-Acquire, Store-Release.

For more information about support for shared memory see *Synchronization and semaphores*. For information about memory accesses see *Memory accesses*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30      | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1    | 0 |
|----|---------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|---|---|---|---|---|---|---|---|------|---|
|    | != 1    | 111 |    | 0  | 0  | 0  | 1  | 1  | 0  | 0  | 0  |    | R  | n  |    |    | R  | d  |    | (1) | (1) | 1 | 0 | 1 | 0 | 0 | 1 |   | F | lt . |   |
|    | <u></u> | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |   |   |   |   |   |   |   |   |      |   |

#### Δ1

```
STLEX{<c>}{<q>} <Rd>, <Rt>, [<Rn>]

d = UInt(Rd); t = UInt(Rt); n = UInt(Rn);
if d == 15 || t == 15 || n == 15 then UNPREDICTABLE;
if d == n || d == t then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If d == t, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The store instruction executes but the value stored is UNKNOWN.

If d == n, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- · The instruction performs the store to an UNKNOWN address.

# T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|-----|-----|-----|-----|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 0  | 1  | 0  | 0 | 0 | 1 | 1 | 0 | 0 |   | R | ₹n |   |    | F  | ₹t |    | (1) | (1) | (1) | (1) | 1 | 1 | 1 | 0 |   | R | d |   |

#### **T1**

```
STLEX{<c>}{<q>} <Rd>, <Rt>, [<Rn>]

d = <u>UInt</u>(Rd); t = <u>UInt</u>(Rt); n = <u>UInt</u>(Rn);
if d == 15 || t == 15 || n == 15 then UNPREDICTABLE;
if d == n || d == t then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If d == t, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The store instruction executes but the value stored is UNKNOWN.

If d == n, then one of the following behaviors must occur:

STLEX Page 413

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction performs the store to an UNKNOWN address.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

# **Assembler Symbols**

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<Rd> Is the destination general-purpose register into which the status result of the store exclusive is written, encoded in the "Rd" field. The value returned is:

0

If the operation updates memory.

1

If the operation fails to update memory.

<Rt> Is the general-purpose register to be transferred, encoded in the "Rt" field.

<Rn> Is the general-purpose base register, encoded in the "Rn" field.

#### Aborts and alignment

If a synchronous Data Abort exception is generated by the execution of this instruction:

- · Memory is not updated.
- <Rd> is not updated.

A non word-aligned memory address causes an Alignment fault Data Abort exception to be generated, subject to the following rules:

- If AArch32.ExclusiveMonitorsPass() returns TRUE, the exception is generated.
- Otherwise, it is IMPLEMENTATION DEFINED whether the exception is generated.

If AArch32.ExclusiveMonitorsPass() returns FALSE and the memory address, if accessed, would generate a synchronous Data Abort exception, it is IMPLEMENTATION DEFINED whether the exception is generated.

# Operation

#### **Operational information**

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

STLEX Page 414

#### **STLEXB**

Store-Release Exclusive Byte stores a byte from a register to memory if the executing PE has exclusive access to the memory at that address, and returns a status value of 0 if the store was successful, or of 1 if no store was performed.

The instruction also has memory ordering semantics as described in Load-Acquire, Store-Release.

For more information about support for shared memory see *Synchronization and semaphores*. For information about memory accesses see *Memory accesses*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30      | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1    | 0 |
|----|---------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|---|---|---|---|---|---|---|---|------|---|
|    | != 1    | 111 |    | 0  | 0  | 0  | 1  | 1  | 1  | 0  | 0  |    | R  | n  |    |    | R  | d  |    | (1) | (1) | 1 | 0 | 1 | 0 | 0 | 1 |   | F | lt . |   |
|    | <u></u> | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |   |   |   |   |   |   |   |   |      |   |

#### Δ1

```
STLEXB{<c>}{<q>} <Rd>, <Rt>, [<Rn>]

d = UInt(Rd); t = UInt(Rt); n = UInt(Rn);
if d == 15 || t == 15 || n == 15 then UNPREDICTABLE;
if d == n || d == t then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If d == t, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The store instruction executes but the value stored is UNKNOWN.

If d == n, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- · The instruction performs the store to an UNKNOWN address.

# T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|-----|-----|-----|-----|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 0  | 1  | 0  | 0 | 0 | 1 | 1 | 0 | 0 |   | R | ₹n |   |    | F  | ₹t |    | (1) | (1) | (1) | (1) | 1 | 1 | 0 | 0 |   | R | d |   |

#### **T1**

```
STLEXB{<c>}{<q>} <Rd>, <Rt>, [<Rn>]

d = <u>UInt</u>(Rd); t = <u>UInt</u>(Rt); n = <u>UInt</u>(Rn);
if d == 15 || t == 15 || n == 15 then UNPREDICTABLE;
if d == n || d == t then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If d == t, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The store instruction executes but the value stored is UNKNOWN.

If d == n, then one of the following behaviors must occur:

STLEXB Page 415

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction performs the store to an UNKNOWN address.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

# **Assembler Symbols**

See Standard assembler syntax fields.
See Standard assembler syntax fields.
Is the destination general-purpose register into which the status result of the store exclusive is written, encoded in the "Rd" field. The value returned is:
If the operation updates memory.
If the operation fails to update memory.

<Rt> Is the general-purpose register to be transferred, encoded in the "Rt" field.

<Rn> Is the general-purpose base register, encoded in the "Rn" field.

#### Aborts

If a synchronous Data Abort exception is generated by the execution of this instruction:

- · Memory is not updated.
- <Rd> is not updated.

If AArch32.ExclusiveMonitorsPass() returns FALSE and the memory address, if accessed, would generate a synchronous Data Abort exception, it is IMPLEMENTATION DEFINED whether the exception is generated.

# Operation

# **Operational information**

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

 $In ternal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ time stamp:\ 2019-03-28T07:59$ 

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

STLEXB Page 416

# **STLEXD**

Store-Release Exclusive Doubleword stores a doubleword from two registers to memory if the executing PE has exclusive access to the memory at that address, and returns a status value of 0 if the store was successful, or of 1 if no store was performed.

The instruction also has memory ordering semantics as described in Load-Acquire, Store-Release.

For more information about support for shared memory see *Synchronization and semaphores*. For information about memory accesses see *Memory accesses*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|---|---|---|---|---|---|---|---|----|---|
|    | != 1 | 111 |    | 0  | 0  | 0  | 1  | 1  | 0  | 1  | 0  |    | R  | n. |    |    | R  | ₹d |    | (1) | (1) | 1 | 0 | 1 | 0 | 0 | 1 |   | F | ₹t |   |
|    | СО   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |   |   |   |   |   |   |   |   |    |   |

# Α1

```
STLEXD{<c>}{<q>} <Rd>, <Rt>, <Rt2>, [<Rn>]

d = <u>UInt</u>(Rd); t = <u>UInt</u>(Rt); t2 = t+1; n = <u>UInt</u>(Rn);
if d == 15 || Rt<0> == '1' || t2 == 15 || n == 15 then UNPREDICTABLE;
if d == n || d == t || d == t2 then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If d == t, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The store instruction executes but the value stored is UNKNOWN.

If d == n, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- · The instruction performs the store to an UNKNOWN address.

If Rt < 0 > == '1', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction executes with the additional decode: Rt<0> = '0'.
- The instruction executes with the additional decode: t2 = t.
- The instruction executes as described, with no change to its behavior and no additional side effects.

If Rt == '1110', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction is handled as described in Using R15.

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0_ |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|
| 1  | 1  | 1  | 0  | 1  | 0  | 0 | 0 | 1 | 1 | 0 | 0 |   | R | ≀n |   |    | F  | ₹t |    |    | R  | t2 |   | 1 | 1 | 1 | 1 |   | R | d |    |

STLEXD Page 417

```
STLEXD{<c>}{<q>} <Rd>, <Rt>, <Rt2>, [<Rn>]

d = <u>UInt</u>(Rd); t = <u>UInt</u>(Rt); t2 = <u>UInt</u>(Rt2); n = <u>UInt</u>(Rn);
if d == 15 || t == 15 || t2 == 15 || n == 15 then UNPREDICTABLE;
if d == n || d == t || d == t2 then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If d == t, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The store instruction executes but the value stored is UNKNOWN.

If d == n, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction performs the store to an UNKNOWN address.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

# **Assembler Symbols**

| <c></c>     | See Standard assembler syntax fields.                                                                                                                         |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <q></q>     | See Standard assembler syntax fields.                                                                                                                         |
| <rd></rd>   | Is the destination general-purpose register into which the status result of the store exclusive is written, encoded in the "Rd" field. The value returned is: |
|             | 0                                                                                                                                                             |
|             | If the operation updates memory.                                                                                                                              |
|             | 1                                                                                                                                                             |
|             | If the operation fails to update memory.                                                                                                                      |
| <rt></rt>   | For encoding A1: is the first general-purpose register to be transferred, encoded in the "Rt" field. <rt> must be even-numbered and not R14.</rt>             |
|             | For encoding T1: is the first general-purpose register to be transferred, encoded in the "Rt" field.                                                          |
| <rt2></rt2> | For encoding A1: is the second general-purpose register to be transferred. $<$ Rt2 $>$ must be $<$ R(t+1) $>$ .                                               |
|             | For encoding T1: is the second general-purpose register to be transferred, encoded in the "Rt2" field.                                                        |
| <rn></rn>   | Is the general-purpose base register, encoded in the "Rn" field.                                                                                              |
|             |                                                                                                                                                               |

#### Aborts and alignment

If a synchronous Data Abort exception is generated by the execution of this instruction:

- Memory is not updated.
- <Rd> is not updated.

A non word-aligned memory address causes an Alignment fault Data Abort exception to be generated, subject to the following rules:

- If AArch32.ExclusiveMonitorsPass() returns TRUE, the exception is generated.
- Otherwise, it is IMPLEMENTATION DEFINED whether the exception is generated.

If AArch32.ExclusiveMonitorsPass() returns FALSE and the memory address, if accessed, would generate a synchronous Data Abort exception, it is IMPLEMENTATION DEFINED whether the exception is generated.

STLEXD Page 418

# Operation

# **Operational information**

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

STLEXD Page 419

# **STLEXH**

Store-Release Exclusive Halfword stores a halfword from a register to memory if the executing PE has exclusive access to the memory at that address, and returns a status value of 0 if the store was successful, or of 1 if no store was performed.

The instruction also has memory ordering semantics as described in *Load-Acquire, Store-Release*.

For more information about support for shared memory see *Synchronization and semaphores*. For information about memory accesses see *Memory accesses*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|---|---|---|---|---|---|---|---|----|---|
|    | != 1 | 111 |    | 0  | 0  | 0  | 1  | 1  | 1  | 1  | 0  |    | R  | ln |    |    | R  | ₹d |    | (1) | (1) | 1 | 0 | 1 | 0 | 0 | 1 |   | F | ?t |   |
|    | СО   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |   |   |   |   |   |   |   |   |    |   |

#### Δ1

```
STLEXH{<c>}{<q>} <Rd>, <Rt>, [<Rn>]

d = UInt(Rd); t = UInt(Rt); n = UInt(Rn);
if d == 15 || t == 15 || n == 15 then UNPREDICTABLE;
if d == n || d == t then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If d == t, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The store instruction executes but the value stored is UNKNOWN.

If d == n, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- · The instruction performs the store to an UNKNOWN address.

# T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|-----|-----|-----|-----|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 0  | 1  | 0  | 0 | 0 | 1 | 1 | 0 | 0 |   | R | ₹n |   |    | F  | ₹t |    | (1) | (1) | (1) | (1) | 1 | 1 | 0 | 1 |   | R | d |   |

#### **T1**

```
STLEXH{<c>}{<q>} <Rd>, <Rt>, [<Rn>]

d = <u>UInt</u>(Rd); t = <u>UInt</u>(Rt); n = <u>UInt</u>(Rn);
if d == 15 || t == 15 || n == 15 then UNPREDICTABLE;
if d == n || d == t then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If d == t, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The store instruction executes but the value stored is UNKNOWN.

If d == n, then one of the following behaviors must occur:

STLEXH Page 420

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction performs the store to an UNKNOWN address.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

# **Assembler Symbols**

<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<Rd> Is the destination general-purpose register into which the status result of the store exclusive is written, encoded in the "Rd" field. The value returned is:
0
If the operation updates memory.

1 If the operation fails to update memory.

<Rt> Is the general-purpose register to be transferred, encoded in the "Rt" field.

<Rn> Is the general-purpose base register, encoded in the "Rn" field.

Aborts and alignment

If a synchronous Data Abort exception is generated by the execution of this instruction:

- · Memory is not updated
- <Rd> is not updated.

A non word-aligned memory address causes an Alignment fault Data Abort exception to be generated, subject to the following rules:

- If AArch32.ExclusiveMonitorsPass() returns TRUE, the exception is generated.
- Otherwise, it is IMPLEMENTATION DEFINED whether the exception is generated.

If AArch32.ExclusiveMonitorsPass() returns FALSE and the memory address, if accessed, would generate a synchronous Data Abort exception, it is IMPLEMENTATION DEFINED whether the exception is generated.

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
address = R[n];
if AArch32.ExclusiveMonitorsPass(address,2) then
    MemO[address, 2] = R[t]<15:0>;
    R[d] = ZeroExtend('0');
else
    R[d] = ZeroExtend('1');
```

#### **Operational information**

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

STLEXH Page 421

# **STLH**

Store-Release Halfword stores a halfword from a register to memory. The instruction also has memory ordering semantics as described in *Load-Acquire, Store-Release*.

For more information about support for shared memory see *Synchronization and semaphores*. For information about memory accesses see *Memory accesses*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15  | 14  | 13  | 12  | 11  | 10  | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|-----|-----|---|---|---|---|---|---|---|---|----|---|
|    | != 1 | 111 |    | 0  | 0  | 0  | 1  | 1  | 1  | 1  | 0  |    | R  | n. |    | (1) | (1) | (1) | (1) | (1) | (1) | 0 | 0 | 1 | 0 | 0 | 1 |   | F | ₹t |   |
|    | CO   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |     |     |   |   |   |   |   |   |   |   |    |   |

# Α1

```
STLH{<c>}{<q>} <Rt>, [<Rn>]

t = <u>UInt</u>(Rt); n = <u>UInt</u>(Rn);
if t == 15 || n == 15 then UNPREDICTABLE;
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3   | 2   | 1   | 0   |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|-----|-----|-----|-----|---|---|---|---|-----|-----|-----|-----|
| 1  | 1  | 1  | 0  | 1  | 0  | 0 | 0 | 1 | 1 | 0 | 0 |   | R | n. |   |    | F  | ₹t |    | (1) | (1) | (1) | (1) | 1 | 0 | 0 | 1 | (1) | (1) | (1) | (1) |

#### T1

```
STLH{<c>>}{<q>} <Rt>, [<Rn>]

t = UInt(Rt); n = UInt(Rn);
if t == 15 || n == 15 then UNPREDICTABLE;
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

# **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
```

<Rt> Is the general-purpose register to be transferred, encoded in the "Rt" field.

<Rn> Is the general-purpose base register, encoded in the "Rn" field.

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    address = R[n];
    MemO[address, 2] = R[t]<15:0>;
```

# Operational information

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

STLH Page 422

# STM, STMIA, STMEA

Store Multiple (Increment After, Empty Ascending) stores multiple registers to consecutive memory locations using an address from a base register. The consecutive memory locations start at this address, and the address just above the last of those locations can optionally be written back to the base register.

The lowest-numbered register is loaded from the lowest memory address, through to the highest-numbered register from the highest memory address. See also *Encoding of lists of general-purpose registers and the PC*.

Armv8.2 permits the deprecation of some Store Multiple ordering behaviors in AArch32 state, for more information see *ARMv8.2-LSMAOC*. For details of related system instructions see *STM (User registers)*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$  and  $\underline{T2}$ ).

#### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8    | 7    | 6   | 5 | 4 | 3 | 2 | 1 | 0 |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|------|------|-----|---|---|---|---|---|---|
|    | != 1 | 111 |    | 1  | 0  | 0  | 0  | 1  | 0  | W  | 0  |    | R  | 'n |    |    |    |    |    |    |    | re | gist | er_l | ist |   |   |   |   |   |   |
|    | CO   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |      |      |     |   |   |   |   |   |   |

# **A**1

```
STM{IA}{<c>}{<q>} <Rn>{!}, <registers> // (Preferred syntax)

STMEA{<c>}{<q>} <Rn>{!}, <registers> // (Alternate syntax, Empty Ascending stack)

n = UInt(Rn); registers = register_list; wback = (W == '1');
if n == 15 || BitCount(registers) < 1 then UNPREDICTABLE;</pre>
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If BitCount (registers) < 1, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction operates as an STM with the same addressing mode but targeting an unspecified set of registers. These registers might
  include R15. If the instruction specifies writeback, the modification to the base address on writeback might differ from the number of
  registers stored.

If n == 15 && wback, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction executes without writeback of the base address.
- The instruction executes with writeback to the PC. The instruction is handled as described in *Using R15*.

# T1

|   | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6 | 5  | 4    | 3    | 2   | 1 | 0 |
|---|----|----|----|----|----|----|----|---|---|---|----|------|------|-----|---|---|
| ſ | 1  | 1  | 0  | 0  | 0  |    | Rn |   |   |   | re | aist | er I | ist |   |   |

# T1

```
STM{IA}{<c>}{<q>} <Rn>!, <registers> // (Preferred syntax)

STMEA{<c>}{<q>} <Rn>!, <registers> // (Alternate syntax, Empty Ascending stack)

n = UInt(Rn); registers = '000000000':register_list; wback = TRUE;
if BitCount(registers) < 1 then UNPREDICTABLE;</pre>
```

# **CONSTRAINED UNPREDICTABLE behavior**

If BitCount (registers) < 1, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction operates as an STM with the same addressing mode but targeting an unspecified set of registers. These registers might include R15. If the instruction specifies writeback, the modification to the base address on writeback might differ from the number of registers stored.

If n == 15 && wback, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction executes without writeback of the base address.
- The instruction executes with writeback to the PC. The instruction is handled as described in *Using R15*.

#### **T2**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8  | 7    | 6    | 5   | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|-----|----|----|----|----|----|---|----|------|------|-----|---|---|---|---|---|
| 1  | 1  | 1  | 0  | 1  | 0  | 0 | 0 | 1 | 0 | W | 0 |   | R | n. |   | (0) | М  |    |    |    |    |   | re | gist | er_l | ist |   |   |   |   |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   |   |    |   | Р   |    |    |    |    |    |   |    |      |      |     |   |   |   |   |   |

**T2** 

```
STM{IA}{<c>}.W <Rn>{!}, <registers> // (Preferred syntax, if <Rn>, '!' and <registers> can be represented STMEA{<c>}.W <Rn>{!}, <registers> // (Alternate syntax, Empty Ascending stack, if <Rn>, '!' and <register STM{IA}{<c>}{<q>} <Rn>{!}, <registers> // (Preferred syntax)
STMEA{<c>}{<q>} <Rn>{!}, <registers> // (Alternate syntax, Empty Ascending stack)

n = UInt(Rn); registers = P:M:register_list; wback = (W == '1');
if n == 15 || BitCount(registers) < 2 then UNPREDICTABLE;
if wback && registers<n> == '1' then UNPREDICTABLE;
if registers<13> == '1' then UNPREDICTABLE;
if registers<15> == '1' then UNPREDICTABLE;
if registers<15> == '1' then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If BitCount (registers) < 1, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction operates as an STM with the same addressing mode but targeting an unspecified set of registers. These registers might include R15. If the instruction specifies writeback, the modification to the base address on writeback might differ from the number of registers stored.

If BitCount (registers) == 1, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction executes as described, with no change to its behavior and no additional side effects.
- The instruction operates as an STM with the same addressing mode but targeting an unspecified set of registers. These registers might include R15.

If wback && registersn = 11, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The store instruction executes but the value stored for the base register is UNKNOWN.

If registers<13> == '1', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The store instruction performs all of the stores using the specified addressing mode but the value of R13 is UNKNOWN.

If registers<15> == '1', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The store instruction performs all of the stores using the specified addressing mode but the value of R15 is UNKNOWN.

If n == 15 && wback, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction executes without writeback of the base address.
- The instruction executes with writeback to the PC. The instruction is handled as described in *Using R15*.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

# **Assembler Symbols**

IA Is an optional suffix for the Increment After form.

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<Rn> Is the general-purpose base register, encoded in the "Rn" field.

The address adjusted by the size of the data loaded is written back to the base register. If specified, it is encoded in the "W" field as 1, otherwise this field defaults to 0.

<registers> For encoding A1: is a list of one or more registers to be stored, separated by commas and surrounded by  $\{$  and  $\}$ .

The PC can be in the list. However, Arm deprecates the use of instructions that include the PC in the list.

If base register writeback is specified, and the base register is not the lowest-numbered register in the list, such an instruction stores an UNKNOWN value for the base register.

For encoding T1: is a list of one or more registers to be stored, separated by commas and surrounded by { and }. The registers in the list must be in the range R0-R7, encoded in the "register\_list" field. If the base register is not the lowest-numbered register in the list, such an instruction stores an UNKNOWN value for the base register.

For encoding T2: is a list of one or more registers to be stored, separated by commas and surrounded by { and }.

The registers in the list must be in the range R0-R12, encoded in the "register\_list" field, and can optionally contain the LR. If the LR is in the list, the "M" field is set to 1, otherwise it defaults to 0.

### Operation

# Operational information

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

# STM (User registers)

In an EL1 mode other than System mode, Store Multiple (User registers) stores multiple User mode registers to consecutive memory locations using an address from a base register. The PE reads the base register value normally, using the current mode to determine the correct Banked version of the register. This instruction cannot writeback to the base register.

Store Multiple (User registers) is UNDEFINED in Hyp mode, and CONSTRAINED UNPREDICTABLE in User or System modes.

Armv8.2 permits the deprecation of some Store Multiple ordering behaviors in AArch32 state, for more information see ARMv8.2-LSMAOC.

#### **A1**

| 31 30 29 28 | 27 2 | 6 25 | 24 | 23 | 22 | 21  | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8    | 7    | 6   | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|------|------|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|------|------|-----|---|---|---|---|---|---|
| != 1111     | 1 (  | 0    | Р  | J  | 1  | (0) | 0  |    | R  | ln |    |    |    |    |    |    |    | re | gist | er_l | ist |   |   |   |   |   |   |
| -           |      |      |    |    |    |     |    |    |    |    |    |    |    |    |    |    |    |    |      |      |     |   |   |   |   |   |   |

cond

#### **A1**

```
STM{<amode>}{<c>}{<q>} <Rn>, <registers>^
n = UInt(Rn); registers = register_list; increment = (U == '1'); wordhigher = (P == U);
if n == 15 || BitCount(registers) < 1 then UNPREDICTABLE;</pre>
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If BitCount (registers) < 1, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction operates as an STM with the same addressing mode but targeting an unspecified set of registers. These registers might include R15.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

# **Assembler Symbols**

<amode>

is one of:

DA

Decrement After. The consecutive memory addresses end at the address in the base register. Encoded as P = 0, U = 0.

ED

Empty Descending. For this instruction, a synonym for DA.

DB

Decrement Before. The consecutive memory addresses end one word below the address in the base register. Encoded as P = 1, U = 0.

FD

Full Descending. For this instruction, a synonym for DB.

IA

Increment After. The consecutive memory addresses start at the address in the base register. This is the default. Encoded as P = 0, U = 1.

EA

Empty Ascending. For this instruction, a synonym for IA.

ΙB

Increment Before. The consecutive memory addresses start one word above the address in the base register. Encoded as P = 1, U = 1.

FA

Full Ascending. For this instruction, a synonym for IB.

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<Rn> Is the general-purpose base register, encoded in the "Rn" field.

<registers> Is a list of one or more registers, separated by commas and surrounded by { and }. It specifies the set of registers to be stored by

the STM instruction. The registers are stored with the lowest-numbered register to the lowest memory address, through to the highest-numbered register to the highest memory address. See also *Encoding of lists of general-purpose registers and the PC*.

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    if PSTATE.EL == EL2 then
         UNDEFINED;
    elsif PSTATE.M IN {\underline{\text{M32}} \underline{\text{User}},\underline{\text{M32}} \underline{\text{System}}} then
        UNPREDICTABLE;
    else
         length = 4*BitCount(registers);
         address = if increment then R[n] else R[n]-length;
         if wordhigher then address = address+4;
         for i = 0 to 14
              if registers<i> == '1' then // Store User mode register
                  MemA [address, 4] = Rmode[i, M32_User];
                  address = address + 4;
         if registers<15> == '1' then
              MemA[address,4] = PCStoreValue();
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If PSTATE.M IN {M32 User, M32 System}, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction operates as an STM with the same addressing mode but targeting an unspecified set of registers. These registers might include R15.

# **Operational information**

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

# STMDA, STMED

Store Multiple Decrement After (Empty Descending) stores multiple registers to consecutive memory locations using an address from a base register. The consecutive memory locations end at this address, and the address just below the lowest of those locations can optionally be written back to the base register.

The lowest-numbered register is loaded from the lowest memory address, through to the highest-numbered register from the highest memory address. See also *Encoding of lists of general-purpose registers and the PC*.

Armv8.2 permits the deprecation of some Store Multiple ordering behaviors in AArch32 state, for more information see *ARMv8.2-LSMAOC*. For details of related system instructions see *STM (User registers)*.

#### **A1**

| 31 30 29 28 | 27 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8     | 7    | 6   | 5 | 4 | 3 | 2 | 1 | 0_ |
|-------------|-------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-------|------|-----|---|---|---|---|---|----|
| != 1111     | 1 0   | 0  | 0  | 0  | 0  | W  | 0  |    | R  |    |    |    |    |    |    |    |    | re | giste | er_l | ist |   |   |   |   |   |    |

cond

#### **A1**

```
STMDA{<c>}{<q>} <Rn>{!}, <registers> // (Preferred syntax)

STMED{<c>}{<q>} <Rn>{!}, <registers> // (Alternate syntax, Empty Descending stack)

n = UInt(Rn); registers = register_list; wback = (W == '1');
if n == 15 || BitCount(registers) < 1 then UNPREDICTABLE;</pre>
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If BitCount (registers) < 1, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction targets an unspecified set of registers. These registers might include R15. If the instruction specifies writeback, the
  modification to the base address on writeback might differ from the number of registers stored.

If n == 15 && wback, then one of the following behaviors must occur:

- The instruction is UNDEFINED
- The instruction executes as NOP.
- The instruction executes without writeback of the base address.
- The instruction uses the addressing mode described in the equivalent immediate offset instruction.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

#### **Assembler Symbols**

| <c></c>                 | See Standard assembler syntax fields.                                                                                                                                                                                                                                                                                                             |
|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <q></q>                 | See Standard assembler syntax fields.                                                                                                                                                                                                                                                                                                             |
| <rn></rn>               | Is the general-purpose base register, encoded in the "Rn" field.                                                                                                                                                                                                                                                                                  |
| !                       | The address adjusted by the size of the data loaded is written back to the base register. If specified, it is encoded in the "W" field as 1, otherwise this field defaults to 0.                                                                                                                                                                  |
| <registers></registers> | Is a list of one or more registers to be stored, separated by commas and surrounded by { and }.  The PC can be in the list. However, Arm deprecates the use of instructions that include the PC in the list.  If base register writeback is specified, and the base register is not the lowest-numbered register in the list, such an instruction |

stores an UNKNOWN value for the base register.

# Operation

# **Operational information**

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# STMDB, STMFD

Store Multiple Decrement Before (Full Descending) stores multiple registers to consecutive memory locations using an address from a base register. The consecutive memory locations end just below this address, and the address of the first of those locations can optionally be written back to the base register.

The lowest-numbered register is loaded from the lowest memory address, through to the highest-numbered register from the highest memory address. See also *Encoding of lists of general-purpose registers and the PC*.

Armv8.2 permits the deprecation of some Store Multiple ordering behaviors in AArch32 state, for more information see *ARMv8.2-LSMAOC*. For details of related system instructions see *STM (User registers)*.

This instruction is used by the alias **PUSH** (multiple registers).

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8     | 7    | 6   | 5 | 4 | 3 | 2 | 1 | 0 |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-------|------|-----|---|---|---|---|---|---|
|    | != 1 | 111 |    | 1  | 0  | 0  | 1  | 0  | 0  | W  | 0  |    | R  | n  |    |    |    |    |    |    |    | re | giste | er_l | ist |   |   |   |   |   |   |
|    |      |     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |       |      |     |   |   |   |   |   |   |

cond

**A1** 

```
STMDB{<c>}{<q>} <Rn>{!}, <registers> // (Preferred syntax)

STMFD{<c>}{<q>} <Rn>{!}, <registers> // (Alternate syntax, Full Descending stack)

n = UInt(Rn); registers = register_list; wback = (W == '1');
if n == 15 || BitCount(registers) < 1 then UNPREDICTABLE;</pre>
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If BitCount (registers) < 1, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction operates as an STM with the same addressing mode but targeting an unspecified set of registers. These registers might include R15. If the instruction specifies writeback, the modification to the base address on writeback might differ from the number of registers stored.

### T1

| 15 | 5 ′ | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8  | 7    | 6    | 5   | 4 | 3 | 2 | 1 | 0 |
|----|-----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|-----|----|----|----|----|----|---|----|------|------|-----|---|---|---|---|---|
| 1  |     | 1  | 1  | 0  | 1  | 0  | 0 | 1 | 0 | 0 | W | 0 |   | F | ≀n |   | (0) | М  |    |    |    |    |   | re | gist | er_l | ist |   |   |   |   |   |
|    |     |    |    |    |    |    |   |   |   |   |   |   |   |   |    |   | Р   |    |    |    |    |    |   |    |      |      |     |   |   |   |   |   |

**T1** 

```
STMDB{<c>}{<q>} <Rn>{!}, <registers> // (Preferred syntax)

STMFD{<c>}{<q>} <Rn>{!}, <registers> // (Alternate syntax, Full Descending stack)

n = UInt(Rn); registers = P:M:register_list; wback = (W == '1');

if n == 15 || BitCount(registers) < 2 then UNPREDICTABLE;

if wback && registers<n> == '1' then UNPREDICTABLE;

if registers<13> == '1' then UNPREDICTABLE;

if registers<15> == '1' then UNPREDICTABLE;
```

# CONSTRAINED UNPREDICTABLE behavior

If BitCount (registers) < 1, then one of the following behaviors must occur:

• The instruction is UNDEFINED.

- The instruction executes as NOP.
- The instruction operates as an STM with the same addressing mode but targeting an unspecified set of registers. These registers might include R15. If the instruction specifies writeback, the modification to the base address on writeback might differ from the number of registers stored.

If wback && registers<n> == '1', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The store instruction executes but the value stored for the base register is UNKNOWN.

If BitCount (registers) == 1, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction executes as described, with no change to its behavior and no additional side effects.
- · The instruction operates as an STM with the same addressing mode but targeting an unspecified set of registers. These registers might include R15.

If registers<13> == '1', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction executes as described, with no change to its behavior and no additional side effects.
- The store instruction performs all of the stores using the specified addressing mode but the value of R13 is UNKNOWN.

If registers<15> == '1', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The store instruction performs all of the stores using the specified addressing mode but the value of R15 is UNKNOWN.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see Architectural Constraints on UNPREDICTABLE behaviors.

# **Assembler Symbols**

| <c></c>                 | See Standard assembler syntax fields.                                                                                                                                            |
|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <q></q>                 | See Standard assembler syntax fields.                                                                                                                                            |
| <rn></rn>               | Is the general-purpose base register, encoded in the "Rn" field.                                                                                                                 |
| !                       | The address adjusted by the size of the data loaded is written back to the base register. If specified, it is encoded in the "W" field as 1, otherwise this field defaults to 0. |
| <registers></registers> | For encoding A1: is a list of one or more registers to be stored, separated by commas and surrounded by { and }.                                                                 |

The PC can be in the list. However, Arm deprecates the use of instructions that include the PC in the list.

If base register writeback is specified, and the base register is not the lowest-numbered register in the list, such an instruction stores an UNKNOWN value for the base register.

For encoding T1: is a list of one or more registers to be stored, separated by commas and surrounded by { and }.

The registers in the list must be in the range R0-R12, encoded in the "register\_list" field, and can optionally contain the LR. If the LR is in the list, the "M" field is set to 1, otherwise it defaults to 0.

# **Alias Conditions**

| Alias                     | Of variant Is preferred when |                                                                   |  |  |  |  |  |  |  |  |  |  |  |  |
|---------------------------|------------------------------|-------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|--|--|--|
| PUSH (multiple registers) | T1                           | W == '1' && Rn == '1101' && <u>BitCount</u> (M:register_list) > 1 |  |  |  |  |  |  |  |  |  |  |  |  |
| PUSH (multiple registers) | A1                           | W == '1' && Rn == '1101' && <u>BitCount</u> (register_list) > 1   |  |  |  |  |  |  |  |  |  |  |  |  |

# Operation

# **Operational information**

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# STMIB, STMFA

Store Multiple Increment Before (Full Ascending) stores multiple registers to consecutive memory locations using an address from a base register. The consecutive memory locations start just above this address, and the address of the last of those locations can optionally be written back to the base register.

The lowest-numbered register is loaded from the lowest memory address, through to the highest-numbered register from the highest memory address. See also *Encoding of lists of general-purpose registers and the PC*.

Armv8.2 permits the deprecation of some Store Multiple ordering behaviors in AArch32 state, for more information see *ARMv8.2-LSMAOC*. For details of related system instructions see *STM (User registers)*.

#### **A1**

| 31 30 29 28 27 | 26 25 | 24 23 | 22 21 | 20 | 19 18 17 16 | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |
|----------------|-------|-------|-------|----|-------------|---------------------------------------|
| != 1111 1      | 0 0   | 1 1   | 0 W   | 0  | Rn          | register_list                         |

cond

#### Α1

```
STMIB{<c>}{<q>} <Rn>{!}, <registers> // (Preferred syntax)

STMFA{<c>}{<q>} <Rn>{!}, <registers> // (Alternate syntax, Full Ascending stack)

n = UInt(Rn); registers = register_list; wback = (W == '1');
if n == 15 || BitCount(registers) < 1 then UNPREDICTABLE;</pre>
```

### **CONSTRAINED UNPREDICTABLE behavior**

If BitCount (registers) < 1, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction operates as an STM with the same addressing mode but targeting an unspecified set of registers. These registers might include R15.

If n == 15 && wback, then one of the following behaviors must occur:

- · The instruction is UNDEFINED.
- The instruction executes as NOP.
- · The instruction executes without writeback of the base address.

See Standard assembler syntax fields.

The instruction uses the addressing mode described in the equivalent immediate offset instruction.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

#### **Assembler Symbols**

<c>

| <q></q>                 | See Standard assembler syntax fields.                                                                                                                                                                                                                                                                                                                                                            |
|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <rn></rn>               | Is the general-purpose base register, encoded in the "Rn" field.                                                                                                                                                                                                                                                                                                                                 |
| !                       | The address adjusted by the size of the data loaded is written back to the base register. If specified, it is encoded in the "W" field as 1, otherwise this field defaults to 0.                                                                                                                                                                                                                 |
| <registers></registers> | Is a list of one or more registers to be stored, separated by commas and surrounded by { and }.  The PC can be in the list. However, Arm deprecates the use of instructions that include the PC in the list.  If base register writeback is specified, and the base register is not the lowest-numbered register in the list, such an instruction stores an UNKNOWN value for the base register. |

# Operation

# **Operational information**

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# STR (immediate)

Store Register (immediate) calculates an address from a base register value and an immediate offset, and stores a word from a register to memory. It can use offset, post-indexed, or pre-indexed addressing. For information about memory accesses see *Memory accesses*.

This instruction is used by the alias **PUSH** (single register).

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ,  $\underline{T2}$ ,  $\underline{T3}$  and  $\underline{T4}$ ).

# **A1**

| 31 30 29 28 | 27 | 26 2 | 25 2 | 24 2 | 23 2 | 2 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|-------------|----|------|------|------|------|------|----|----|----|----|----|----|----|----|----|----|----|---|---|---|-----|-----|---|---|---|---|---|
| != 1111     | 0  | 1 (  | 0 1  | PΙ   | U    | ) W  | 0  |    | R  | n  |    |    | F  | ₹t |    |    |    |   |   |   | imn | n12 |   |   |   |   |   |
| cond        |    |      |      |      |      |      |    |    |    |    |    |    |    |    |    |    |    |   |   |   |     |     |   |   |   |   |   |

Offset (P == 1 && W == 0)

```
{\tt STR}\{<\tt c>\}\{<\tt q>\} \  \, <\tt Rt>, \  \, [<\tt Rn> \, \{\,, \  \, \#\{+/-\}<\tt imm>\}\,]
```

#### Post-indexed (P == 0 && W == 0)

```
STR{<c}{<q}{<q}{< Rt}, [<Rn>], #{+/-}<imm>
```

#### Pre-indexed (P == 1 && W == 1)

```
STR{<c>}{<q>} <Rt>, [<Rn>, #{+/-}<imm>]!

if P == '0' && W == '1' then SEE "STRT";

t = <u>UInt</u>(Rt); n = <u>UInt</u>(Rn); imm32 = <u>ZeroExtend</u>(imm12, 32);
index = (P == '1'); add = (U == '1'); wback = (P == '0') || (W == '1');
if wback && (n == 15 || n == t) then UNPREDICTABLE;
```

# **CONSTRAINED UNPREDICTABLE behavior**

If wback && n == t, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The store instruction executes but the value stored is UNKNOWN.

If wback && n == 15, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- · The instruction executes without writeback of the base address.
- The instruction uses the addressing mode described in the equivalent immediate offset instruction.

# T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8   | 7 | 6 | 5 | 4  | 3 | 2 | 1  | 0 |
|----|----|----|----|----|----|---|-----|---|---|---|----|---|---|----|---|
| 0  | 1  | 1  | 0  | 0  |    | i | mm: | 5 |   |   | Rn |   |   | Rt |   |

### T1

```
STR{<c>}{<q>} <Rt>, [<Rn> {, #{+}<imm>}]

t = <u>UInt</u>(Rt); n = <u>UInt</u>(Rn); imm32 = <u>ZeroExtend</u>(imm5:'00', 32);
index = TRUE; add = TRUE; wback = FALSE;
```

| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|----|---|---|---|---|----|----|---|---|---|
| 1  | 0  | 0  | 1  | 0  |    | Rt |   |   |   |   | im | m8 |   |   |   |

**T2** 

```
STR{<c>}{<q>} <Rt>, [SP{, #{+}<imm>}]

t = <u>UInt</u>(Rt); n = 13; imm32 = <u>ZeroExtend</u>(imm8:'00', 32);
index = TRUE; add = TRUE; wback = FALSE;
```

**T3** 

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2    | 1    | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|------|------|---|----|----|----|----|----|----|---|---|---|-----|-----|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 0 | 0 | 1 | 1 | 0 | 0 |   | != 1 | 1111 |   |    | F  | ₹t |    |    |    |   |   |   | imn | n12 |   |   |   |   |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   | F    | ≀n   |   |    |    |    |    |    |    |   |   |   |     |     |   |   |   |   |   |

Т3

```
STR{<c>}.W <Rt>, [<Rn> {, #{+}<imm>}] // (<Rt>, <Rn>, <imm> can be represented in T1 or T2)

STR{<c>}{<q>} <Rt>, [<Rn> {, #{+}<imm>}]

if Rn == '1111' then UNDEFINED;

t = UInt(Rt); n = UInt(Rn); imm32 = ZeroExtend(imm12, 32);
index = TRUE; add = TRUE; wback = FALSE;
if t == 15 then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If t == 15, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The store instruction performs the store using the specified addressing mode but the value corresponding to R15 is UNKNOWN.

**T4** 



Offset (P == 1 && U == 0 && W == 0)

```
STR{<c>}{<q>} < Rt>, [<Rn> {, #-<imm>}]
```

Post-indexed (P == 0 && W == 1)

```
STR{<c>}{<q>} < Rt>, [<Rn>], #{+/-}<imm>
```

Pre-indexed (P == 1 && W == 1)

```
STR{<c>}{<q>} <Rt>, [<Rn>, #{+/-}<imm>]!

if P == '1' && U == '1' && W == '0' then SEE "STRT";

if Rn == '1111' || (P == '0' && W == '0') then UNDEFINED;

t = UInt(Rt); n = UInt(Rn); imm32 = ZeroExtend(imm8, 32);

index = (P == '1'); add = (U == '1'); wback = (W == '1');

if t == 15 || (wback && n == t) then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If wback && n == t, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The store instruction executes but the value stored is UNKNOWN.

If wback && n == 15, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction executes without writeback of the base address.
- The instruction uses the addressing mode described in the equivalent immediate offset instruction.

If t == 15, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The store instruction performs the store using the specified addressing mode but the value corresponding to R15 is UNKNOWN.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

# **Assembler Symbols**

|         | ~   | ~           |              |            |
|---------|-----|-------------|--------------|------------|
| <c></c> | See | Standard as | ssembler svn | tax fields |

<q> See Standard assembler syntax fields

<Rt> For encoding A1: is the general-purpose register to be transferred, encoded in the "Rt" field. The PC can be used, but this is deprecated.

For encoding T1, T2, T3 and T4: is the general-purpose register to be transferred, encoded in the "Rt" field.

<Rn> For encoding A1: is the general-purpose base register, encoded in the "Rn" field. The PC can be used in the offset variant, but this is deprecated.

For encoding T1, T3 and T4: is the general-purpose base register, encoded in the "Rn" field.

+/- Specifies the offset is added to or subtracted from the base register, defaulting to + if omitted and encoded in "U":

| U | +/- |
|---|-----|
| 0 | _   |
| 1 | +   |

Specifies the offset is added to the base register.

For encoding A1: is the 12-bit unsigned immediate byte offset, in the range 0 to 4095, defaulting to 0 if omitted, and encoded in the "imm12" field.

For encoding T1: is the optional positive unsigned immediate byte offset, a multiple of 4, in the range 0 to 124, defaulting to 0 and encoded in the "imm5" field as <imm>/4.

For encoding T2: is the optional positive unsigned immediate byte offset, a multiple of 4, in the range 0 to 1020, defaulting to 0 and encoded in the "imm8" field as <imm>/4.

For encoding T3: is an optional 12-bit unsigned immediate byte offset, in the range 0 to 4095, defaulting to 0 and encoded in the "imm12" field.

For encoding T4: is an 8-bit unsigned immediate byte offset, in the range 0 to 255, defaulting to 0 if omitted, and encoded in the "imm8" field.

### **Alias Conditions**

<imm>

| Alias       | Of variant | Is prefe | rred wl | hen      |      |       |       |      |     |     |     |        |     |       |    |               |
|-------------|------------|----------|---------|----------|------|-------|-------|------|-----|-----|-----|--------|-----|-------|----|---------------|
| <u>PUSH</u> | A1 (pre-   | P ==     | '1' 8   | == U & x | '0'  | & & W | ==    | '1'  | & & | Rn  | ==  | '1101' | & & | imm12 | == | '00000000100' |
| (single     | indexed)   |          |         |          |      |       |       |      |     |     |     |        |     |       |    |               |
| register)   |            |          |         |          |      |       |       |      |     |     |     |        |     |       |    |               |
| <b>PUSH</b> | T4 (pre-   | Rn ==    | 1110    | 01' &&   | U == | '0'   | & & 3 | imm8 | ==  | '00 | 000 | 100'   |     |       |    |               |
| (single     | indexed)   |          |         |          |      |       |       |      |     |     |     |        |     |       |    |               |
| register)   |            |          |         |          |      |       |       |      |     |     |     |        |     |       |    |               |

# Operation

```
if CurrentInstrSet() == InstrSet A32 then
    if ConditionPassed() then
        EncodingSpecificOperations();
    offset_addr = if add then (R[n] + imm32) else (R[n] - imm32);
    address = if index then offset_addr else R[n];
    MemU[address, 4] = if t == 15 then PCStoreValue() else R[t];
    if wback then R[n] = offset_addr;
else

if ConditionPassed() then
    EncodingSpecificOperations();
    offset_addr = if add then (R[n] + imm32) else (R[n] - imm32);
    address = if index then offset_addr else R[n];
    MemU[address, 4] = R[t];
    if wback then R[n] = offset_addr;
```

# **Operational information**

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# STR (register)

Store Register (register) calculates an address from a base register value and an offset register value, stores a word from a register to memory. The offset register value can optionally be shifted. For information about memory accesses see *Memory accesses*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$  and  $\underline{T2}$ ).

### **A1**

| 31 30 | 29 28 | 3 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|-------|-------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|---|---|-----|-----|---|---|---|---|---|
| != 11 | 11    | 0    | 1  | 1  | Р  | J  | 0  | W  | 0  |    | R  | n  |    |    | F  | ₹t |    |    | ir | nm: | 5 |   | sty | γре | 0 |   | R | m |   |
|       | _     |      |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |   |   |     |     |   |   |   |   |   |

cond

#### Offset (P == 1 && W == 0)

```
STR{\langle c \rangle}{\langle q \rangle} \langle Rt \rangle, [\langle Rn \rangle, \{+/-\}\langle Rm \rangle \{, \langle shift \rangle\}]
```

#### Post-indexed (P == 0 && W == 0)

```
STR{<c>}{<q>} <Rt>, [<Rn>], {+/-}<Rm>{, <shift>}
```

#### Pre-indexed (P == 1 && W == 1)

```
STR{<c>}{<q>} <Rt>, [<Rn>, {+/-}<Rm>{, <shift>}]!

if P == '0' && W == '1' then SEE "STRT";

t = UInt(Rt); n = UInt(Rn); m = UInt(Rm);
index = (P == '1'); add = (U == '1'); wback = (P == '0') || (W == '1');
(shift_t, shift_n) = DecodeImmShift(stype, imm5);
if m == 15 then UNPREDICTABLE;
if wback && (n == 15 || n == t) then UNPREDICTABLE;
```

### **CONSTRAINED UNPREDICTABLE behavior**

If wback && n == t, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The store instruction executes but the value stored is UNKNOWN.

If wback && n == 15, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction executes without writeback of the base address.
- The instruction uses the addressing mode described in the equivalent immediate offset instruction.

### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6 | 5 | 4  | 3 | 2 | 1  | 0 |
|----|----|----|----|----|----|---|---|----|---|---|----|---|---|----|---|
| 0  | 1  | 0  | 1  | 0  | 0  | 0 |   | Rm |   |   | Rn |   |   | Rt |   |

# T1

```
STR{<c>}{<q>} <Rt>, [<Rn>, {+}<Rm>]

t = UInt(Rt); n = UInt(Rn); m = UInt(Rm);
index = TRUE; add = TRUE; wback = FALSE;
(shift t, shift n) = (SRType LSL, 0);
```

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2    | 1    | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5   | 4  | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|------|------|---|----|----|----|----|----|----|---|---|---|---|-----|----|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 0 | 0 | 0 | 1 | 0 | 0 |   | != 1 | 1111 |   |    | F  | ₹t |    | 0  | 0  | 0 | 0 | 0 | 0 | imı | m2 |   | R | m |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   | R    | n    |   |    |    |    |    |    |    |   |   |   |   |     |    |   |   |   |   |

**T2** 

```
STR{<c>}.W <Rt>, [<Rn>, {+}<Rm>] // (<Rt>, <Rn>, <Rm> can be represented in T1)

STR{<c>}{<q>} <Rt>, [<Rn>, {+}<Rm>{, LSL #<imm>}]

if Rn == '1111' then UNDEFINED;

t = UInt(Rt); n = UInt(Rn); m = UInt(Rm);
index = TRUE; add = TRUE; wback = FALSE;
(shift_t, shift_n) = (SRType_LSL, UInt(imm2));
if t == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

### **CONSTRAINED UNPREDICTABLE behavior**

If t == 15, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The store instruction performs the store using the specified addressing mode but the value corresponding to R15 is UNKNOWN.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

# **Assembler Symbols**

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<Rt> For encoding A1: is the general-purpose register to be transferred, encoded in the "Rt" field. The PC can be used, but this is deprecated.

For encoding T1 and T2: is the general-purpose register to be transferred, encoded in the "Rt" field.

<Rn> For encoding A1: is the general-purpose base register, encoded in the "Rn" field. The PC can be used in the offset variant, but this is deprecated.

For encoding T1 and T2: is the general-purpose base register, encoded in the "Rn" field.

+/- Specifies the index register is added to or subtracted from the base register, defaulting to + if omitted and encoded in "U":

| U | +/- |
|---|-----|
| 0 | -   |
| 1 | +   |

+ Specifies the index register is added to the base register.

<Rm> Is the general-purpose index register, encoded in the "Rm" field.

<shift> The shift to apply to the value read from <Rm>. If absent, no shift is applied. Otherwise, see *Shifts applied to a register*.

<imm> If present, the size of the left shift to apply to the value from <Rm>, in the range 1-3. <imm> is encoded in imm2. If absent, no shift is specified and imm2 is encoded as 0b00.

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    offset = Shift(R[m], shift_t, shift_n, PSTATE.C);
    offset_addr = if add then (R[n] + offset) else (R[n] - offset);
    address = if index then offset_addr else R[n];
    if t == 15 then // Only possible for encoding A1
        data = PCStoreValue();
    else
        data = R[t];
    MemU[address, 4] = data;
    if wback then R[n] = offset_addr;
```

# **Operational information**

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# STRB (immediate)

Store Register Byte (immediate) calculates an address from a base register value and an immediate offset, and stores a byte from a register to memory. It can use offset, post-indexed, or pre-indexed addressing. For information about memory accesses see *Memory accesses*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ,  $\underline{T2}$  and  $\underline{T3}$ ).

#### **A1**

| 31 30 29 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|-------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|-----|-----|---|---|---|---|---|
| != 1111     | 0  | 1  | 0  | Р  | U  | 1  | W  | 0  |    | R  | n  |    |    | F  | ₹t |    |    |    |   |   |   | imn | n12 |   |   |   |   |   |
|             |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |     |     |   |   |   |   |   |

cond

#### Offset (P == 1 && W == 0)

```
STRB{<c>}{<q>} < Rt>, [<Rn> {, #{+/-}<imm>}]
```

#### Post-indexed (P == 0 && W == 0)

```
STRB{<c>}{<q>} < Rt>, [<Rn>], #{+/-}<imm>
```

#### Pre-indexed (P == 1 && W == 1)

```
STRB{<c>}{<q>} <Rt>, [<Rn>, #{+/-}<imm>]!

if P == '0' && W == '1' then SEE "STRBT";

t = <u>UInt</u>(Rt); n = <u>UInt</u>(Rn); imm32 = <u>ZeroExtend</u>(imm12, 32);
index = (P == '1'); add = (U == '1'); wback = (P == '0') || (W == '1');
if t == 15 then UNPREDICTABLE;
if wback && (n == 15 || n == t) then UNPREDICTABLE;
```

### **CONSTRAINED UNPREDICTABLE behavior**

If t == 15, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The store instruction performs the store using the specified addressing mode but the value corresponding to R15 is UNKNOWN.

If wback && n == t, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The store instruction executes but the value stored is UNKNOWN.

If wback && n == 15, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction executes without writeback of the base address.
- The instruction uses the addressing mode described in the equivalent immediate offset instruction.

#### **T**4

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8   | 7 | 6 | 5 | 4  | 3 | 2 | 1  | 0 |
|----|----|----|----|----|----|---|-----|---|---|---|----|---|---|----|---|
| 0  | 1  | 1  | 1  | 0  |    | İ | mm: | 5 |   |   | Rn |   |   | Rt |   |

```
STRB{<c>}{<q>} <Rt>, [<Rn> {, #{+}<imm>}]

t = <u>UInt</u>(Rt); n = <u>UInt</u>(Rn); imm32 = <u>ZeroExtend</u>(imm5, 32);
index = TRUE; add = TRUE; wback = FALSE;
```

#### **T2**

| 15 | 14 | 13                                     | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0_ |
|----|----|----------------------------------------|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|----|
| 1  | 1  | 1 1 1 1 0 0 0 1 0 0 0 != 1111 Rt imm12 |    |    |    |   |   |   |   |   |   |   |   |    |   |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |    |
|    |    |                                        |    |    |    |   |   |   |   |   |   |   | F | Rn |   |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |    |

**T2** 

```
STRB{<c>}.W <Rt>, [<Rn> {, #{+}<imm>}] // (<Rt>, <Rn>, <imm> can be represented in T1)

STRB{<c>}{<q>} <Rt>, [<Rn> {, #{+}<imm>}]

if Rn == '1111' then UNDEFINED;

t = UInt(Rt); n = UInt(Rn); imm32 = ZeroExtend(imm12, 32);

index = TRUE; add = TRUE; wback = FALSE;

if t == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

# **CONSTRAINED UNPREDICTABLE behavior**

If t == 15, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The store instruction performs the store using the specified addressing mode but the value corresponding to R15 is UNKNOWN.

### **T3**



# Offset (P == 1 && U == 0 && W == 0)

```
STRB{<c>}{<q>} < Rt>, [<Rn> {, #-<imm>}]
```

# Post-indexed (P == 0 && W == 1)

```
STRB{<c>}{<q>} < Rt>, [<Rn>], #{+/-}<imm>
```

### Pre-indexed (P == 1 && W == 1)

```
STRB{<c>}{<q>} <Rt>, [<Rn>, #{+/-}<imm>]!

if P == '1' && U == '1' && W == '0' then SEE "STRBT";

if Rn == '1111' || (P == '0' && W == '0') then UNDEFINED;

t = UInt(Rt); n = UInt(Rn); imm32 = ZeroExtend(imm8, 32);

index = (P == '1'); add = (U == '1'); wback = (W == '1');

if t == 15 || (wback && n == t) then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

### **CONSTRAINED UNPREDICTABLE behavior**

If t == 15, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.

• The store instruction performs the store using the specified addressing mode but the value corresponding to R15 is UNKNOWN.

If wback && n == t, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The store instruction executes but the value stored is UNKNOWN.

If wback && n == 15, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- · The instruction executes as NOP.
- · The instruction executes without writeback of the base address.
- The instruction uses the addressing mode described in the equivalent immediate offset instruction.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

# **Assembler Symbols**

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<Rt> Is the general-purpose register to be transferred, encoded in the "Rt" field.

<Rn> For encoding A1: is the general-purpose base register, encoded in the "Rn" field. The PC can be used in the offset variant, but this is deprecated.

For encoding T1, T2 and T3: is the general-purpose base register, encoded in the "Rn" field.

Specifies the offset is added to or subtracted from the base register, defaulting to + if omitted and encoded in "U":

| U | +/- |
|---|-----|
| 0 | -   |
| 1 | +   |

Specifies the offset is added to the base register.

For encoding A1: is the 12-bit unsigned immediate byte offset, in the range 0 to 4095, defaulting to 0 if omitted, and encoded in the "imm12" field.

For encoding T1: is an optional 5-bit unsigned immediate byte offset, in the range 0 to 31, defaulting to 0 and encoded in the "imm5" field.

For encoding T2: is an optional 12-bit unsigned immediate byte offset, in the range 0 to 4095, defaulting to 0 and encoded in the "imm12" field.

For encoding T3: is an 8-bit unsigned immediate byte offset, in the range 0 to 255, defaulting to 0 if omitted, and encoded in the "imm8" field.

# Operation

+/-

<imm>

```
if CurrentInstrSet() == InstrSet_A32 then
    if ConditionPassed() then
        EncodingSpecificOperations();
        offset_addr = if add then (R[n] + imm32) else (R[n] - imm32);
        address = if index then offset_addr else R[n];
        MemU[address,1] = R[t]<7:0>;
        if wback then R[n] = offset_addr;
else

if ConditionPassed() then
        EncodingSpecificOperations();
        offset_addr = if add then (R[n] + imm32) else (R[n] - imm32);
        address = if index then offset_addr else R[n];
        MemU[address,1] = R[t]<7:0>;
        if wback then R[n] = offset_addr;
```

# **Operational information**

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

# STRB (register)

Store Register Byte (register) calculates an address from a base register value and an offset register value, and stores a byte from a register to memory. The offset register value can optionally be shifted. For information about memory accesses see *Memory accesses*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1 and T2).

# **A1**

| 31 30 29 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|-------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|---|---|-----|-----|---|---|---|---|---|
| != 1111     | 0  | 1  | 1  | Р  | J  | 1  | W  | 0  |    | R  | 'n |    |    | F  | ₹t |    |    | ir | nm: | 5 |   | sty | /ре | 0 |   | R | m |   |
|             |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |   |   |     |     |   |   |   |   |   |

cond

```
Offset (P == 1 && W == 0)
```

```
STRB{<c>}{<q>} < Rt>, [<Rn>, {+/-}<Rm>{, <shift>}]
```

#### Post-indexed (P == 0 && W == 0)

```
STRB{<c>}{<q>} < Rt>, [<Rn>], {+/-}<Rm>{, <shift>}
```

#### Pre-indexed (P == 1 && W == 1)

```
STRB{<c>}{<q>} <Rt>, [<Rn>, {+/-}<Rm>{, <shift>}]!

if P == '0' && W == '1' then SEE "STRBT";

t = UInt(Rt); n = UInt(Rn); m = UInt(Rm);
index = (P == '1'); add = (U == '1'); wback = (P == '0') || (W == '1');
(shift_t, shift_n) = DecodeImmShift(stype, imm5);
if t == 15 || m == 15 then UNPREDICTABLE;
if wback && (n == 15 || n == t) then UNPREDICTABLE;
```

### **CONSTRAINED UNPREDICTABLE behavior**

If t == 15, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The store instruction performs the store using the specified addressing mode but the value corresponding to R15 is UNKNOWN.

If wback && n == t, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The store instruction executes but the value stored is UNKNOWN.

If wback && n == 15, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- · The instruction executes without writeback of the base address.
- The instruction uses the addressing mode described in the equivalent immediate offset instruction.

# T1

| . • |   | . • |   |   |   |   | <br>7 | <br> | •  | <br>2 | 1  | 0 |
|-----|---|-----|---|---|---|---|-------|------|----|-------|----|---|
| 0   | 1 | 0   | 1 | 0 | 1 | 0 | Rm    |      | Rn |       | Rt |   |

```
STRB{<c>}{<q>} <Rt>, [<Rn>, {+}<Rm>]

t = UInt(Rt); n = UInt(Rn); m = UInt(Rm);
index = TRUE; add = TRUE; wback = FALSE;
(shift_t, shift_n) = (SRType_LSL, 0);
```

**T2** 

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2    | 1   | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5   | 4  | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|------|-----|---|----|----|----|----|----|----|---|---|---|---|-----|----|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 0 | 0 | 0 | 0 | 0 | 0 |   | != 1 | 111 |   |    | F  | ₹t |    | 0  | 0  | 0 | 0 | 0 | 0 | imı | m2 |   | R | m |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   | R    | n   |   |    |    |    |    |    |    |   |   |   |   |     |    |   |   |   |   |

**T2** 

```
STRB{<c>}.W <Rt>, [<Rn>, {+}<Rm>] // (<Rt>, <Rn>, <Rm> can be represented in T1)

STRB{<c>}{<q} <Rt>, [<Rn>, {+}<Rm>{, LSL #<imm>}]

if Rn == '1111' then UNDEFINED;

t = UInt(Rt); n = UInt(Rn); m = UInt(Rm);
index = TRUE; add = TRUE; wback = FALSE;
(shift_t, shift_n) = (SRType LSL, UInt(imm2));
if t == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

### **CONSTRAINED UNPREDICTABLE behavior**

If t == 15, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The store instruction performs the store using the specified addressing mode but the value corresponding to R15 is UNKNOWN.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

# **Assembler Symbols**

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<Rt> Is the general-purpose register to be transferred, encoded in the "Rt" field.

<Rn> For encoding A1: is the general-purpose base register, encoded in the "Rn" field. The PC can be used in the offset variant, but this is deprecated.

For encoding T1 and T2: is the general-purpose base register, encoded in the "Rn" field.

+/- Specifies the index register is added to or subtracted from the base register, defaulting to + if omitted and encoded in "U":

| U | +/- |
|---|-----|
| 0 | _   |
| 1 | +   |

Specifies the index register is added to the base register.

<Rm> Is the general-purpose index register, encoded in the "Rm" field.

<shift> The shift to apply to the value read from <Rm>. If absent, no shift is applied. Otherwise, see *Shifts applied to a register*.

<imm> If present, the size of the left shift to apply to the value from <Rm>, in the range 1-3. <imm> is encoded in imm2. If absent, no shift is specified and imm2 is encoded as 0b00.

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    offset = Shift(R[m], shift_t, shift_n, PSTATE.C);
    offset_addr = if add then (R[n] + offset) else (R[n] - offset);
    address = if index then offset_addr else R[n];
    MemU[address,1] = R[t]<7:0>;
    if wback then R[n] = offset_addr;
```

# **Operational information**

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

#### **STRBT**

Store Register Byte Unprivileged stores a byte from a register to memory. For information about memory accesses see *Memory accesses*.

The memory access is restricted as if the PE were running in User mode. This makes no difference if the PE is actually running in User mode.

STRBT is UNPREDICTABLE in Hyp mode.

The T32 instruction uses an offset addressing mode, that calculates the address used for the memory access from a base register value and an immediate offset, and leaves the base register unchanged.

The A32 instruction uses a post-indexed addressing mode, that uses a base register value as the address for the memory access, and calculates a new address from a base register value and an offset and writes it back to the base register. The offset can be an immediate value or an optionally-shifted register value.

It has encodings from the following instruction sets: A32 (A1 and A2) and T32 (T1).

#### **A1**

| != 1111     0 1 0 0 U 1 1 0 Rn     Rt     imm12 | 31 | 30 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|-------------------------------------------------|----|---------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|-----|-----|---|---|---|---|---|
|                                                 |    | != 1111 |    | 0  | 1  | 0  | 0  | J  | 1  | 1  | 0  |    | R  | ln |    |    | F  | ₹t |    |    |    |   |   |   | imn | n12 |   |   |   |   |   |

cond

#### Α1

```
STRBT{<c>}{<q>} <Rt>, [<Rn>] {, #{+/-}<imm>}

t = <u>UInt</u>(Rt); n = <u>UInt</u>(Rn); postindex = TRUE; add = (U == '1');
register_form = FALSE; imm32 = <u>ZeroExtend</u>(imm12, 32);
if t == 15 || n == t then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If t == 15, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The store instruction performs the store using the specified addressing mode but the value corresponding to R15 is UNKNOWN.

If n == t, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The store instruction executes but the value stored is UNKNOWN.

If n == 15, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction executes without writeback of the base address.
- The instruction uses the addressing mode described in the equivalent immediate offset instruction.

#### **A2**

| 31 | 30 | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20       | 19 | 18 | 17  | 16 | 15 | 14 | 13 | 12 | 11 | 10       | 9   | 8 | 7 | 6   | 5        | 4 | 3 | 2  | 1 | 0 |
|----|----|-----|----|----|----|----|----|----|----|----|----------|----|----|-----|----|----|----|----|----|----|----------|-----|---|---|-----|----------|---|---|----|---|---|
|    |    | 111 |    | 0  | 1  | 1  | 0  | U  | 1  | 1  | 0        |    | R  | ln. |    |    | F  | ₹t |    |    | ir       | nm: | 5 |   | sty | γре      | 0 |   | Rı | m |   |
|    | СО | nd  |    |    |    |    |    |    |    |    | <u> </u> |    |    |     |    |    |    |    |    |    | <u> </u> |     |   |   |     | <u> </u> |   |   |    |   |   |

#### Α2

```
STRBT{<c>}{<q>} <Rt>, [<Rn>], {+/-}<Rm>{, <shift>}

t = <u>UInt</u>(Rt); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm); postindex = TRUE; add = (U == '1');
register_form = TRUE; (shift_t, shift_n) = <u>DecodeImmShift</u>(stype, imm5);
if t == 15 || n == 15 || n == t || m == 15 then UNPREDICTABLE;
```

STRBT Page 449

#### **CONSTRAINED UNPREDICTABLE behavior**

If t == 15, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The store instruction performs the store using the specified addressing mode but the value corresponding to R15 is UNKNOWN.

If n == t, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The store instruction executes but the value stored is UNKNOWN.

If n == 15, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction executes without writeback of the base address.
- The instruction uses the addressing mode described in the equivalent immediate offset instruction.

#### **T1**

| _ | 15 | 14 | 13 | 12 | 11                        | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|---|----|----|----|----|---------------------------|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|----|----|---|---|---|
|   | 1  | 1  | 1  | 1  | 1 1 0 0 0 0 0 0 0   != 11 |    |   |   |   |   |   |   |   |   |    |   |    | F  | ₹t |    | 1  | 1  | 1 | 0 |   |   |   | im | m8 |   |   |   |
|   |    |    |    |    |                           |    |   |   |   |   |   |   |   | F | ₹n |   |    |    |    |    |    |    |   |   |   |   |   |    |    |   |   |   |

T1

```
STRBT{<c>}{<q>} <Rt>, [<Rn> {, #{+}<imm>}]

if Rn == '1111' then UNDEFINED;

t = <u>UInt</u>(Rt); n = <u>UInt</u>(Rn); postindex = FALSE; add = TRUE;

register_form = FALSE; imm32 = <u>ZeroExtend</u>(imm8, 32);

if t == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If t == 15, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The store instruction performs the store using the specified addressing mode but the value corresponding to R15 is UNKNOWN.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<Rt> For encoding A1: is the general-purpose register to be transferred, encoded in the "Rt" field. The PC can be used, but this is deprecated.

For encoding A2 and T1: is the general-purpose register to be transferred, encoded in the "Rt" field.

<Rn> Is the general-purpose base register, encoded in the "Rn" field.

+/- For encoding A1: specifies the offset is added to or subtracted from the base register, defaulting to + if omitted and encoded in "U":

| U | +/- |
|---|-----|
| 0 | -   |
| 1 | +   |
|   |     |

For encoding A2: specifies the index register is added to or subtracted from the base register, defaulting to + if omitted and encoded in "U":

STRBT Page 450

| U | +/- |
|---|-----|
| 0 | -   |
| 1 | +   |

<Rm> Is the general-purpose index register, encoded in the "Rm" field.

<shift> The shift to apply to the value read from <Rm>. If absent, no shift is applied. Otherwise, see Shifts applied to a register.

+ Specifies the offset is added to the base register.

<imm> For encoding A1: is the 12-bit unsigned immediate byte offset, in the range 0 to 4095, defaulting to 0 if omitted, and encoded in

the "imm12" field.

For encoding T1: is an optional 8-bit unsigned immediate byte offset, in the range 0 to 255, defaulting to 0 and encoded in the "imm8" field.

# Operation

### **CONSTRAINED UNPREDICTABLE behavior**

If PSTATE.EL == EL2, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction executes as STRB (immediate).

# **Operational information**

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

STRBT Page 451

# STRD (immediate)

Store Register Dual (immediate) calculates an address from a base register value and an immediate offset, and stores two words from two registers to memory. It can use offset, post-indexed, or pre-indexed addressing. For information about memory accesses see *Memory accesses*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

|   | 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10  | 9   | 8 | 7 | 6 | 5 | 4 | 3 | 2   | 1   | 0_ |
|---|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|---|---|---|---|---|---|-----|-----|----|
|   |    | != 1 | 1111 |    | 0  | 0  | 0  | Ρ  | U  | 1  | W  | 0  |    | R  | ln |    |    | F  | ₹t |    |    | imn | 14H |   | 1 | 1 | 1 | 1 |   | imn | า4L |    |
| _ |    | CC   | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |   |   |   |   |   |   |     |     |    |

Offset (P == 1 && W == 0)

```
STRD{<c>}{<q>} < Rt>, < Rt2>, [<Rn> {, #{+/-}<imm>}]
```

#### Post-indexed (P == 0 && W == 0)

```
STRD{<c>}{<q>} <Rt>, <Rt2>, [<Rn>], #{+/-}<imm>
```

#### Pre-indexed (P == 1 && W == 1)

```
STRD{<c>>}{<q>} <Rt>, <Rt2>, [<Rn>, #{+/-}<imm>]!

if Rt<0> == '1' then UNPREDICTABLE;

t = UInt(Rt); t2 = t+1; n = UInt(Rn); imm32 = ZeroExtend(imm4H:imm4L, 32);
index = (P == '1'); add = (U == '1'); wback = (P == '0') || (W == '1');
if P == '0' && W == '1' then UNPREDICTABLE;
if wback && (n == 15 || n == t || n == t2) then UNPREDICTABLE;
if t2 == 15 then UNPREDICTABLE;
```

### CONSTRAINED UNPREDICTABLE behavior

If t == 15 || t2 == 15, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The store instruction performs the store using the specified addressing mode but the value corresponding to R15 is UNKNOWN.

If wback &&  $(n == t \mid \mid n == t2)$ , then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The store instruction executes but the value stored is UNKNOWN.

If wback && n == 15, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- · The instruction executes without writeback of the base address.
- The instruction uses the addressing mode described in the equivalent immediate offset instruction.

If  $\mathbb{R}t<0> == '1'$ , then one of the following behaviors must occur:

- · The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction executes with the additional decode: t<0> = '0'.
- The instruction executes with the additional decode: t2 = t.
- The instruction executes as described, with no change to its behavior and no additional side-effects. This does not apply when Rt == '1111'.

If P == '0' && W == '1', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction executes as an LDRD using one of offset, post-indexed, or pre-indexed addressing.

**T1** 

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2    | 1   | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|------|-----|---|----|----|----|----|----|----|----|---|---|---|---|----|----|---|---|---|
| 1  | 1  | 1  | 0  | 1  | 0  | 0 | Р | U | 1 | W | 0 |   | != 1 | 111 |   |    | F  | ₹t |    |    | R  | t2 |   |   |   |   | im | m8 |   |   |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   | Ω    | 'n  |   |    |    |    |    |    |    |    |   |   |   |   |    |    |   |   |   |

```
Offset (P == 1 \&\& W == 0)
```

```
STRD{<c>}{<q>} < Rt>, < Rt2>, [<Rn> {, #{+/-}<imm>}]
```

### Post-indexed (P == 0 && W == 1)

```
STRD{<c>}{<q>} < Rt>, < Rt2>, [<Rn>], #{+/-}<imm>
```

#### Pre-indexed (P == 1 && W == 1)

```
STRD{<c>}{<q>} < Rt>, < Rt2>, [<Rn>, #{+/-}<imm>]!
if P == '0' && W == '0' then SEE "Related encodings";
t = UInt(Rt); t2 = UInt(Rt2); n = UInt(Rn); imm32 = ZeroExtend(imm8:'00', 32);
index = (P == '1'); add = (U == '1'); wback = (W == '1');
if wback && (n == t || n == t2) then UNPREDICTABLE;
if n == 15 || t == 15 || t2 == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If t == 15 | |  $t^2 == 15$ , then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The store instruction performs the store using the specified addressing mode but the value corresponding to R15 is UNKNOWN.

If wback &&  $(n == t \mid \mid n == t2)$ , then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The store instruction executes but the value stored is UNKNOWN.

If wback && n == 15, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- · The instruction executes as NOP.
- · The instruction executes without writeback of the base address.
- The instruction uses the addressing mode described in the equivalent immediate offset instruction.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see Architectural Constraints on UNPREDICTABLE behaviors.

Related encodings: Load/store dual, load/store exclusive, table branch.

# **Assembler Symbols**

See Standard assembler syntax fields. <c>

See Standard assembler syntax fields. q>

For encoding A1: is the first general-purpose register to be transferred, encoded in the "Rt" field. This register must be even-< Rt >numbered and not R14.

For encoding T1: is the first general-purpose register to be transferred, encoded in the "Rt" field.

<Rt2> For encoding A1: is the second general-purpose register to be transferred. This register must be <R(t+1)>.

For encoding T1: is the second general-purpose register to be transferred, encoded in the "Rt2" field.

<Rn> For encoding A1: is the general-purpose base register, encoded in the "Rn" field. The PC can be used in the offset variant, but this is deprecated.

For encoding T1: is the general-purpose base register, encoded in the "Rn" field.

Specifies the offset is added to or subtracted from the base register, defaulting to + if omitted and encoded in "U":

| U | +/- |
|---|-----|
| 0 | -   |
| 1 | +   |

<imm> For encoding A1: is the 8-bit unsigned immediate byte offset, in the range 0 to 255, defaulting to 0 if omitted, and encoded in the "imm4H:imm4L" field.

For encoding T1: is the unsigned immediate byte offset, a multiple of 4, in the range 0 to 1020, defaulting to 0 if omitted, and encoded in the "imm8" field as <imm>/4.

# Operation

+/-

```
if ConditionPassed() then
    EncodingSpecificOperations();
    offset_addr = if add then (R[n] + imm32) else (R[n] - imm32);
    address = if index then offset addr else R[n];
    if address == Align (address, 8) then
        bits(64) data;
        if BigEndian() then
            data<63:32> = R[t];
            data<31:0> = R[t2];
        else
            data < 31:0 > = R[t];
            data<63:32> = R[t2];
        MemA[address,8] = data;
    else
        MemA[address, 4] = R[t];
        MemA[address+4,4] = R[t2];
    if wback then R[n] = offset_addr;
```

#### Operational information

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# STRD (register)

Store Register Dual (register) calculates an address from a base register value and a register offset, and stores two words from two registers to memory. It can use offset, post-indexed, or pre-indexed addressing. For information about memory accesses see *Memory accesses*.

#### **A1**

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|---|---|---|---|---|---|---|---|
|    | != 1 | 1111 |    | 0  | 0  | 0  | Ρ  | J  | 0  | W  | 0  |    | R  | n  |    |    | F  | ₹t |    | (0) | (0) | (0) | (0) | 1 | 1 | 1 | 1 |   | R | m |   |
|    | CC   | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |   |   |   |   |   |   |   |   |

#### Offset (P == 1 && W == 0)

```
STRD{<c>}{<q>} <Rt>, <Rt2>, [<Rn>, {+/-}<Rm>]
```

#### Post-indexed (P == 0 && W == 0)

```
STRD{\langle c \rangle}{\langle q \rangle} \langle Rt \rangle, \langle Rt2 \rangle, [\langle Rn \rangle], \{+/-\}\langle Rm \rangle
```

#### Pre-indexed (P == 1 && W == 1)

```
STRD{<c>}{<q>} <Rt>, <Rt2>, [<Rn>, {+/-}<Rm>]!

if Rt<0> == '1' then UNPREDICTABLE;

t = UInt(Rt); t2 = t+1; n = UInt(Rn); m = UInt(Rm);
index = (P == '1'); add = (U == '1'); wback = (P == '0') || (W == '1');
if P == '0' && W == '1' then UNPREDICTABLE;
if t2 == 15 || m == 15 then UNPREDICTABLE;
if wback && (n == 15 || n == t || n == t2) then UNPREDICTABLE;
```

# **CONSTRAINED UNPREDICTABLE behavior**

If t == 15 || t2 == 15, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The store instruction performs the store using the specified addressing mode but the value corresponding to R15 is UNKNOWN.

If wback && (n ==  $t \mid \mid n == t2$ ), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The store instruction executes but the value stored is UNKNOWN.

If wback && n == 15, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction executes without writeback of the base address.
- · The instruction uses the addressing mode described in the equivalent immediate offset instruction.

If Rt < 0 > == '1', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction executes with the additional decode: t<0> = '0'.
- The instruction executes with the additional decode: t2 = t.
- The instruction executes as described, with no change to its behavior and no additional side-effects. This does not apply when Rt == '1111'.

If P == '0' && W == '1', then one of the following behaviors must occur:

• The instruction is UNDEFINED.

- The instruction executes as NOP.
- The instruction executes with the additional decode: P = '1'; W = '0'.
- The instruction executes with the additional decode: P = '1'; W = '1'.
- The instruction executes with the additional decode: P = '0'; W = '0'.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

# **Assembler Symbols**

| <c></c> | See Standard assembler syntax fields. |  |
|---------|---------------------------------------|--|
|---------|---------------------------------------|--|

<q> See Standard assembler syntax fields.

<Rt> Is the first general-purpose register to be transferred, encoded in the "Rt" field. This register must be even-numbered and not R14.

<Rt2> Is the second general-purpose register to be transferred. This register must be <R(t+1)>.

<Rn> Is the general-purpose base register, encoded in the "Rn" field. The PC can be used in the offset variant, but this is deprecated.

+/- Specifies the index register is added to or subtracted from the base register, defaulting to + if omitted and encoded in "U":

| U | +/- |
|---|-----|
| 0 | -   |
| 1 | +   |

<Rm> Is the general-purpose index register, encoded in the "Rm" field.

### Operation

```
if ConditionPassed() then
     EncodingSpecificOperations();
    offset addr = if add then (R[n] + R[m]) else (R[n] - R[m]);
     address = if index then offset addr else R[n];
     if address == Align (address, 8) then
         bits(64) data;
          if BigEndian() then
               data<63:32> = R[t];
               data < 31:0 > = R[t2];
               data < 31:0 > = R[t];
               data<63:32> = R[t2];
         \underline{\text{MemA}}[\text{address,8}] = \text{data;}
     else
         \underline{\mathsf{MemA}}[\mathsf{address}, 4] = \underline{\mathsf{R}}[\mathsf{t}];
          MemA[address+4,4] = R[t2];
     if wback then R[n] = offset_addr;
```

### **Operational information**

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright \ @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

#### **STREX**

Store Register Exclusive calculates an address from a base register value and an immediate offset, stores a word from a register to the calculated address if the PE has exclusive access to the memory at that address, and returns a status value of 0 if the store was successful, or of 1 if no store was performed.

For more information about support for shared memory see *Synchronization and semaphores*. For information about memory accesses see *Memory accesses*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

|   | 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 |
|---|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|---|---|---|---|---|---|---|---|----|---|
|   |    | != 1 | 1111 |    | 0  | 0  | 0  | 1  | 1  | 0  | 0  | 0  |    | R  | 'n |    |    | R  | ₹d |    | (1) | (1) | 1 | 1 | 1 | 0 | 0 | 1 |   | F | ₹t |   |
| Ī |    | СО   | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |   |   |   |   |   |   |   |   |    |   |

# **A**1

```
STREX{<c>}{<q>} <Rd>, <Rt>, [<Rn> {, {#}<imm>}]

d = UInt(Rd); t = UInt(Rt); n = UInt(Rn); imm32 = Zeros(32); // Zero offset
if d == 15 || t == 15 || n == 15 then UNPREDICTABLE;
if d == n || d == t then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If d == t, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The store instruction executes but the value stored is UNKNOWN.

If d == n, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction performs the store to an UNKNOWN address.

### **T1**

| _15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4   | 3  | 2 | 1 | 0_ |
|-----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|-----|----|---|---|----|
| 1   | 1  | 1  | 0  | 1  | 0  | 0 | 0 | 0 | 1 | 0 | 0 |   | R | 'n |   |    | F  | ₹t |    |    | R  | d |   |   |   |   | imı | n8 |   |   |    |

# T1

```
STREX{<c>}{<q>} <Rd>, <Rt>, [<Rn> {, #<imm>}]

d = <u>UInt</u>(Rd); t = <u>UInt</u>(Rt); n = <u>UInt</u>(Rn); imm32 = <u>ZeroExtend</u>(imm8:'00', 32);
if d == 15 || t == 15 || n == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
if d == n || d == t then UNPREDICTABLE;
```

# **CONSTRAINED UNPREDICTABLE behavior**

If d == t, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The store instruction executes but the value stored is UNKNOWN.

If d == n, then one of the following behaviors must occur:

STREX Page 457

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction performs the store to an UNKNOWN address.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

# **Assembler Symbols**

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<Rd> Is the destination general-purpose register into which the status result of the store exclusive is written, encoded in the "Rd" field.

The value returned is:

10.1

If the operation updates memory.

1

0

If the operation fails to update memory.

<Rt> Is the general-purpose register to be transferred, encoded in the "Rt" field.

<Rn> Is the general-purpose base register, encoded in the "Rn" field.

<imm> For encoding A1: the immediate offset added to the value of <Rn> to calculate the address. <imm> can only be 0 or omitted.

For encoding T1: the immediate offset added to the value of <Rn> to calculate the address. <imm> can be omitted, meaning an offset of 0. Values are multiples of 4 in the range 0-1020.

Aborts and alignment

If a synchronous Data Abort exception is generated by the execution of this instruction:

- · Memory is not updated.
- <Rd> is not updated.

A non word-aligned memory address causes an Alignment fault Data Abort exception to be generated, subject to the following rules:

- If AArch32.ExclusiveMonitorsPass() returns TRUE, the exception is generated.
- Otherwise, it is IMPLEMENTATION DEFINED whether the exception is generated.

If AArch32.ExclusiveMonitorsPass() returns FALSE and the memory address, if accessed, would generate a synchronous Data Abort exception, it is IMPLEMENTATION DEFINED whether the exception is generated.

#### Operation

# **Operational information**

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright \ @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

STREX Page 458

#### **STREXB**

Store Register Exclusive Byte derives an address from a base register value, stores a byte from a register to the derived address if the executing PE has exclusive access to the memory at that address, and returns a status value of 0 if the store was successful, or of 1 if no store was performed.

For more information about support for shared memory see *Synchronization and semaphores*. For information about memory accesses see *Memory accesses*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 30 29 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 |
|-------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|---|---|---|---|---|---|---|---|----|---|
| != 1111     | 0  | 0  | 0  | 1  | 1  | 1  | 0  | 0  |    | R  | n. |    |    | R  | ld |    | (1) | (1) | 1 | 1 | 1 | 0 | 0 | 1 |   | F | ₹t |   |
| cond        |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |   |   |   |   |   |   |   |   |    |   |

# Α1

```
STREXB{<c>}{<q>} <Rd>, <Rt>, [<Rn>]

d = <u>UInt</u>(Rd); t = <u>UInt</u>(Rt); n = <u>UInt</u>(Rn);
if d == 15 || t == 15 || n == 15 then UNPREDICTABLE;
if d == n || d == t then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If d == t, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The store instruction executes but the value stored is UNKNOWN.

If d == n, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction performs the store to an UNKNOWN address.

# **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|-----|-----|-----|-----|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 0  | 1  | 0  | 0 | 0 | 1 | 1 | 0 | 0 |   | F | ₹n |   |    | F  | ₹t |    | (1) | (1) | (1) | (1) | 0 | 1 | 0 | 0 |   | R | d |   |

#### T1

```
STREXB{<c>}{<q>} <Rd>, <Rt>, [<Rn>]

d = UInt(Rd); t = UInt(Rt); n = UInt(Rn);
if d == 15 || t == 15 || n == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
if d == n || d == t then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If d == t, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The store instruction executes but the value stored is UNKNOWN.

If d == n, then one of the following behaviors must occur:

• The instruction is UNDEFINED.

STREXB Page 459

- The instruction executes as NOP.
- The instruction performs the store to an UNKNOWN address.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

See Standard assembler syntax fields.
See Standard assembler syntax fields.
See Standard assembler syntax fields.
Is the destination general-purpose register into which the status result of the store exclusive is written, encoded in the "Rd" field. The value returned is:
If the operation updates memory.
If the operation fails to update memory.
See Standard assembler syntax fields.
If the operation general-purpose register to be transferred, encoded in the "Rt" field.
See Standard assembler syntax fields.
If the destination general-purpose register to be transferred, encoded in the "Rt" field.
See Standard assembler syntax fields.

### Aborts

If a synchronous Data Abort exception is generated by the execution of this instruction:

- Memory is not updated.
- <Rd> is not updated.

If AArch32.ExclusiveMonitorsPass() returns FALSE and the memory address, if accessed, would generate a synchronous Data Abort exception, it is IMPLEMENTATION DEFINED whether the exception is generated.

# Operation

# **Operational information**

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

STREXB Page 460

#### **STREXD**

Store Register Exclusive Doubleword derives an address from a base register value, stores a 64-bit doubleword from two registers to the derived address if the executing PE has exclusive access to the memory at that address, and returns a status value of 0 if the store was successful, or of 1 if no store was performed.

For more information about support for shared memory see *Synchronization and semaphores*. For information about memory accesses see *Memory accesses*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 3 | 1 30 | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1    | 0 |
|---|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|---|---|---|---|---|---|---|---|------|---|
|   | != 1 | 1111 |    | 0  | 0  | 0  | 1  | 1  | 0  | 1  | 0  |    | R  | n  |    |    | R  | ld |    | (1) | (1) | 1 | 1 | 1 | 0 | 0 | 1 |   | F | lt . |   |
|   | CO   | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |   |   |   |   |   |   |   |   |      |   |

# Α1

```
STREXD{<c>}{<q>} <Rd>, <Rt>, <Rt2>, [<Rn>]

d = UInt(Rd); t = UInt(Rt); t2 = t+1; n = UInt(Rn);
if d == 15 || Rt<0> == '1' || t2 == 15 || n == 15 then UNPREDICTABLE;
if d == n || d == t || d == t2 then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If d == t, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The store instruction executes but the value stored is UNKNOWN.

If d == n, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction performs the store to an UNKNOWN address.

If Rt < 0 > == '1', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction executes with the additional decode: Rt<0> = '0'.
- The instruction executes with the additional decode: t2 = t.
- The instruction executes as described, with no change to its behavior and no additional side effects.

If Rt == '1110', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction is handled as described in *Using R15*.

### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 0  | 1  | 0  | 0 | 0 | 1 | 1 | 0 | 0 |   | R | n |   |    | F  | ₹t |    |    | Rt | t2 |   | 0 | 1 | 1 | 1 |   | R | d |   |

STREXD Page 461

```
STREXD{<c>}{<q>} <Rd>, <Rt>, <Rt2>, [<Rn>]

d = UInt(Rd); t = UInt(Rt); t2 = UInt(Rt2); n = UInt(Rn);
if d == 15 || t == 15 || t2 == 15 || n == 15 then UNPREDICTABLE;
// Armv8-A removes UNPREDICTABLE for R13
if d == n || d == t || d == t2 then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If d == t, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The store instruction executes but the value stored is UNKNOWN.

If d == n, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- · The instruction performs the store to an UNKNOWN address.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

# **Assembler Symbols**

| <c></c>     | See Standard assembler syntax fields.                                                                                                                         |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <q></q>     | See Standard assembler syntax fields.                                                                                                                         |
| <rd></rd>   | Is the destination general-purpose register into which the status result of the store exclusive is written, encoded in the "Rd" field. The value returned is: |
|             | If the operation updates memory.                                                                                                                              |
|             | 1 If the operation fails to update memory.                                                                                                                    |
|             | <rd> must not be the same as <rn>, <rt>, or <rt2>.</rt2></rt></rn></rd>                                                                                       |
| <rt></rt>   | For encoding A1: is the first general-purpose register to be transferred, encoded in the "Rt" field. <rt> must be even-numbered and not R14.</rt>             |
|             | For encoding T1: is the first general-purpose register to be transferred, encoded in the "Rt" field.                                                          |
| <rt2></rt2> | For encoding A1: is the second general-purpose register to be transferred. $<$ Rt2 $>$ must be $<$ R(t+1) $>$ .                                               |
|             | For encoding T1: is the second general-purpose register to be transferred, encoded in the "Rt2" field.                                                        |
| <rn></rn>   | Is the general-purpose base register, encoded in the "Rn" field.                                                                                              |
|             |                                                                                                                                                               |

### Aborts and alignment

If a synchronous Data Abort exception is generated by the execution of this instruction:

- Memory is not updated.
- <Rd> is not updated.

A non doubleword-aligned memory address causes an Alignment fault Data Abort exception to be generated, subject to the following rules:

- If AArch32.ExclusiveMonitorsPass() returns TRUE, the exception is generated.
- Otherwise, it is IMPLEMENTATION DEFINED whether the exception is generated.

If AArch32.ExclusiveMonitorsPass() returns FALSE and the memory address, if accessed, would generate a synchronous Data Abort exception, it is IMPLEMENTATION DEFINED whether the exception is generated.

STREXD Page 462

# Operation

# **Operational information**

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

STREXD Page 463

#### **STREXH**

Store Register Exclusive Halfword derives an address from a base register value, stores a halfword from a register to the derived address if the executing PE has exclusive access to the memory at that address, and returns a status value of 0 if the store was successful, or of 1 if no store was performed.

For more information about support for shared memory see *Synchronization and semaphores*. For information about memory accesses see *Memory accesses*.

It has encodings from the following instruction sets: A32 (  $\underline{A1}$  ) and T32 (  $\underline{T1}$  ) .

#### **A1**

|   | 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 |
|---|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|---|---|---|---|---|---|---|---|----|---|
|   |    | != 1 | 111 |    | 0  | 0  | 0  | 1  | 1  | 1  | 1  | 0  |    | R  | ln |    |    | R  | ₹d |    | (1) | (1) | 1 | 1 | 1 | 0 | 0 | 1 |   | F | ₹t |   |
| Ī |    | СО   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |   |   |   |   |   |   |   |   |    |   |

# **A**1

```
STREXH{<c>}{<q>} <Rd>, <Rt>, [<Rn>]

d = UInt(Rd); t = UInt(Rt); n = UInt(Rn);
if d == 15 || t == 15 || n == 15 then UNPREDICTABLE;
if d == n || d == t then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If d == t, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The store instruction executes but the value stored is UNKNOWN.

If d == n, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction performs the store to an UNKNOWN address.

### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|----|----|-----|-----|-----|-----|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 0  | 1  | 0  | 0 | 0 | 1 | 1 | 0 | 0 |   | R | n |   |    | F  | ₹t |    | (1) | (1) | (1) | (1) | 0 | 1 | 0 | 1 |   | R | d |   |

#### T1

```
STREXH{<c>}{<q>} <Rd>, <Rt>, [<Rn>]

d = UInt(Rd); t = UInt(Rt); n = UInt(Rn);
if d == 15 || t == 15 || n == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
if d == n || d == t then UNPREDICTABLE;
```

# **CONSTRAINED UNPREDICTABLE behavior**

If d == t, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The store instruction executes but the value stored is UNKNOWN.

If d == n, then one of the following behaviors must occur:

STREXH Page 464

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction performs the store to an UNKNOWN address.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

# **Assembler Symbols**

| <c></c>   | See Standard assembler syntax fields.                                                                                                                         |
|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <q></q>   | See Standard assembler syntax fields.                                                                                                                         |
| <rd></rd> | Is the destination general-purpose register into which the status result of the store exclusive is written, encoded in the "Rd" field. The value returned is: |
|           | <b>0</b> If the operation updates memory.                                                                                                                     |
|           | If the operation fails to update memory.                                                                                                                      |
| <rt></rt> | Is the general-purpose register to be transferred, encoded in the "Rt" field.                                                                                 |

#### Aborts and alignment

<Rn>

If a synchronous Data Abort exception is generated by the execution of this instruction:

- · Memory is not updated.
- <Rd> is not updated.

A non halfword-aligned memory address causes an Alignment fault Data Abort exception to be generated, subject to the following rules:

• If AArch32.ExclusiveMonitorsPass() returns TRUE, the exception is generated.

Is the general-purpose base register, encoded in the "Rn" field.

• Otherwise, it is IMPLEMENTATION DEFINED whether the exception is generated.

If AArch32.ExclusiveMonitorsPass() returns FALSE and the memory address, if accessed, would generate a synchronous Data Abort exception, it is IMPLEMENTATION DEFINED whether the exception is generated.

# Operation

# **Operational information**

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

STREXH Page 465

# STRH (immediate)

Store Register Halfword (immediate) calculates an address from a base register value and an immediate offset, and stores a halfword from a register to memory. It can use offset, post-indexed, or pre-indexed addressing. For information about memory accesses see *Memory accesses*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ,  $\underline{T2}$  and  $\underline{T3}$ ).

#### **A1**

|   | 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10  | 9   | 8 | 7 | 6 | 5 | 4 | 3 | 2   | 1   | 0 |
|---|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|---|---|---|---|---|---|-----|-----|---|
|   |    | != 1 | 1111 |    | 0  | 0  | 0  | Ρ  | U  | 1  | W  | 0  |    | R  | ln |    |    | F  | ₹t |    |    | imn | า4H |   | 1 | 0 | 1 | 1 |   | imn | า4L |   |
| _ |    | СО   | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |   |   |   |   |   |   |     |     |   |

CONG

```
Offset (P == 1 && W == 0)
```

```
STRH\{<c>\}\{<q>\}\ <Rt>, [<Rn> {, #{+/-}<imm>}]
```

#### Post-indexed (P == 0 && W == 0)

```
STRH\{<c>\}\{<q>\}\ <Rt>, [<Rn>], #{+/-}<imm>
```

#### Pre-indexed (P == 1 && W == 1)

```
STRH{<c>}{<q>} <Rt>, [<Rn>, #{+/-}<imm>]!

if P == '0' && W == '1' then SEE "STRHT";

t = <u>UInt</u>(Rt); n = <u>UInt</u>(Rn); imm32 = <u>ZeroExtend</u>(imm4H:imm4L, 32);
index = (P == '1'); add = (U == '1'); wback = (P == '0') || (W == '1');
if t == 15 then UNPREDICTABLE;
if wback && (n == 15 || n == t) then UNPREDICTABLE;
```

### **CONSTRAINED UNPREDICTABLE behavior**

If t == 15, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The store instruction performs the store using the specified addressing mode but the value corresponding to R15 is UNKNOWN.

If wback && n == t, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The store instruction executes but the value stored is UNKNOWN.

If wback && n == 15, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction executes without writeback of the base address.
- The instruction uses the addressing mode described in the equivalent immediate offset instruction.

# T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8  | 7 | 6 | 5 | 4  | 3 | 2 | 1  | 0 |
|----|----|----|----|----|----|---|----|---|---|---|----|---|---|----|---|
| 1  | 0  | 0  | 0  | 0  |    | i | mm | 5 |   |   | Rn |   |   | Rt |   |

```
STRH{<c>}{<q>} <Rt>, [<Rn> {, #{+}<imm>}]

t = <u>UInt</u>(Rt); n = <u>UInt</u>(Rn); imm32 = <u>ZeroExtend</u>(imm5:'0', 32);
index = TRUE; add = TRUE; wback = FALSE;
```

**T2** 

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2    | 1    | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|------|------|---|----|----|----|----|----|----|---|---|---|-----|-----|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 0 | 0 | 1 | 0 | 1 | 0 |   | != 1 | 1111 |   |    | F  | ₹t |    |    |    |   |   |   | imn | n12 |   |   |   |   |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   |      |      |   |    |    |    |    |    |    |   |   |   |     |     |   |   |   |   |   |

Rn

T2

```
STRH{<c>}.W <Rt>, [<Rn> {, #{+}<imm>}] // (<Rt>, <Rn>, <imm> can be represented in T1)

STRH{<c>}{<q>} <Rt>, [<Rn> {, #{+}<imm>}]

if Rn == '1111' then UNDEFINED;

t = UInt(Rt); n = UInt(Rn); imm32 = ZeroExtend(imm12, 32);
index = TRUE; add = TRUE; wback = FALSE;
if t == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

# **CONSTRAINED UNPREDICTABLE behavior**

If t == 15, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The store instruction performs the store using the specified addressing mode but the value corresponding to R15 is UNKNOWN.

**T3** 



```
Offset (P == 1 && U == 0 && W == 0)
```

```
STRH{\langle c \rangle}{\langle q \rangle} \langle Rt \rangle, [\langle Rn \rangle {, #-\langle imm \rangle}]
```

# Post-indexed (P == 0 && W == 1)

```
STRH\{<c>\}\{<q>\}\ <Rt>, [<Rn>], #{+/-}<imm>
```

### Pre-indexed (P == 1 && W == 1)

```
STRH{<c>}{<q>} <Rt>, [<Rn>, #{+/-}<imm>]!

if P == '1' && U == '1' && W == '0' then SEE "STRHT";

if Rn == '1111' || (P == '0' && W == '0') then UNDEFINED;

t = UInt(Rt); n = UInt(Rn); imm32 = ZeroExtend(imm8, 32);

index = (P == '1'); add = (U == '1'); wback = (W == '1');

if t == 15 || (wback && n == t) then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

### **CONSTRAINED UNPREDICTABLE behavior**

If t == 15, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.

• The store instruction performs the store using the specified addressing mode but the value corresponding to R15 is UNKNOWN.

If wback && n == t, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The store instruction executes but the value stored is UNKNOWN.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

## **Assembler Symbols**

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<Rt> Is the general-purpose register to be transferred, encoded in the "Rt" field.

<Rn> For encoding A1: is the general-purpose base register, encoded in the "Rn" field. The PC can be used in the offset variant, but this is deprecated.

For encoding A1, T1, T2, T3: is the general-purpose base register, encoded in the "Rn" field.

Specifies the offset is added to or subtracted from the base register, defaulting to + if omitted and encoded in "U":

| U | +/- |
|---|-----|
| 0 | _   |
| 1 | +   |

Specifies the offset is added to the base register.

<imm> For encoding A1: is the 8-bit unsigned immediate byte offset, in the range 0 to 255, defaulting to 0 if omitted, and encoded in the "imm4H:imm4L" field.

For encoding T1: is the optional positive unsigned immediate byte offset, a multiple of 2, in the range 0 to 62, defaulting to 0 and encoded in the "imm5" field as <imm>/2.

For encoding T2: is an optional 12-bit unsigned immediate byte offset, in the range 0 to 4095, defaulting to 0 and encoded in the "imm12" field.

For encoding T3: is an 8-bit unsigned immediate byte offset, in the range 0 to 255, defaulting to 0 if omitted, and encoded in the "imm8" field.

## Operation

+/-

```
if CurrentInstrSet() == InstrSet A32 then
   if ConditionPassed() then
        EncodingSpecificOperations();
        offset_addr = if add then (R[n] + imm32) else (R[n] - imm32);
        address = if index then offset_addr else R[n];
        MemU[address,2] = R[t]<15:0>;
        if wback then R[n] = offset_addr;
else
   if ConditionPassed() then
        EncodingSpecificOperations();
        offset_addr = if add then (R[n] + imm32) else (R[n] - imm32);
        address = if index then offset_addr else R[n];
        MemU[address,2] = R[t]<15:0>;
        if wback then R[n] = offset_addr;
```

### **Operational information**

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

## STRH (register)

Store Register Halfword (register) calculates an address from a base register value and an offset register value, and stores a halfword from a register to memory. The offset register value can be shifted left by 0, 1, 2, or 3 bits. For information about memory accesses see *Memory accesses*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1 and T2).

#### **A1**

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|---|---|---|---|---|---|---|---|
|    | != 1 | 1111 |    | 0  | 0  | 0  | Ρ  | J  | 0  | W  | 0  |    | R  | 'n |    |    | F  | ₹t |    | (0) | (0) | (0) | (0) | 1 | 0 | 1 | 1 |   | R | n |   |
|    | СО   | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |   |   |   |   |   |   |   |   |

Offset (P == 1 && W == 0)

```
STRH\{<c>\}\{<q>\}\ <Rt>, [<Rn>, {+/-}<Rm>]
```

Post-indexed (P == 0 && W == 0)

```
STRH{<c>}{<q>} < Rt>, [<Rn>], {+/-}<Rm>
```

### Pre-indexed (P == 1 && W == 1)

```
STRH{<c>}{<q>} <Rt>, [<Rn>, {+/-}<Rm>]!

if P == '0' && W == '1' then SEE "STRHT";

t = <u>UInt</u>(Rt); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
index = (P == '1'); add = (U == '1'); wback = (P == '0') || (W == '1');
(shift_t, shift_n) = (<u>SRType_LSL</u>, 0);
if t == 15 || m == 15 then UNPREDICTABLE;
if wback && (n == 15 || n == t) then UNPREDICTABLE;
```

## **CONSTRAINED UNPREDICTABLE behavior**

If t == 15, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The store instruction performs the store using the specified addressing mode but the value corresponding to R15 is UNKNOWN.

If wback && n == t, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The store instruction executes but the value stored is UNKNOWN.

If wback && n == 15, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- · The instruction executes without writeback of the base address.
- The instruction uses the addressing mode described in the equivalent immediate offset instruction.

## T1

| 1 | 5 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6 | 5 | 4  | 3 | 2 | 1  | 0 |
|---|---|----|----|----|----|----|---|---|----|---|---|----|---|---|----|---|
| Г | ) | 1  | 0  | 1  | 0  | 0  | 1 |   | Rm |   |   | Rn |   |   | Rt |   |

```
STRH{<c>}{<q>} <Rt>, [<Rn>, {+}<Rm>]

t = UInt(Rt); n = UInt(Rn); m = UInt(Rm);
index = TRUE; add = TRUE; wback = FALSE;
(shift_t, shift_n) = (SRType_LSL, 0);
```

**T2** 

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2    | 1   | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5   | 4  | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|------|-----|---|----|----|----|----|----|----|---|---|---|---|-----|----|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 0 | 0 | 0 | 0 | 1 | 0 |   | != 1 | 111 |   |    | F  | ₹t |    | 0  | 0  | 0 | 0 | 0 | 0 | imı | m2 |   | R | m |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   | R    | n   |   |    |    |    |    |    |    |   |   |   |   |     |    |   |   |   |   |

**T2** 

```
STRH{<c>}.W <Rt>, [<Rn>, {+}<Rm>] // (<Rt>, <Rn>, <Rm> can be represented in T1)

STRH{<c>}{<q} <Rt>, [<Rn>, {+}<Rm>{, LSL #<imm>}]

if Rn == '1111' then UNDEFINED;

t = UInt(Rt); n = UInt(Rn); m = UInt(Rm);
index = TRUE; add = TRUE; wback = FALSE;
(shift_t, shift_n) = (SRType LSL, UInt(imm2));
if t == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

### **CONSTRAINED UNPREDICTABLE behavior**

If t == 15, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The store instruction performs the store using the specified addressing mode but the value corresponding to R15 is UNKNOWN.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

## **Assembler Symbols**

+/-

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<Rt> Is the general-purpose register to be transferred, encoded in the "Rt" field.

<Rn> For encoding A1: is the general-purpose base register, encoded in the "Rn" field. The PC can be used in the offset variant, but this is deprecated.

For encoding T1 and T2: is the general-purpose base register, encoded in the "Rn" field.

Specifies the index register is added to or subtracted from the base register, defaulting to + if omitted and encoded in "U":

| U | +/- |
|---|-----|
| 0 | _   |
| 1 | +   |

+ Specifies the index register is added to the base register.

<Rm> Is the general-purpose index register, encoded in the "Rm" field.

<imm> If present, the size of the left shift to apply to the value from <Rm>, in the range 1-3. <imm> is encoded in imm2. If absent, no shift is specified and imm2 is encoded as 0b00.

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    offset = Shift(R[m], shift_t, shift_n, PSTATE.C);
    offset_addr = if add then (R[n] + offset) else (R[n] - offset);
    address = if index then offset_addr else R[n];
    MemU[address,2] = R[t]<15:0>;
    if wback then R[n] = offset_addr;
```

## **Operational information**

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

### **STRHT**

Store Register Halfword Unprivileged stores a halfword from a register to memory. For information about memory accesses see *Memory accesses*. The memory access is restricted as if the PE were running in User mode. This makes no difference if the PE is actually running in User mode. STRHT is UNPREDICTABLE in Hyp mode.

The T32 instruction uses an offset addressing mode, that calculates the address used for the memory access from a base register value and an immediate offset, and leaves the base register unchanged.

The A32 instruction uses a post-indexed addressing mode, that uses a base register value as the address for the memory access, and calculates a new address from a base register value and an offset and writes it back to the base register. The offset can be an immediate value or a register value.

It has encodings from the following instruction sets: A32 (A1 and A2) and T32 (T1).

#### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10  | 9   | 8 | 7 | 6 | 5 | 4 | 3 | 2   | 1   | 0 |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|---|---|---|---|---|---|-----|-----|---|
|    | != 1 | 111 |    | 0  | 0  | 0  | 0  | U  | 1  | 1  | 0  |    | R  | 'n |    |    | F  | ₹t |    |    | imn | 14H |   | 1 | 0 | 1 | 1 |   | imn | 14L |   |
|    | CO   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |   |   |   |   |   |   |     |     |   |

# **A**1

```
STRHT{<c>}{<q>} <Rt>, [<Rn>] {, #{+/-}<imm>}

t = UInt(Rt); n = UInt(Rn); postindex = TRUE; add = (U == '1');
register_form = FALSE; imm32 = ZeroExtend(imm4H:imm4L, 32);
if t == 15 || n == 15 || n == t then UNPREDICTABLE;
```

### **CONSTRAINED UNPREDICTABLE behavior**

If t == 15, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The store instruction performs the store using the specified addressing mode but the value corresponding to R15 is UNKNOWN.

If n == t, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The store instruction executes but the value stored is UNKNOWN.

If n == 15, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction executes without writeback of the base address.
- The instruction uses the addressing mode described in the equivalent immediate offset instruction.

## **A2**

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|---|---|---|---|---|---|---|---|
|    | != 1 | 1111 |    | 0  | 0  | 0  | 0  | J  | 0  | 1  | 0  |    | R  | 'n |    |    | F  | ₹t |    | (0) | (0) | (0) | (0) | 1 | 0 | 1 | 1 |   | R | m |   |
|    | СО   | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |   |   |   |   |   |   |   |   |

### **A2**

```
STRHT{<c>}{<q>} <Rt>, [<Rn>], {+/-}<Rm>

t = <u>UInt</u>(Rt); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm); postindex = TRUE; add = (U == '1');
register_form = TRUE;
if t == 15 || n == 15 || n == t || m == 15 then UNPREDICTABLE;
```

STRHT Page 472

### **CONSTRAINED UNPREDICTABLE behavior**

If t == 15, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The store instruction performs the store using the specified addressing mode but the value corresponding to R15 is UNKNOWN.

If n == t, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The store instruction executes but the value stored is UNKNOWN.

If n == 15, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction executes without writeback of the base address.
- The instruction uses the addressing mode described in the equivalent immediate offset instruction.

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2    | 1   | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4   | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|------|-----|---|----|----|----|----|----|----|---|---|---|---|---|-----|----|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 0 | 0 | 0 | 0 | 1 | 0 |   | != 1 | 111 |   |    | F  | ₹t |    | 1  | 1  | 1 | 0 |   |   |   | imı | m8 |   |   |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   | R    | 'n  |   |    |    |    |    |    |    |   |   |   |   |   |     |    |   |   |   |

T1

```
STRHT{<c>}{<q>} <Rt>, [<Rn> {, #{+}<imm>}]

if Rn == '1111' then UNDEFINED;

t = UInt(Rt); n = UInt(Rn); postindex = FALSE; add = TRUE;

register_form = FALSE; imm32 = ZeroExtend(imm8, 32);

if t == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If t == 15, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The store instruction performs the store using the specified addressing mode but the value corresponding to R15 is UNKNOWN.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

## **Assembler Symbols**

+/-

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<Rt> Is the general-purpose register to be transferred, encoded in the "Rt" field.

<Rn> Is the general-purpose base register, encoded in the "Rn" field.

For encoding A1: specifies the offset is added to or subtracted from the base register, defaulting to + if omitted and encoded in "U":

| U | +/- |
|---|-----|
| 0 | -   |
| 1 | +   |
|   |     |

For encoding A2: specifies the index register is added to or subtracted from the base register, defaulting to + if omitted and encoded in "U":

STRHT Page 473

| U | +/- |
|---|-----|
| 0 | -   |
| 1 | +   |

<Rm> Is the general-purpose index register, encoded in the "Rm" field.

Specifies the offset is added to the base register.

<imm> For encoding A1: is the 8-bit unsigned immediate byte offset, in the range 0 to 255, defaulting to 0 if omitted, and encoded in the "imm4H:imm4L" field.

For encoding T1: is an optional 8-bit unsigned immediate byte offset, in the range 0 to 255, defaulting to 0 and encoded in the "imm8" field.

## Operation

## **CONSTRAINED UNPREDICTABLE behavior**

If PSTATE.EL == EL2, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction executes as STRH (immediate).

## **Operational information**

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

STRHT Page 474

### **STRT**

Store Register Unprivileged stores a word from a register to memory. For information about memory accesses see *Memory accesses*.

The memory access is restricted as if the PE were running in User mode. This makes no difference if the PE is actually running in User mode.

STRT is UNPREDICTABLE in Hyp mode.

The T32 instruction uses an offset addressing mode, that calculates the address used for the memory access from a base register value and an immediate offset, and leaves the base register unchanged.

The A32 instruction uses a post-indexed addressing mode, that uses a base register value as the address for the memory access, and calculates a new address from a base register value and an offset and writes it back to the base register. The offset can be an immediate value or an optionally-shifted register value.

It has encodings from the following instruction sets: A32 (A1 and A2) and T32 (T1).

#### **A1**

| 3 | 1       | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|---|---------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|-----|-----|---|---|---|---|---|
|   | != 1111 |    |    |    |    | 1  | 0  | 0  | U  | 0  | 1  | 0  |    | R  | ln |    |    | F  | Rt |    |    |    |   |   |   | imn | n12 |   |   |   |   |   |

cond

#### Α1

```
STRT{<c>}{<q>} <Rt>, [<Rn>] {, #{+/-}<imm>}

t = UInt(Rt); n = UInt(Rn); postindex = TRUE; add = (U == '1');
register_form = FALSE; imm32 = ZeroExtend(imm12, 32);
if n == 15 || n == t then UNPREDICTABLE;
```

### **CONSTRAINED UNPREDICTABLE behavior**

If n == t, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The store instruction executes but the value stored is UNKNOWN.

If n == 15, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction executes without writeback of the base address.
- The instruction uses the addressing mode described in the equivalent immediate offset instruction.

## **A2**

| != 1111   0   1   0   U   0   1   0   Rn   Rt   imm5   stype   0   Rm | 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|-----------------------------------------------------------------------|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|---|---|-----|-----|---|---|---|---|---|
|                                                                       |    | != 1 | 1111 |    | 0  | 1  | 1  | 0  | U  | 0  | 1  | 0  |    | R  | n  |    |    | F  | ₹t |    |    | ir | nm: | 5 |   | sty | γре | 0 |   | R | m |   |

cond

#### **A2**

```
STRT{<c>}{<q>} <Rt>, [<Rn>], {+/-}<Rm>{, <shift>}

t = <u>UInt</u>(Rt); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm); postindex = TRUE; add = (U == '1');
register_form = TRUE; (shift_t, shift_n) = <u>DecodeImmShift</u>(stype, imm5);
if n == 15 || n == t || m == 15 then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If n == t, then one of the following behaviors must occur:

• The instruction is UNDEFINED.

STRT Page 475

- The instruction executes as NOP.
- The store instruction executes but the value stored is UNKNOWN.

If n == 15, then one of the following behaviors must occur:

- · The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction executes without writeback of the base address.
- · The instruction uses the addressing mode described in the equivalent immediate offset instruction.

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2    | 1    | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|------|------|---|----|----|----|----|----|----|---|---|---|---|---|----|----|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 0 | 0 | 0 | 1 | 0 | 0 |   | != 1 | 1111 |   |    | F  | ₹t |    | 1  | 1  | 1 | 0 |   |   |   | im | m8 |   |   |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   | F    | ₹n   |   |    |    |    |    |    |    |   |   |   |   |   |    |    |   |   |   |

## **T1**

```
STRT{<c>}{<q>} <Rt>, [<Rn> {, #{+}<imm>}]

if Rn == '1111' then UNDEFINED;

t = UInt(Rt); n = UInt(Rn); postindex = FALSE; add = TRUE;

register_form = FALSE; imm32 = ZeroExtend(imm8, 32);

if t == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

### **CONSTRAINED UNPREDICTABLE behavior**

If t == 15, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The store instruction performs the store using the specified addressing mode but the value corresponding to R15 is UNKNOWN.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

## **Assembler Symbols**

+/-

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<Rt> For encoding A1 and A2: is the general-purpose register to be transferred, encoded in the "Rt" field. The PC can be used, but this is deprecated.

For encoding T1: is the general-purpose register to be transferred, encoded in the "Rt" field.

<Rn> Is the general-purpose base register, encoded in the "Rn" field.

For encoding A1: specifies the offset is added to or subtracted from the base register, defaulting to + if omitted and encoded in "U":

| U | +/- |
|---|-----|
| 0 | -   |
| 1 | +   |

For encoding A2: specifies the index register is added to or subtracted from the base register, defaulting to + if omitted and encoded in "U":

| U | +/- |
|---|-----|
| 0 | -   |
| 1 | +   |

<Rm> Is the general-purpose index register, encoded in the "Rm" field.

<shift> The shift to apply to the value read from <Rm>. If absent, no shift is applied. Otherwise, see Shifts applied to a register.

Specifies the offset is added to the base register.

<imm> For encoding A1: is the 12-bit unsigned immediate byte offset, in the range 0 to 4095, defaulting to 0 if omitted, and encoded in the "imm12" field.

STRT Page 476

For encoding T1: is an optional 8-bit unsigned immediate byte offset, in the range 0 to 255, defaulting to 0 and encoded in the "imm8" field.

## Operation

## **CONSTRAINED UNPREDICTABLE behavior**

If PSTATE.EL == EL2, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction executes as STR (immediate).

## **Operational information**

If CPSR.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

STRT Page 477

## SUB, SUBS (immediate)

Subtract (immediate) subtracts an immediate value from a register value, and writes the result to the destination register.

If the destination register is not the PC, the SUBS variant of the instruction updates the condition flags based on the result.

The field descriptions for <Rd> identify the encodings where the PC is permitted as the destination register. If the destination register is the PC:

- The SUB variant of the instruction is an interworking branch, see *Pseudocode description of operations on the AArch32 general-purpose registers and the PC*.
- The SUBS variant of the instruction performs an exception return without the use of the stack. In this case:
  - The PE branches to the address written to the PC, and restores *PSTATE* from SPSR <current mode>.
  - The PE checks SPSR\_<current\_mode> for an illegal return event. See Illegal return events from AArch32 state.
  - The instruction is UNDEFINED in Hyp mode, except for encoding T5 with <imm8> set to zero, which is the encoding for the ERET instruction, see *ERET*.
  - $\circ~$  The instruction is CONSTRAINED UNPREDICTABLE in User mode and System mode.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1, T2, T3, T4 and T5).

## **A**1

| 31 | 30 | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|-----|-----|---|---|---|---|---|
|    |    | 111 |    | 0  | 0  | 1  | 0  | 0  | 1  | 0  | S  |    | R  | n  |    |    | R  | d  |    |    |    |   |   |   | imn | n12 |   |   |   |   |   |
|    | СО | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |     |     |   |   |   |   |   |

SUB (S == 0 && Rn != 11x1)

```
SUB{<c>}{<q>} {<Rd>,} <Rn>, #<const>
```

## SUBS (S == 1 && Rn != 1101)

```
SUBS{<c>}{<q>} {<Rd>,} <Rn>, #<const>

if Rn == '1111' && S == '0' then SEE "ADR";

if Rn == '1101' then SEE "SUB (SP minus immediate)";

d = UInt(Rd); n = UInt(Rn); setflags = (S == '1'); imm32 = A32ExpandImm(imm12);
```

## T1

| _15_ | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6 | 5 | 4  | 3 | 2 | 1  | 0 |
|------|----|----|----|----|----|---|---|----|---|---|----|---|---|----|---|
| 0    | 0  | 0  | 1  | 1  | 1  | 1 | i | mm | 3 |   | Rn |   |   | Rd |   |

#### T1

```
SUB<c>{<q>} <Rd>, <Rn>, #<imm3> // (Inside IT block)

SUBS{<q>} <Rd>, <Rn>, #<imm3> // (Outside IT block)

d = UInt(Rd); n = UInt(Rn); setflags = !InITBlock(); imm32 = ZeroExtend(imm3, 32);
```

#### **T2**

| 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8 | 7 | 6 | 5 | 4   | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|-----|---|---|---|---|-----|----|---|---|---|
| 0  | 0  | 1  | 1  | 1  |    | Rdr | ) |   |   |   | imı | m8 |   |   |   |

```
SUB<c>{<q>} <Rdn>, #<imm8> // (Inside IT block, and <Rdn>, <imm8> can be represented in T1)

SUB<c>{<q>} {<Rdn>, } <Rdn>, #<imm8> // (Inside IT block, and <Rdn>, <imm8> cannot be represented in T1)

SUBS{<q>} <Rdn>, #<imm8> // (Outside IT block, and <Rdn>, <imm8> can be represented in T1)

SUBS{<q>} {<Rdn>, #<imm8> // (Outside IT block, and <Rdn>, <imm8> cannot be represented in T1)

SUBS{<q>} {<Rdn>, } <Rdn>, #<imm8> // (Outside IT block, and <Rdn>, <imm8> cannot be represented in T1)

d = UInt(Rdn); n = UInt(Rdn); setflags = !InITBlock(); imm32 = ZeroExtend(imm8, 32);
```

#### Т3

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2    | 1   | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|------|-----|---|----|----|----|----|----|----|---|---|---|---|---|----|----|---|---|---|
| 1  | 1  | 1  | 1  | 0  | i  | 0 | 1 | 1 | 0 | 1 | S |   | != 1 | 101 |   | 0  | İ  | mm | 3  |    | R  | d |   |   |   |   | im | m8 |   |   |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   | R    | 'n  |   |    |    |    |    |    |    |   |   |   |   |   |    |    |   |   |   |

## SUB(S == 0)

```
SUB<c>.W \{<Rd>,\} <Rn>, \#<const> // (Inside IT block, and <Rd>, <Rn>, <const> can be represented in T1 or SUB\{<c>\} \{<Rd>,\} <Rn>, \#<const>
```

### SUBS (S == 1 && Rd != 1111)

```
SUBS.W {<Rd>,} <Rn>, #<const> // (Outside IT block, and <Rd>, <Rn>, <const> can be represented in T1 or TSUBS{<c>}{<q>} {<Rd>,} <Rn>, #<const>

if Rd == '1111' && S == '1' then SEE "CMP (immediate)";

if Rn == '1101' then SEE "SUB (SP minus immediate)";

d = UInt(Rd); n = UInt(Rn); setflags = (S == '1'); imm32 = T32ExpandImm(i:imm3:imm8);

if (d == 15 && !setflags) || n == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

## **T4**

| _1 | 5 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |   | 6 | 5 | 4 | 3 | 2    | 1   | U | 15 | 14 | 13  | 12 | 11 | 10 | 9 | 8 | <br>6 | 5 | 4   | 3  | 2 | 1 | -0_ |
|----|---|----|----|----|----|----|---|---|---|---|---|---|---|------|-----|---|----|----|-----|----|----|----|---|---|-------|---|-----|----|---|---|-----|
| Ľ  | 1 | 1  | 1  | 1  | 0  | i  | 1 | 0 | 1 | 0 | 1 | 0 |   | != 1 | 1x1 |   | 0  | in | nm3 |    |    | R  | d |   |       |   | imr | n8 |   |   |     |
|    |   |    |    |    |    |    |   |   |   |   |   |   |   | R    | n.  |   |    |    |     |    |    |    |   |   |       |   |     |    |   |   |     |

## T4

```
SUB{<c>}{<q>} {<Rd>,} <Rn>, #<imm12> // (<imm12> cannot be represented in T1, T2, or T3)

SUBW{<c>}{<q>} {<Rd>,} <Rn>, #<imm12> // (<imm12> can be represented in T1, T2, or T3)

if Rn == '1111' then SEE "ADR";

if Rn == '1101' then SEE "SUB (SP minus immediate)";

d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); setflags = FALSE; imm32 = <u>ZeroExtend</u>(i:imm3:imm8, 32);

if d == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

## T5

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3   | 2   | 1   | 0   | 15 | 14 | 13  | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5  | 4   | 3   | 2   | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|-----|-----|-----|-----|----|----|-----|----|-----|-----|-----|-----|---|---|----|-----|-----|-----|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1 | 1 | 1 | 1 | 0 | 1 | (1) | (1) | (1) | (0) | 1  | 0  | (0) | 0  | (1) | (1) | (1) | (1) |   |   | != | 000 | 000 | 000 |   |   |
|    |    |    |    |    |    |   |   |   |   |   |   |     | R   | Rn  |     |    |    |     |    |     |     |     |     |   |   |    | im  | m8  |     |   |   |

```
SUBS{<c>}{<q>} PC, LR, #<imm8>

if Rn == '1110' && <u>IsZero</u>(imm8) then SEE "ERET";
d = 15; n = <u>UInt</u>(Rn); setflags = TRUE; imm32 = <u>ZeroExtend</u>(imm8, 32);
if n != 14 then UNPREDICTABLE;
if InITBlock() && !LastInITBlock() then UNPREDICTABLE;
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*, and particularly *SUBS PC. LR and related instructions (A32)* and *SUBS PC, LR and related instructions (T32)*.

## **Assembler Symbols**

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<Rdn> Is the general-purpose source and destination register, encoded in the "Rdn" field.

<imm8> For encoding T2: is a 8-bit unsigned immediate, in the range 0 to 255, encoded in the "imm8" field.

For encoding T5: is a 8-bit unsigned immediate, in the range 0 to 255, encoded in the "imm8" field. If <Rn> is the LR, and zero is

used, see ERET.

<Rd> For encoding A1: is the general-purpose destination register, encoded in the "Rd" field. If omitted, this register is the same as <Rn>. If the PC is used:

- For the SUB variant, the instruction is a branch to the address calculated by the operation. This is an interworking branch, see *Pseudocode description of operations on the AArch32 general-purpose registers and the PC*.
- For the SUBS variant, the instruction performs an exception return, that restores <u>PSTATE</u> from SPSR\_<urrent\_mode>.
   Arm deprecates use of this instruction unless <Rn> is the LR.

For encoding T1, T3 and T4: is the general-purpose destination register, encoded in the "Rd" field. If omitted, this register is the same as <Rn>.

<Rn> For encoding A1 and T4: is the general-purpose source register, encoded in the "Rn" field. If the SP is used, see SUB (SP minus immediate). If the PC is used, see ADR.

For encoding T1: is the general-purpose source register, encoded in the "Rn" field.

For encoding T3: is the general-purpose source register, encoded in the "Rn" field. If the SP is used, see *SUB (SP minus immediate)*.

<imm3> Is a 3-bit unsigned immediate, in the range 0 to 7, encoded in the "imm3" field.

<imm12> Is a 12-bit unsigned immediate, in the range 0 to 4095, encoded in the "i:imm3:imm8" field.

<const> For encoding A1: an immediate value. See *Modified immediate constants in A32 instructions* for the range of values.

For encoding T3: an immediate value. See *Modified immediate constants in T32 instructions* for the range of values.

In the T32 instruction set, MOVS  $\{<c>\}$   $\{<q>\}$  PC, LR is a pseudo-instruction for SUBS  $\{<c>\}$   $\{<q>\}$  PC, LR, #0.

## Operation

#### **Operational information**

If CPSR.DIT is 1 and this instruction does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.

- $\circ~$  The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:

  The values of the data supplied in any of its registers.

  The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

## SUB, SUBS (register)

Subtract (register) subtracts an optionally-shifted register value from a register value, and writes the result to the destination register.

If the destination register is not the PC, the SUBS variant of the instruction updates the condition flags based on the result.

The field descriptions for <Rd> identify the encodings where the PC is permitted as the destination register. However, when the destination register is the PC:

- The SUB variant of the instruction is an interworking branch, see Pseudocode description of operations on the AArch32 general-purpose registers and the PC.
- The SUBS variant of the instruction performs an exception return without the use of the stack. Arm deprecates use of this instruction. However, in this case:
  - The PE branches to the address written to the PC, and restores *PSTATE* from SPSR <current mode>.
  - The PE checks SPSR\_<current\_mode> for an illegal return event. See *Illegal return events from AArch32 state*.
  - The instruction is UNDEFINED in Hyp mode.
  - The instruction is CONSTRAINED UNPREDICTABLE in User mode and System mode.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$  and  $\underline{T2}$ ).

### **A1**

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18   | 17  | 16 | 15 | 14 | 13  | 12 | 11 | 10 | 9   | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|----|------|------|----|----|----|----|----|----|----|----|----|----|------|-----|----|----|----|-----|----|----|----|-----|---|---|-----|-----|---|---|---|---|---|
|    | != 1 | 1111 |    | 0  | 0  | 0  | 0  | 0  | 1  | 0  | S  |    | != 1 | 101 |    |    | R  | ld. |    |    | il | mm: | 5 |   | sty | /ре | 0 |   | R | m |   |
|    | СО   | nd   |    |    |    |    |    |    |    |    |    |    | R    | Rn  |    |    |    |     |    |    |    |     |   |   |     |     |   |   |   |   |   |

SUB, rotate right with extend (S == 0 && imm5 == 00000 && stype == 11)

```
SUB{\langle c \rangle}{\langle q \rangle} {\langle Rd \rangle, \rangle \langle Rn \rangle, \langle Rm \rangle, RRX}
```

SUB, shift or rotate by value (S == 0 && !(imm5 == 00000 && stype == 11))

```
SUB{<c>}{<q>} {<Rd>,} <Rn>, <Rm> {, <shift> #<amount>}
```

SUBS, rotate right with extend (S == 1 && imm5 == 00000 && stype == 11)

```
SUBS\{<c>\}\{<q>\} \ \{<Rd>, \} \ <Rn>, \ <Rm>, \ RRX
```

SUBS, shift or rotate by value (S == 1 && !(imm5 == 00000 && stype == 11))

 $SUBS\{<c>\}\{<q>\} \ \{<Rd>, \} \ <Rm> \ \{, \ <shift> \ \#<amount>\}$ 

```
if Rn == '1101' then SEE "SUB (SP minus register)";
d = <u>UInt(Rd);</u> n = <u>UInt(Rn);</u> m = <u>UInt(Rm);</u> setflags = (S == '1');
(shift t, shift n) = <u>DecodeImmShift(stype, imm5);</u>
```

## **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6 | 5 | 4  | 3 | 2 | 1  | 0 |
|----|----|----|----|----|----|---|---|----|---|---|----|---|---|----|---|
| 0  | 0  | 0  | 1  | 1  | 0  | 1 |   | Rm |   |   | Rn |   |   | Rd |   |

T1

```
SUB<c>{<q>} <Rd>, <Rn>, <Rm> // (Inside IT block)

SUBS{<q>} {<Rd>,} <Rn>, <Rm> // (Outside IT block)

d = UInt(Rd); n = UInt(Rn); m = UInt(Rm); setflags = !InITBlock();
(shift_t, shift_n) = (SRType LSL, 0);
```

**T2** 

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2    | 1   | 0 | 15  | 14 | 13  | 12 | 11 | 10 | 9 | 8 | 7  | 6  | 5   | 4   | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|------|-----|---|-----|----|-----|----|----|----|---|---|----|----|-----|-----|---|----|---|---|
| 1  | 1  | 1  | 0  | 1  | 0  | 1 | 1 | 1 | 0 | 1 | S |   | != 1 | 101 |   | (0) | i  | mm: | 3  |    | R  | d |   | im | m2 | sty | ⁄ре |   | Rı | m |   |

Rn

SUB, rotate right with extend (S == 0 && imm3 == 000 && imm2 == 00 && stype == 11)

```
SUB\{\langle c \rangle\}\{\langle q \rangle\} \{\langle Rd \rangle, \} \langle Rn \rangle, \langle Rm \rangle, RRX
```

SUB, shift or rotate by value (S == 0 && !(imm3 == 000 && imm2 == 00 && stype == 11))

SUBS, rotate right with extend (S == 1 && imm3 == 000 && Rd != 1111 && imm2 == 00 && stype == 11)

```
SUBS{\langle c \rangle}{\langle q \rangle} {\langle Rd \rangle, \rangle \langle Rn \rangle, \langle Rm \rangle, RRX}
```

SUBS, shift or rotate by value (S == 1 && !(imm3 == 000 && imm2 == 00 && stype == 11) && Rd != 1111)

```
SUBS.W {<Rd>,} <Rn>, <Rm> // (Outside IT block, and <Rd>, <Rn>, <Rm> can be represented in T1)
SUBS{<c>}{<q>} {<Rd>,} <Rn>, <Rm> {, <shift> #<amount>}

if Rd == '1111' && S == '1' then SEE "CMP (register)";

if Rn == '1101' then SEE "SUB (SP minus register)";

d = UInt(Rd); n = UInt(Rn); m = UInt(Rm); setflags = (S == '1');
(shift_t, shift_n) = DecodeImmShift(stype, imm3:imm2);

if (d == 15 && !setflags) || n == 15 || m == 15 then UNPREDICTABLE;
// Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

## **Assembler Symbols**

<Rn>

<Rm>

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<Rd> For encoding A1: is the general-purpose destination register, encoded in the "Rd" field. If omitted, this register is the same as <Rn>. Arm deprecates using the PC as the destination register, but if the PC is used:

- For the SUB variant, the instruction is a branch to the address calculated by the operation. This is an interworking branch, see *Pseudocode description of operations on the AArch32 general-purpose registers and the PC*.
- For the SUBS variant, the instruction performs an exception return, that restores *PSTATE* from SPSR <current mode>.

For encoding T1 and T2: is the general-purpose destination register, encoded in the "Rd" field. If omitted, this register is the same as <Rn>

For encoding A1: is the first general-purpose source register, encoded in the "Rn" field. The PC can be used, but this is deprecated. If the SP is used, see *SUB (SP minus register)*.

For encoding T1: is the first general-purpose source register, encoded in the "Rn" field.

For encoding T2: is the first general-purpose source register, encoded in the "Rn" field. If the SP is used, see *SUB (SP minus register)*.

For encoding A1: is the second general-purpose source register, encoded in the "Rm" field. The PC can be used, but this is deprecated.

For encoding T1 and T2: is the second general-purpose source register, encoded in the "Rm" field.

<shift> Is the type of shift to be applied to the second source register, encoded in "stype":

| stype | <shift></shift> |
|-------|-----------------|
| 00    | LSL             |
| 01    | LSR             |
| 10    | ASR             |
| 11    | ROR             |
|       |                 |

<amount>

For encoding A1: is the shift amount, in the range 1 to 31 (when <shift> = LSL or ROR) or 1 to 32 (when <shift> = LSR or ASR) encoded in the "imm5" field as <amount> modulo 32.

For encoding T2: is the shift amount, in the range 1 to 31 (when <shift> = LSL or ROR) or 1 to 32 (when <shift> = LSR or ASR), encoded in the "imm3:imm2" field as <amount> modulo 32.

## Operation

## **Operational information**

If CPSR.DIT is 1 and this instruction does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - $\circ~$  The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - $\circ$   $\;$  The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

## SUB, SUBS (register-shifted register)

Subtract (register-shifted register) subtracts a register-shifted register value from a register value, and writes the result to the destination register. It can optionally update the condition flags based on the result.

#### **A1**

|         | 31 30 | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8   | 7   | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---------|-------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|-----|-----|---|---|---|---|---|---|---|
| != 1111 |       | 0   | 0  | 0  | 0  | 0  | 1  | 0  | S  |    | R  | 'n |    |    | R  | ld |    |    | R  | s  |    | 0 | sty | /ре | 1 |   | R | m |   |   |   |
|         | C     | and |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |     |     |   |   |   |   |   |   |   |

## Flag setting (S == 1)

```
SUBS{\langle c \rangle}{\langle q \rangle} {\langle Rd \rangle, \rangle \langle Rn \rangle, \langle Rm \rangle, \langle shift \rangle \langle Rs \rangle}
```

## Not flag setting (S == 0)

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

## **Assembler Symbols**

| <c></c>    | Caa | Standard | assembler s | untar  | fields |
|------------|-----|----------|-------------|--------|--------|
| < <u>C</u> | 366 | Sianaara | assembler s | vriiax | neias. |

<q> See Standard assembler syntax fields.

<Rd> Is the general-purpose destination register, encoded in the "Rd" field.

Is the first general-purpose source register, encoded in the "Rn" field.

Is the second general-purpose source register, encoded in the "Rm" field.

<shift> Is the type of shift to be applied to the second source register, encoded in "stype":

| stype | <shift></shift> |
|-------|-----------------|
| 00    | LSL             |
| 01    | LSR             |
| 10    | ASR             |
| 11    | ROR             |

Is the third general-purpose source register holding a shift amount in its bottom 8 bits, encoded in the "Rs" field.

## Operation

<Rs>

<Rn>

<Rm>

```
if ConditionPassed() then
    EncodingSpecificOperations();
    shift_n = UInt(R[s]<7:0>);
    shifted = Shift(R[m], shift_t, shift_n, PSTATE.C);
    (result, nzcv) = AddWithCarry(R[n], NOT(shifted), '1');
    R[d] = result;
    if setflags then
        PSTATE.<N, Z, C, V> = nzcv;
```

## **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.

- $\circ~$  The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

## SUB, SUBS (SP minus immediate)

Subtract from SP (immediate) subtracts an immediate value from the SP value, and writes the result to the destination register.

If the destination register is not the PC, the SUBS variant of the instruction updates the condition flags based on the result.

The field descriptions for <Rd> identify the encodings where the PC is permitted as the destination register. If the destination register is the PC:

- The SUB variant of the instruction is an interworking branch, see *Pseudocode description of operations on the AArch32 general-purpose registers and the PC*.
- The SUBS variant of the instruction performs an exception return without the use of the stack. Arm deprecates use of this instruction. However, in this case:
  - The PE branches to the address written to the PC, and restores *PSTATE* from SPSR\_<urrent\_mode>.
  - The PE checks SPSR <current mode> for an illegal return event. See *Illegal return events from AArch32 state*.
  - The instruction is UNDEFINED in Hyp mode.
  - The instruction is CONSTRAINED UNPREDICTABLE in User mode and System mode.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ,  $\underline{T2}$  and  $\underline{T3}$ ).

## **A1**

| 31 30 29 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|-------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|-----|-----|---|---|---|---|---|
| != 1111     | 0  | 0  | 1  | 0  | 0  | 1  | 0  | S  | 1  | 1  | 0  | 1  |    | R  | d  |    |    |    |   |   |   | imn | n12 |   |   |   |   |   |
| cond        |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |     |     |   |   |   |   |   |

### SUB(S == 0)

```
SUB{<c>}{<q>} {<Rd>,} SP, #<const>
```

## **SUBS (S == 1)**

```
SUBS{<c>}{<q>} {<Rd>,} SP, #<const>
d = \underline{UInt}(Rd); setflags = (S == '1'); imm32 = \underline{A32ExpandImm}(imm12);
```

#### **T1**

| _15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3  | 2 | 1 | 0 |
|-----|----|----|----|----|----|---|---|---|---|---|---|----|---|---|---|
| 1   | 0  | 1  | 1  | 0  | 0  | 0 | 0 | 1 |   |   | İ | mm | 7 |   |   |

## **T1**

```
SUB{<c>}{<q>} {SP,} SP, #<imm7>

d = 13; setflags = FALSE; imm32 = ZeroExtend(imm7:'00', 32);
```

### **T2**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13  | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|-----|----|----|----|---|---|---|---|---|----|----|---|---|---|
| 1  | 1  | 1  | 1  | 0  | i  | 0 | 1 | 1 | 0 | 1 | S | 1 | 1 | 0 | 1 | 0  | ii | nm: | 3  |    | R  | d |   |   |   |   | im | m8 |   |   |   |

```
SUB (S == 0)
```

```
SUB\{<c>\}.W \{<Rd>,\} SP, \#<const> // (<Rd>, <const> can be represented in T1) \\ SUB\{<c>\}\{<q>\} \{<Rd>,\} SP, \#<const>
```

### SUBS (S == 1 && Rd != 1111)

```
SUBS{<c>}{<q>} {<Rd>,} SP, #<const>

if Rd == '1111' && S == '1' then SEE "CMP (immediate)";
d = <u>UInt</u>(Rd); setflags = (S == '1'); imm32 = <u>T32ExpandImm</u>(i:imm3:imm8);
if d == 15 && !setflags then UNPREDICTABLE;
```

### **T3**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13  | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|-----|----|----|----|---|---|---|---|---|----|----|---|---|---|
| 1  | 1  | 1  | 1  | 0  | i  | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 0  | i  | mm: | 3  |    | R  | d |   |   |   |   | im | m8 |   |   |   |

#### **T3**

```
SUB{<c>}{<q>} {<Rd>,} SP, #<imm12> // (<imm12> cannot be represented in T1, T2, or T3)

SUBW{<c>}{<q>} {<Rd>,} SP, #<imm12> // (<imm12> can be represented in T1, T2, or T3)

d = <u>UInt</u>(Rd); setflags = FALSE; imm32 = <u>ZeroExtend</u>(i:imm3:imm8, 32);

if d == 15 then UNPREDICTABLE;
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

SP, Is the stack pointer.

<imm7> Is the unsigned immediate, a multiple of 4, in the range 0 to 508, encoded in the "imm7" field as <imm7>/4.

<Rd> For encoding A1: is the general-purpose destination register, encoded in the "Rd" field. If omitted, this register is the SP. If the PC is used:

- For the SUB variant, the instruction is a branch to the address calculated by the operation. This is an interworking branch, see *Pseudocode description of operations on the AArch32 general-purpose registers and the PC*.
- For the SUBS variant, the instruction performs an exception return, that restores <u>PSTATE</u> from SPSR\_<current\_mode>. Arm deprecates use of this instruction unless <Rn> is the LR.

For encoding T2 and T3: is the general-purpose destination register, encoded in the "Rd" field. If omitted, this register is the SP.

<imm12> Is a 12-bit unsigned immediate, in the range 0 to 4095, encoded in the "i:imm3:imm8" field.

<const> For encoding A1: an immediate value. See *Modified immediate constants in A32 instructions* for the range of values.

For encoding T2: an immediate value. See *Modified immediate constants in T32 instructions* for the range of values.

## Operation

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

# SUB, SUBS (SP minus register)

Subtract from SP (register) subtracts an optionally-shifted register value from the SP value, and writes the result to the destination register. If the destination register is not the PC, the SUBS variant of the instruction updates the condition flags based on the result.

The field descriptions for <Rd> identify the encodings where the PC is permitted as the destination register. If the destination register is the PC:

- The SUB variant of the instruction is an interworking branch, see *Pseudocode description of operations on the AArch32 general-purpose registers and the PC*.
- The SUBS variant of the instruction performs an exception return without the use of the stack. Arm deprecates use of this instruction. However, in this case:
  - The PE branches to the address written to the PC, and restores PSTATE from SPSR\_<urrent\_mode>.
  - The PE checks SPSR <current mode> for an illegal return event. See *Illegal return events from AArch32 state*.
  - The instruction is UNDEFINED in Hyp mode.
  - The instruction is CONSTRAINED UNPREDICTABLE in User mode and System mode.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

## **A1**

|         | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10 | 9 | 8   | 7   | 6 | 5 | 4 | 3 | 2 | 1 | 0_ |
|---------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|---|-----|-----|---|---|---|---|---|---|----|
| != 1111 |    |    | 0  | 0  | 0  | 0  | 0  | 1  | 0  | S  | 1  | 1  | 0  | 1  |    | R  | ld |    |    | ii | nm! | 5  |   | sty | γре | 0 |   | R | m |   |   |    |
|         |    | СО | nd |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |    |   |     |     |   |   |   |   |   |   |    |

SUB, rotate right with extend (S == 0 && imm5 == 00000 && stype == 11)

```
SUB{<c>}{<q>} {<Rd>,} SP, <Rm>, RRX
```

SUB, shift or rotate by value (S == 0 && !(imm5 == 00000 && stype == 11))

```
SUB{<c>}{<q>} {<Rd>,} SP, <Rm> {, <shift> #<amount>}
```

SUBS, rotate right with extend (S == 1 && imm5 == 00000 && stype == 11)

```
SUBS\{<c>\}\{<q>\} \ \{<Rd>, \} \ SP, \ <Rm> \ , \ RRX
```

SUBS, shift or rotate by value (S == 1 && !(imm5 == 00000 && stype == 11))

```
SUBS{<c>}{<q>} {<Rd>,} SP, <Rm> {, <shift> #<amount>}

d = <u>UInt</u>(Rd); m = <u>UInt</u>(Rm); setflags = (S == '1');
(shift_t, shift_n) = <u>DecodeImmShift</u>(stype, imm5);
```

#### **T1**

|   | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15  | 14 | 13  | 12 | 11 | 10 | 9 | 8 | 7  | 6  | 5   | 4   | 3 | 2  | 1 | 0 |
|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|-----|----|-----|----|----|----|---|---|----|----|-----|-----|---|----|---|---|
| Γ | 1  | 1  | 1  | 0  | 1  | 0  | 1 | 1 | 1 | 0 | 1 | S | 1 | 1 | 0 | 1 | (0) | i  | mm( | 3  |    | R  | d |   | im | m2 | sty | /ре |   | Rı | m |   |

SUB, rotate right with extend (S == 0 && imm3 == 000 && imm2 == 00 && stype == 11)

```
SUB{<c>}{<q>} {<Rd>, } SP, <Rm>, RRX
```

SUB, shift or rotate by value (S == 0 && !(imm3 == 000 && imm2 == 00 && stype == 11))

```
SUB{<c>}.W {<Rd>,} SP, <Rm> // (<Rd>, <Rm> can be represented in T1 or T2)

SUB{<c>}{<q>} {<Rd>,} SP, <Rm> {, <shift> #<amount>}
```

SUBS, rotate right with extend (S == 1 && imm3 == 000 && Rd != 1111 && imm2 == 00 && stype == 11)

```
SUBS{\langle c \rangle}{\langle q \rangle} {\langle Rd \rangle}, SP, \langle Rm \rangle, RRX
```

SUBS, shift or rotate by value (S == 1 && !(imm3 == 000 && imm2 == 00 && stype == 11) && Rd != 1111)

```
SUBS{<c>}{<q>} {<Rd>,} SP, <Rm> {, <shift> #<amount>}

if Rd == '1111' && S == '1' then SEE "CMP (register)";

d = UInt(Rd); m = UInt(Rm); setflags = (S == '1');
(shift_t, shift_n) = DecodeImmShift(stype, imm3:imm2);
if (d == 15 && !setflags) || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

## **Assembler Symbols**

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<Rd> For encoding A1: is the general-purpose destination register, encoded in the "Rd" field. If omitted, this register is the SP. Arm deprecates using the PC as the destination register, but if the PC is used:

- For the SUB variant, the instruction is a branch to the address calculated by the operation. This is an interworking branch, see *Pseudocode description of operations on the AArch32 general-purpose registers and the PC*.
- For the SUBS variant, the instruction performs an exception return, that restores PSTATE from SPSR\_<urrent\_mode>.

For encoding T1: is the general-purpose destination register, encoded in the "Rd" field. If omitted, this register is the SP.

<Rm> For encoding A1: is the second general-purpose source register, encoded in the "Rm" field. The PC can be used, but this is deprecated.

For encoding T1: is the second general-purpose source register, encoded in the "Rm" field.

<shift> Is the type of shift to be applied to the second source register, encoded in "stype":

| stype | <shift></shift> |
|-------|-----------------|
| 00    | LSL             |
| 01    | LSR             |
| 10    | ASR             |
| 11    | ROR             |

<amount>

For encoding A1: is the shift amount, in the range 1 to 31 (when <shift> = LSL or ROR) or 1 to 32 (when <shift> = LSR or ASR) encoded in the "imm5" field as <amount> modulo 32.

For encoding T1: is the shift amount, in the range 1 to 31 (when <shift> = LSL or ROR) or 1 to 32 (when <shift> = LSR or ASR), encoded in the "imm3:imm2" field as <amount> modulo 32.

## Operation

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

## **SVC**

Supervisor Call causes a Supervisor Call exception. For more information, see Supervisor Call (SVC) exception.

SVC was previously called SWI, Software Interrupt, and this name is still found in some documentation.

Software can use this instruction as a call to an operating system to provide a service.

In the following cases, the Supervisor Call exception generated by the SVC instruction is taken to Hyp mode:

- If the SVC is executed in Hyp mode.
- If HCR.TGE is set to 1, and the SVC is executed in Non-secure User mode. For more information, see Supervisor Call exception, when HCR.TGE is set to 1

In these cases, the *HSR*, *Hyp Syndrome Register* identifies that the exception entry was caused by a Supervisor Call exception, EC value 0x11, see *Use of the HSR*. The immediate field in the *HSR*:

- If the SVC is unconditional:
  - For the T32 instruction, is the zero-extended value of the imm8 field.
  - For the A32 instruction, is the least-significant 16 bits the imm24 field.
- If the SVC is conditional, is UNKNOWN.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30 | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12  | 11  | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|---|---|---|---|---|---|---|---|---|---|
|    |    | 111 |    | 1  | 1  | 1  | 1  |    |    |    |    |    |    |    |    |    |    |    | imn | n24 |    |   |   |   |   |   |   |   |   |   |   |
| `  |    |     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |    |   |   |   |   |   |   |   |   |   |   |

cond

**A1** 

```
SVC{<c>}{<q>} {#}<imm>
imm32 = ZeroExtend(imm24, 32);
```

### T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|----|----|---|---|---|
| 1  | 1  | 0  | 1  | 1  | 1  | 1 | 1 |   |   |   | im | m8 |   |   |   |

T1

```
SVC{<c>}{<q>} {#}<imm>
imm32 = ZeroExtend(imm8, 32);
```

## **Assembler Symbols**

<c> See Standard assembler syntax fields

<q> See Standard assembler syntax fields.

For encoding A1: is a 24-bit unsigned immediate, in the range 0 to 16777215, encoded in the "imm24" field. This value is for assembly and disassembly only. SVC handlers in some systems interpret imm24 in software, for example to determine the required service.

For encoding T1: is a 8-bit unsigned immediate, in the range 0 to 255, encoded in the "imm8" field. This value is for assembly and disassembly only. SVC handlers in some systems interpret imm8 in software, for example to determine the required service.

## Operation

<imm>

```
if <u>ConditionPassed()</u> then
    EncodingSpecificOperations();
    AArch32.CallSupervisor(imm32<15:0>);
```

SVC Page 493

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5 ; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

SVC Page 494

### **SXTAB**

Signed Extend and Add Byte extracts an 8-bit value from a register, sign-extends it to 32 bits, adds the result to the value in another register, and writes the final result to the destination register. The instruction can specify a rotation by 0, 8, 16, or 24 bits before extracting the 8-bit value.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18   | 17  | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|------|-----|----|----|----|----|----|-----|-----|-----|-----|---|---|---|---|---|----|---|---|
|    | != 1 | 111 |    | 0  | 1  | 1  | 0  | 1  | 0  | 1  | 0  |    | != 1 | 111 |    |    | R  | d  |    | rot | ate | (0) | (0) | 0 | 1 | 1 | 1 |   | Rı | m |   |
|    | CO   | nd  |    |    |    |    |    |    |    |    |    |    | R    | 'n  |    |    |    |    |    |     |     |     |     |   |   |   |   |   |    |   |   |

#### **A1**

```
SXTAB{<c>}{<q>} {<Rd>,} <Rn>, <Rm> {, ROR #<amount>}

if Rn == '1111' then SEE "SXTB";

d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm); rotation = <u>UInt</u>(rotate:'000');

if d == 15 || m == 15 then UNPREDICTABLE;
```

### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2    | 1    | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4   | 3 | 2 | 1 | 0_ |
|----|----|----|----|----|----|---|---|---|---|---|---|---|------|------|---|----|----|----|----|----|----|---|---|---|-----|-----|-----|---|---|---|----|
| 1  | 1  | 1  | 1  | 1  | 0  | 1 | 0 | 0 | 1 | 0 | 0 |   | != 1 | 1111 |   | 1  | 1  | 1  | 1  |    | R  | d |   | 1 | (0) | rot | ate |   | R | m |    |
|    |    |    |    |    |    |   |   |   |   |   |   |   | F    | ₹n   |   |    |    |    |    |    |    |   |   |   |     |     |     |   |   |   |    |

## T1

```
SXTAB{<c>}{<q>} {<Rd>,} <Rn>, <Rm> {, ROR #<amount>}

if Rn == '1111' then SEE "SXTB";

d = UInt(Rd); n = UInt(Rn); m = UInt(Rm); rotation = UInt(rotate:'000');

if d == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<Rd> Is the general-purpose destination register, encoded in the "Rd" field.
<Rn> Is the first general-purpose source register, encoded in the "Rn" field.
<Rm> Is the second general-purpose source register, encoded in the "Rm" field.
<amount> Is the rotate amount, encoded in "rotate":
```

| rotate | <amount></amount> |
|--------|-------------------|
| 0.0    | (omitted)         |
| 01     | 8                 |
| 10     | 16                |
| 11     | 24                |

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    rotated = ROR(R[m], rotation);
    R[d] = R[n] + SignExtend(rotated<7:0>, 32);
```

SXTAB Page 495

## **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

SXTAB Page 496

## SXTAB16

Signed Extend and Add Byte 16 extracts two 8-bit values from a register, sign-extends them to 16 bits each, adds the results to two 16-bit values from another register, and writes the final results to the destination register. The instruction can specify a rotation by 0, 8, 16, or 24 bits before extracting the 8-bit values.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 30 29 2 | 28 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18   | 17   | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0_ |
|------------|-------|----|----|----|----|----|----|----|----|------|------|----|----|----|----|----|-----|-----|-----|-----|---|---|---|---|---|---|---|----|
| != 1111    | 0     | 1  | 1  | 0  | 1  | 0  | 0  | 0  |    | != 1 | 1111 |    |    | R  | d  |    | rot | ate | (0) | (0) | 0 | 1 | 1 | 1 |   | R | m |    |
| cond       |       |    |    |    |    |    |    |    |    | F    | ₹n   |    |    |    |    |    |     |     |     |     |   |   |   |   |   |   |   |    |

#### **A1**

```
SXTAB16{<c>}{<q>} {<Rd>,} <Rn>, <Rm> {, ROR #<amount>}

if Rn == '1111' then SEE "SXTB16";
d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm); rotation = <u>UInt</u>(rotate:'000');
if d == 15 || m == 15 then UNPREDICTABLE;
```

### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2    | 1    | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4   | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|------|------|---|----|----|----|----|----|----|---|---|---|-----|-----|-----|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 1 | 0 | 0 | 0 | 1 | 0 |   | != 1 | 1111 |   | 1  | 1  | 1  | 1  |    | R  | d |   | 1 | (0) | rot | ate |   | R | m |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   | R    | n.   |   |    |    |    |    |    |    |   |   |   |     |     |     |   |   |   |   |

### T1

```
SXTAB16{<c>}{<q>} {<Rd>,} <Rn>, <Rm> {, ROR #<amount>}

if Rn == '1111' then SEE "SXTB16";
d = UInt(Rd); n = UInt(Rn); m = UInt(Rm); rotation = UInt(rotate:'000');
if d == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

## **Assembler Symbols**

| <c></c>           | See Standard assembler syntax fields.                                     |
|-------------------|---------------------------------------------------------------------------|
| <q></q>           | See Standard assembler syntax fields.                                     |
| <rd></rd>         | Is the general-purpose destination register, encoded in the "Rd" field.   |
| <rn></rn>         | Is the first general-purpose source register, encoded in the "Rn" field.  |
| <rm></rm>         | Is the second general-purpose source register, encoded in the "Rm" field. |
| <amount></amount> | Is the rotate amount, encoded in "rotate":                                |

| rotate | <amount></amount> |
|--------|-------------------|
| 00     | (omitted)         |
| 01     | 8                 |
| 10     | 16                |
| 11     | 24                |

SXTAB16 Page 497

## Operation

```
if \underline{\text{ConditionPassed}}() then \underline{\text{EncodingSpecificOperations}()}; rotated = \underline{\text{ROR}}(\underline{\mathbb{R}}[m], \text{ rotation}); \underline{\mathbb{R}}[d]<15:0> = \underline{\mathbb{R}}[n]<15:0> + \underline{\text{SignExtend}}(\text{rotated}<7:0>, 16); \underline{\mathbb{R}}[d]<31:16> = \underline{\mathbb{R}}[n]<31:16> + \underline{\text{SignExtend}}(\text{rotated}<23:16>, 16);
```

## **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - $\circ$   $\;$  The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

SXTAB16 Page 498

## **SXTAH**

Signed Extend and Add Halfword extracts a 16-bit value from a register, sign-extends it to 32 bits, adds the result to a value from another register, and writes the final result to the destination register. The instruction can specify a rotation by 0, 8, 16, or 24 bits before extracting the 16-bit value.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18   | 17  | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|------|-----|----|----|----|----|----|-----|-----|-----|-----|---|---|---|---|---|----|---|---|
|    | != 1 | 111 |    | 0  | 1  | 1  | 0  | 1  | 0  | 1  | 1  |    | != 1 | 111 |    |    | R  | d  |    | rot | ate | (0) | (0) | 0 | 1 | 1 | 1 |   | Rı | m |   |
|    | СО   | nd  |    |    |    |    |    |    |    |    |    |    | R    | ln  |    |    |    |    |    |     |     |     |     |   |   |   |   |   |    |   |   |

#### **A**1

```
SXTAH{<c>}{<q>} {<Rd>,} <Rn>, <Rm> {, ROR #<amount>}

if Rn == '1111' then SEE "SXTH";

d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm); rotation = <u>UInt</u>(rotate:'000');

if d == 15 || m == 15 then UNPREDICTABLE;
```

### T1

| 15 | 14 | 1 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2    | 1    | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4   | 3 | 2 | 1 | 0_ |
|----|----|------|----|----|----|---|---|---|---|---|---|---|------|------|---|----|----|----|----|----|----|---|---|---|-----|-----|-----|---|---|---|----|
| 1  | 1  | 1    | 1  | 1  | 0  | 1 | 0 | 0 | 0 | 0 | 0 |   | != 1 | 1111 |   | 1  | 1  | 1  | 1  |    | R  | d |   | 1 | (0) | rot | ate |   | R | m |    |
|    |    |      |    |    |    |   |   |   |   |   |   |   | R    | ₹n   |   |    |    |    |    |    |    |   |   |   |     |     |     |   |   |   |    |

## T1

```
SXTAH{<c>}{<q>} {<Rd>,} <Rn>, <Rm> {, ROR #<amount>}

if Rn == '1111' then SEE "SXTH";

d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm); rotation = <u>UInt</u>(rotate:'000');

if d == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

| <c></c>           | See Standard assembler syntax fields.                                     |
|-------------------|---------------------------------------------------------------------------|
| <q></q>           | See Standard assembler syntax fields.                                     |
| <rd></rd>         | Is the general-purpose destination register, encoded in the "Rd" field.   |
| <rn></rn>         | Is the first general-purpose source register, encoded in the "Rn" field.  |
| <rm></rm>         | Is the second general-purpose source register, encoded in the "Rm" field. |
| <amount></amount> | Is the rotate amount, encoded in "rotate":                                |

| rotate | <amount></amount> |
|--------|-------------------|
| 0.0    | (omitted)         |
| 01     | 8                 |
| 10     | 16                |
| 11     | 24                |
|        |                   |

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    rotated = ROR(R[m], rotation);
    R[d] = R[n] + SignExtend(rotated<15:0>, 32);
```

SXTAH Page 499

## **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

SXTAH Page 500

### **SXTB**

Signed Extend Byte extracts an 8-bit value from a register, sign-extends it to 32 bits, and writes the result to the destination register. The instruction can specify a rotation by 0, 8, 16, or 24 bits before extracting the 8-bit value.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1 and T2).

#### **A1**

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0_ |
|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|---|---|---|---|---|---|---|----|
|    | != 1 | 1111 |    | 0  | 1  | 1  | 0  | 1  | 0  | 1  | 0  | 1  | 1  | 1  | 1  |    | R  | d  |    | rot | ate | (0) | (0) | 0 | 1 | 1 | 1 |   | R | m |    |
|    | CC   | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |   |   |   |   |   |   |   |    |

# **A**1

```
SXTB{<c>}{<q>} {<Rd>,} <Rm> {, ROR #<amount>}

d = <u>UInt</u>(Rd); m = <u>UInt</u>(Rm); rotation = <u>UInt</u>(rotate:'000');
if d == 15 || m == 15 then UNPREDICTABLE;
```

### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3 | 2 | 1  | 0 |
|----|----|----|----|----|----|---|---|---|---|---|----|---|---|----|---|
| 1  | 0  | 1  | 1  | 0  | 0  | 1 | 0 | 0 | 1 |   | Rm |   |   | Rd |   |

#### T1

```
SXTB{<c>}{<q>} {<Rd>,} <Rm>
d = <u>UInt</u>(Rd); m = <u>UInt</u>(Rm); rotation = 0;
```

### **T2**

| _15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4   | 3 | 2  | 1 | 0_ |
|-----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|---|---|---|-----|-----|-----|---|----|---|----|
| 1   | 1  | 1  | 1  | 1  | 0  | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1  | 1  | 1  | 1  |    | R  | d |   | 1 | (0) | rot | ate |   | Rı | m |    |

**T2** 

```
SXTB{<c>}.W {<Rd>,} <Rm> // (<Rd>, <Rm> can be represented in T1)

SXTB{<c>}{<q>} {<Rd>,} <Rm> {, ROR #<amount>}

d = UInt(Rd); m = UInt(Rm); rotation = UInt(rotate:'000');
if d == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

## **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<Rd> Is the general-purpose destination register, encoded in the "Rd" field.
<Rm> Is the general-purpose source register, encoded in the "Rm" field.
<a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:am
```

SXTB Page 501

| rotate | <amount></amount> |
|--------|-------------------|
| 0.0    | (omitted)         |
| 01     | 8                 |
| 10     | 16                |
| 11     | 24                |

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    rotated = ROR(R[m], rotation);
    R[d] = SignExtend(rotated<7:0>, 32);
```

## **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

SXTB Page 502

### SXTB16

Signed Extend Byte 16 extracts two 8-bit values from a register, sign-extends them to 16 bits each, and writes the results to the destination register. The instruction can specify a rotation by 0, 8, 16, or 24 bits before extracting the 8-bit values.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|---|---|---|---|---|---|---|---|
|    | != 1 | 1111 |    | 0  | 1  | 1  | 0  | 1  | 0  | 0  | 0  | 1  | 1  | 1  | 1  |    | R  | d  |    | rot | ate | (0) | (0) | 0 | 1 | 1 | 1 |   | R | m |   |
|    | CC   | ond  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |   |   |   |   |   |   |   |   |

# **A**1

```
SXTB16{<c>}{<q>} {<Rd>,} <Rm> {, ROR #<amount>}

d = <u>UInt</u>(Rd); m = <u>UInt</u>(Rm); rotation = <u>UInt</u>(rotate:'000');
if d == 15 || m == 15 then UNPREDICTABLE;
```

### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4   | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|---|---|---|-----|-----|-----|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1  | 1  | 1  | 1  |    | R  | d |   | 1 | (0) | rot | ate |   | R | m |   |

### **T1**

```
SXTB16{<c>}{<q>} {<Rd>,} <Rm> {, ROR #<amount>}

d = UInt(Rd); m = UInt(Rm); rotation = UInt(rotate:'000');
if d == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<Rd> Is the general-purpose destination register, encoded in the "Rd" field.

<Rm> Is the general-purpose source register, encoded in the "Rm" field.

| rotate | <amount></amount> |
|--------|-------------------|
| 0.0    | (omitted)         |
| 01     | 8                 |
| 10     | 16                |
| 11     | 24                |

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    rotated = ROR(R[m], rotation);
    R[d]<15:0> = SignExtend(rotated<7:0>, 16);
    R[d]<31:16> = SignExtend(rotated<23:16>, 16);
```

SXTB16 Page 503

## **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

SXTB16 Page 504

### **SXTH**

Signed Extend Halfword extracts a 16-bit value from a register, sign-extends it to 32 bits, and writes the result to the destination register. The instruction can specify a rotation by 0, 8, 16, or 24 bits before extracting the 16-bit value.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1 and T2).

#### **A1**

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|---|---|---|---|---|---|---|---|
|    | != : | 1111 |    | 0  | 1  | 1  | 0  | 1  | 0  | 1  | 1  | 1  | 1  | 1  | 1  |    | R  | d  |    | rot | ate | (0) | (0) | 0 | 1 | 1 | 1 |   | R | m |   |
|    | CC   | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |   |   |   |   |   |   |   |   |

#### **A1**

```
SXTH{<c>}{<q>} {<Rd>,} <Rm> {, ROR #<amount>}

d = <u>UInt</u>(Rd); m = <u>UInt</u>(Rm); rotation = <u>UInt</u>(rotate:'000');
if d == 15 || m == 15 then UNPREDICTABLE;
```

### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3 | 2 | 1  | 0 |
|----|----|----|----|----|----|---|---|---|---|---|----|---|---|----|---|
| 1  | 0  | 1  | 1  | 0  | 0  | 1 | 0 | 0 | 0 |   | Rm |   |   | Rd |   |

#### **T1**

```
SXTH{<c>}{<q>} {<Rd>,} <Rm>
d = UInt(Rd); m = UInt(Rm); rotation = 0;
```

### **T2**

| _15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4   | 3 | 2  | 1 | 0_ |
|-----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|---|---|---|-----|-----|-----|---|----|---|----|
| 1   | 1  | 1  | 1  | 1  | 0  | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1  | 1  | 1  | 1  |    | R  | d |   | 1 | (0) | rot | ate |   | Rı | m |    |

### **T2**

```
SXTH{<c>}.W {<Rd>,} <Rm> // (<Rd>, <Rm> can be represented in T1)

SXTH{<c>}{<q>} {<Rd>,} <Rm> {, ROR #<amount>}

d = UInt(Rd); m = UInt(Rm); rotation = UInt(rotate:'000');
if d == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

## **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<Rd> Is the general-purpose destination register, encoded in the "Rd" field.
<Rm> Is the general-purpose source register, encoded in the "Rm" field.
<amount> Is the rotate amount, encoded in "rotate":
```

SXTH Page 505

| rotate | <amount></amount> |
|--------|-------------------|
| 0.0    | (omitted)         |
| 01     | 8                 |
| 10     | 16                |
| 11     | 24                |

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    rotated = ROR(R[m], rotation);
    R[d] = SignExtend(rotated<15:0>, 32);
```

## **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

SXTH Page 506

## TBB, TBH

Table Branch Byte or Halfword causes a PC-relative forward branch using a table of single byte or halfword offsets. A base register provides a pointer to the table, and a second register supplies an index into the table. The branch length is twice the value returned from the table.

#### **T1**

| _15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0_ |
|-----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|-----|-----|-----|-----|-----|-----|-----|-----|---|---|---|---|---|---|---|----|
| 1   | 1  | 1  | 0  | 1  | 0  | 0 | 0 | 1 | 1 | 0 | 1 |   | F | n |   | (1) | (1) | (1) | (1) | (0) | (0) | (0) | (0) | 0 | 0 | 0 | Н |   | R | m |    |

#### Byte (H == 0)

```
TBB{\langle c \rangle}{\langle q \rangle} [\langle Rn \rangle, \langle Rm \rangle] // (Outside or last in IT block)
```

#### Halfword (H == 1)

```
TBH{\langle c \rangle}{\langle q \rangle} [\langle Rn \rangle, \langle Rm \rangle, LSL #1] // (Outside or last in IT block)
n = UInt(Rn); m = UInt(Rm); is tbh = (H == '1');
if m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
if InITBlock() && !LastInITBlock() then UNPREDICTABLE;
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see Architectural Constraints on UNPREDICTABLE behaviors.

## **Assembler Symbols**

See Standard assembler syntax fields. < c>

See Standard assembler syntax fields. q>

<Rn>Is the general-purpose base register holding the address of the table of branch lengths, encoded in the "Rn" field. The PC can be used. If it is, the table immediately follows this instruction.

<Rm>For the byte variant: is the general-purpose index register, encoded in the "Rm" field. This register contains an integer pointing to a single byte in the table. The offset in the table is the value of the index.

> For the halfword variant: is the general-purpose index register, encoded in the "Rm" field. This register contains an integer pointing to a halfword in the table. The offset in the table is twice the value of the index.

### Operation

```
if ConditionPassed() then
     EncodingSpecificOperations();
     if is tbh then
           halfwords = UInt(MemU[R[n]+LSL(R[m],1), 2]);
     else
           halfwords = \underline{\text{UInt}} \left( \underline{\text{MemU}} \left[ \underline{R} [n] + \underline{R} [m], 1 \right] \right);
     BranchWritePC(PC + 2*halfwords, BranchType INDIR);
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

TBB, TBH Page 507

## TEQ (immediate)

Test Equivalence (immediate) performs a bitwise exclusive OR operation on a register value and an immediate value. It updates the condition flags based on the result, and discards the result.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15  | 14  | 13  | 12  | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|----|----|---|---|---|-----|-----|---|---|---|---|---|
|    | != 1 | 111 |    | 0  | 0  | 1  | 1  | 0  | 0  | 1  | 1  |    | R  | n  |    | (0) | (0) | (0) | (0) |    |    |   |   |   | imn | n12 |   |   |   |   |   |
|    | СО   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |    |    |   |   |   |     |     |   |   |   |   |   |

## **A**1

```
TEQ{<c>}{<q>} <Rn>, #<const>

n = <u>UInt</u>(Rn);
(imm32, carry) = <u>A32ExpandImm C</u>(imm12, PSTATE.C);
```

### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13  | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1_ | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|-----|----|----|----|---|---|---|---|---|----|----|---|----|---|
| 1  | 1  | 1  | 1  | 0  | i  | 0 | 0 | 1 | 0 | 0 | 1 |   | R | ≀n |   | 0  | i  | mm: | 3  | 1  | 1  | 1 | 1 |   |   |   | im | m8 |   |    |   |

#### **T1**

```
TEQ{<c>}{<q>} <Rn>, #<const>

n = UInt(Rn);
(imm32, carry) = T32ExpandImm C(i:imm3:imm8, PSTATE.C);
if n == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

## **Assembler Symbols**

See Standard assembler syntax fields.
See Standard assembler syntax fields.
For encoding A1: is the general-purpose source register, encoded in the "Rn" field. The PC can be used, but this is deprecated. For encoding T1: is the general-purpose source register, encoded in the "Rn" field.
For encoding A1: an immediate value. See Modified immediate constants in A32 instructions for the range of values. For encoding T1: an immediate value. See Modified immediate constants in T32 instructions for the range of values.

#### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    result = R[n] EOR imm32;
    PSTATE.N = result<31>;
    PSTATE.Z = IsZeroBit(result);
    PSTATE.C = carry;
    // PSTATE.V unchanged
```

## **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
- The values of the data supplied in any of its registers.
   The values of the NZCV flags.
   The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

## TEQ (register)

Test Equivalence (register) performs a bitwise exclusive OR operation on a register value and an optionally-shifted register value. It updates the condition flags based on the result, and discards the result.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 3 | 1 30 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15  | 14  | 13  | 12  | 11 | 10 | 9  | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|---|---------|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|----|----|----|---|---|-----|-----|---|---|---|---|---|
|   | != 1111 |    | 0  | 0  | 0  | 1  | 0  | 0  | 1  | 1  |    | R  | n. |    | (0) | (0) | (0) | (0) |    | ir | nm | 5 |   | sty | /ре | 0 |   | R | m |   |
|   | cond    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |    |    |    |   |   |     |     |   |   |   |   |   |

## Rotate right with extend (imm5 == 00000 && stype == 11)

```
TEQ{\langle c \rangle}{\langle q \rangle} \langle Rn \rangle, \langle Rm \rangle, RRX
```

### Shift or rotate by value (!(imm5 == 00000 && stype == 11))

```
TEQ{<c>}{<q>} <Rn>, <Rm> {, <shift> #<amount>}

n = UInt(Rn); m = UInt(Rm);
(shift_t, shift_n) = DecodeImmShift(stype, imm5);
```

## **T1**

|   | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15  | 14 | 13  | 12 | 11 | 10 | 9 | 8 | 7  | 6  | 5   | 4   | 3 | 2  | 1 | 0 |
|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|-----|----|-----|----|----|----|---|---|----|----|-----|-----|---|----|---|---|
| Γ | 1  | 1  | 1  | 0  | 1  | 0  | 1 | 0 | 1 | 0 | 0 | 1 |   | F | n |   | (0) | i  | mm: | 3  | 1  | 1  | 1 | 1 | im | m2 | sty | γре |   | Rı | m |   |

## Rotate right with extend (imm3 == 000 && imm2 == 00 && stype == 11)

```
TEQ{\langle c \rangle}{\langle q \rangle} <Rn>, <Rm>, RRX
```

## Shift or rotate by value (!(imm3 == 000 && imm2 == 00 && stype == 11))

```
TEQ{<c>}{<q>} <Rn>, <Rm> {, <shift> #<amount>}

n = <u>UInt(Rn);  m = <u>UInt(Rm);</u>
(shift_t, shift_n) = <u>DecodeImmShift(stype, imm3:imm2);</u>
if n == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13</u>
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

## **Assembler Symbols**

| <c></c>         | See Standard assembler syntax fields.                                                                                                  |
|-----------------|----------------------------------------------------------------------------------------------------------------------------------------|
| <q></q>         | See Standard assembler syntax fields.                                                                                                  |
| <rn></rn>       | For encoding A1: is the first general-purpose source register, encoded in the "Rn" field. The PC can be used, but this is deprecated.  |
|                 | For encoding T1: is the first general-purpose source register, encoded in the "Rn" field.                                              |
| <rm></rm>       | For encoding A1: is the second general-purpose source register, encoded in the "Rm" field. The PC can be used, but this is deprecated. |
|                 | For encoding T1: is the second general-purpose source register, encoded in the "Rm" field.                                             |
| <shift></shift> | Is the type of shift to be applied to the second source register, encoded in "stype":                                                  |

| stype | <shift></shift> |
|-------|-----------------|
| 0.0   | LSL             |
| 01    | LSR             |
| 10    | ASR             |
| 11    | ROR             |

<amount>

For encoding A1: is the shift amount, in the range 1 to 31 (when <shift> = LSL or ROR) or 1 to 32 (when <shift> = LSR or ASR) encoded in the "imm5" field as <amount> modulo 32.

For encoding T1: is the shift amount, in the range 1 to 31 (when <shift> = LSL or ROR) or 1 to 32 (when <shift> = LSR or ASR), encoded in the "imm3:imm2" field as <amount> modulo 32.

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    (shifted, carry) = Shift_C(R[m], shift_t, shift_n, PSTATE.C);
    result = R[n] EOR shifted;
    PSTATE.N = result<31>;
    PSTATE.Z = IsZeroBit(result);
    PSTATE.C = carry;
    // PSTATE.V unchanged
```

## Operational information

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - $\circ~$  The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

Page 511

## TEQ (register-shifted register)

Test Equivalence (register-shifted register) performs a bitwise exclusive OR operation on a register value and a register-shifted register value. It updates the condition flags based on the result, and discards the result.

#### **A1**

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15  | 14  | 13  | 12  | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|----|----|---|---|---|-----|-----|---|---|---|---|---|
|    | != 1 | 1111 |    | 0  | 0  | 0  | 1  | 0  | 0  | 1  | 1  |    | R  | n  |    | (0) | (0) | (0) | (0) |    | R  | s |   | 0 | sty | γре | 1 |   | R | m |   |
|    | CC   | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |    |    |   |   |   |     |     |   |   |   |   |   |

## **A**1

```
TEQ{<c>}{<q>} <Rn>, <Rm>, <type> <Rs>
n = UInt(Rn); m = UInt(Rm); s = UInt(Rs);
shift_t = DecodeRegShift(stype);
if n == 15 || m == 15 || s == 15 then UNPREDICTABLE;
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

## **Assembler Symbols**

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<Rn> Is the first general-purpose source register, encoded in the "Rn" field.

<Rm> Is the second general-purpose source register, encoded in the "Rm" field.

<type> Is the type of shift to be applied to the second source register, encoded in "stype":

| stype | <type></type> |
|-------|---------------|
| 0.0   | LSL           |
| 01    | LSR           |
| 10    | ASR           |
| 11    | ROR           |

Is the third general-purpose source register holding a shift amount in its bottom 8 bits, encoded in the "Rs" field.

### Operation

<Rs>

```
if ConditionPassed() then
    EncodingSpecificOperations();
    shift_n = UInt(R[s]<7:0>);
    (shifted, carry) = Shift_C(R[m], shift_t, shift_n, PSTATE.C);
    result = R[n] EOR shifted;
    PSTATE.N = result<31>;
    PSTATE.Z = IsZeroBit(result);
    PSTATE.C = carry;
    // PSTATE.V unchanged
```

### Operational information

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - · The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00 96, pseudocode r8p5 00bet2 rc5; Build timestamp: 2019-03-28T07:59

| Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-C | onfidential |
|--------------------------------------------------------------------------------------------------|-------------|
|--------------------------------------------------------------------------------------------------|-------------|

## **TSB CSYNC**

Trace Synchronization Barrier. This instruction is a barrier that synchronizes the trace operations of instructions.

If the Self-Hosted Trace Extension is not implemented, this instruction executes as a NOP.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### Α1

## (Armv8.4)

| 31 30 29 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|-----|-----|-----|-----|---|---|---|---|---|---|---|---|
| != 1111     | 0  | 0  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | 0  | 0  | 0  | (1) | (1) | (1) | (1) | (0) | (0) | (0) | (0) | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 |
| cond        |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |     |     |     |     |   |   |   |   |   |   |   |   |

### **A1**

```
TSB{<c>}{<q>} CSYNC

if !HaveSelfHostedTrace() then EndOfInstruction(); // Instruction executes as NOP
if cond != '1110' then UNPREDICTABLE; // ESB must be encoded with AL condition
```

### **CONSTRAINED UNPREDICTABLE behavior**

If cond != '1110', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- · The instruction executes unconditionally.
- The instruction executes conditionally.

## T1 (Armv8.4)

```
    15
    14
    13
    12
    11
    10
    9
    8
    7
    6
    5
    4
    3
    2
    1
    0
    15
    14
    13
    12
    11
    10
    9
    8
    7
    6
    5
    4
    3
    2
    1
    0

    1
    1
    1
    0
    0
    1
    0
    1
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
    0
```

### T1

```
TSB{<c>}{<q>} CSYNC

if !HaveSelfHostedTrace() then EndOfInstruction(); // Instruction executes as NOP
if InITBlock() then UNPREDICTABLE;
```

### **CONSTRAINED UNPREDICTABLE behavior**

If InITBlock (), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- · The instruction executes unconditionally.
- · The instruction executes conditionally.

## **Assembler Symbols**

- <c> See Standard assembler syntax fields.
- <q> See Standard assembler syntax fields.

TSB CSYNC Page 514

## Operation

```
if <u>ConditionPassed()</u> then
    EncodingSpecificOperations();
    TraceSynchronizationBarrier();
```

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

TSB CSYNC Page 515

## TST (immediate)

Test (immediate) performs a bitwise AND operation on a register value and an immediate value. It updates the condition flags based on the result, and discards the result.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15  | 14  | 13  | 12  | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|----|----|---|---|---|-----|-----|---|---|---|---|---|
|    | != 1 | 111 |    | 0  | 0  | 1  | 1  | 0  | 0  | 0  | 1  |    | R  | n  |    | (0) | (0) | (0) | (0) |    |    |   |   |   | imn | n12 |   |   |   |   |   |
|    | СО   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |    |    |   |   |   |     |     |   |   |   |   |   |

## Α1

```
TST{<c>}{<q>} <Rn>, #<const>

n = <u>UInt</u>(Rn);
(imm32, carry) = <u>A32ExpandImm C</u>(imm12, PSTATE.C);
```

### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13  | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|-----|----|----|----|---|---|---|---|---|----|----|---|---|---|
| 1  | 1  | 1  | 1  | 0  | i  | 0 | 0 | 0 | 0 | 0 | 1 |   | R | ≀n |   | 0  | i  | mm: | 3  | 1  | 1  | 1 | 1 |   |   |   | im | m8 |   |   |   |

#### **T1**

```
TST{<c>}{<q>} <Rn>, #<const>

n = UInt(Rn);
(imm32, carry) = T32ExpandImm C(i:imm3:imm8, PSTATE.C);
if n == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

## **Assembler Symbols**

<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<Rn> For encoding A1: is the general-purpose source register, encoded in the "Rn" field. The PC can be used, but this is deprecated. For encoding T1: is the general-purpose source register, encoded in the "Rn" field.
<const> For encoding A1: an immediate value. See Modified immediate constants in A32 instructions for the range of values.
For encoding T1: an immediate value. See Modified immediate constants in T32 instructions for the range of values.

#### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    result = R[n] AND imm32;
    PSTATE.N = result<31>;
    PSTATE.Z = IsZeroBit(result);
    PSTATE.C = carry;
    // PSTATE.V unchanged
```

## **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
- The values of the data supplied in any of its registers.
   The values of the NZCV flags.
   The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

## TST (register)

Test (register) performs a bitwise AND operation on a register value and an optionally-shifted register value. It updates the condition flags based on the result, and discards the result.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1 and T2).

## **A1**

| 3 | 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15  | 14  | 13  | 12  | 11 | 10 | 9  | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|---|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|----|----|----|---|---|-----|-----|---|---|---|---|---|
|   |    | != 1 | 1111 |    | 0  | 0  | 0  | 1  | 0  | 0  | 0  | 1  |    | R  | ln |    | (0) | (0) | (0) | (0) |    | İI | ηm | 5 |   | sty | /ре | 0 |   | R | m |   |
|   |    | СО   | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |    |    |    |   |   |     |     |   |   |   |   |   |

Rotate right with extend (imm5 == 00000 && stype == 11)

```
TST{\langle c \rangle} {\langle q \rangle} \langle Rn \rangle, \langle Rm \rangle, RRX
```

Shift or rotate by value (!(imm5 == 00000 && stype == 11))

```
TST{<c>}{<q>} <Rn>, <Rm> {, <shift> #<amount>}

n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
(shift_t, shift_n) = <u>DecodeImmShift</u>(stype, imm5);
```

### **T1**

| _15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3 | 2 | 1  | 0 |
|-----|----|----|----|----|----|---|---|---|---|---|----|---|---|----|---|
| 0   | 1  | 0  | 0  | 0  | 0  | 1 | 0 | 0 | 0 |   | Rm |   |   | Rn |   |

**T1** 

```
TST{<c>}{<q>} <Rn>, <Rm>

n = UInt(Rn); m = UInt(Rm);
(shift_t, shift_n) = (SRType_LSL, 0);
```

**T2** 

| _1 | 5 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7   | 6  | 5    | 4 | 3 | 2  | 1 | 0 |
|----|---|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|-----|----|----|----|----|----|---|---|-----|----|------|---|---|----|---|---|
|    | 1 | 1  | 1  | 0  | 1  | 0  | 1 | 0 | 0 | 0 | 0 | 1 |   | R | ≀n |   | (0) | i  | mm | 3  | 1  | 1  | 1 | 1 | imı | m2 | styp | е |   | Rı | m |   |

Rotate right with extend (imm3 == 000 && imm2 == 00 && stype == 11)

```
TST{<c>}{<q>} <Rn>, <Rm>, RRX
```

Shift or rotate by value (!(imm3 == 000 && imm2 == 00 && stype == 11))

```
TST{<c>}.W <Rn>, <Rm> // (<Rn>, <Rm> can be represented in T1)

TST{<c>}{<q>} <Rn>, <Rm> {, <shift> #<amount>}

n = UInt(Rn); m = UInt(Rm);
(shift_t, shift_n) = DecodeImmShift(stype, imm3:imm2);
if n == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

## **Assembler Symbols**

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields

<Rn> For encoding A1: is the first general-purpose source register, encoded in the "Rn" field. The PC can be used, but this is

deprecated.

For encoding T1 and T2: is the first general-purpose source register, encoded in the "Rn" field.

<Rm> For encoding A1: is the second general-purpose source register, encoded in the "Rm" field. The PC can be used, but this is

deprecated.

For encoding T1 and T2: is the second general-purpose source register, encoded in the "Rm" field.

<shift> Is the type of shift to be applied to the second source register, encoded in "stype":

| stype | <shift></shift> |
|-------|-----------------|
| 00    | LSL             |
| 01    | LSR             |
| 10    | ASR             |
| 11    | ROR             |

<amount>

For encoding A1: is the shift amount, in the range 1 to 31 (when <shift> = LSL or ROR) or 1 to 32 (when <shift> = LSR or ASR) encoded in the "imm5" field as <amount> modulo 32.

For encoding T2: is the shift amount, in the range 1 to 31 (when <shift> = LSL or ROR) or 1 to 32 (when <shift> = LSR or ASR), encoded in the "imm3:imm2" field as <amount> modulo 32.

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    (shifted, carry) = Shift C(R[m], shift_t, shift_n, PSTATE.C);
    result = R[n] AND shifted;
    PSTATE.N = result<31>;
    PSTATE.Z = IsZeroBit (result);
    PSTATE.C = carry;
    // PSTATE.V unchanged
```

## **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - $\circ$   $\;$  The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $In ternal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ time stamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

## TST (register-shifted register)

Test (register-shifted register) performs a bitwise AND operation on a register value and a register-shifted register value. It updates the condition flags based on the result, and discards the result.

#### **A1**

| 3 | 1 | 30  | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15  | 14  | 13  | 12  | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|---|---|-----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|----|----|---|---|---|-----|-----|---|---|---|---|---|
|   | ! | = 1 | 111 |    | 0  | 0  | 0  | 1  | 0  | 0  | 0  | 1  |    | R  | n  |    | (0) | (0) | (0) | (0) |    | R  | s |   | 0 | sty | γре | 1 |   | R | m |   |
|   |   | CO  | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |    |    |   |   |   |     |     |   |   |   |   |   |

#### **A1**

```
TST{<c>}{<q>} <Rn>, <Rm>, <type> <Rs>
n = UInt(Rn); m = UInt(Rm); s = UInt(Rs);
shift_t = DecodeRegShift(stype);
if n == 15 || m == 15 || s == 15 then UNPREDICTABLE;
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

## **Assembler Symbols**

| <c></c> | Saa  | Standard | accomblar | svntax fields. |
|---------|------|----------|-----------|----------------|
| \C /    | 1700 | nunuana  | assembler | SVIIIUX HEIUS. |

<q> See Standard assembler syntax fields.

<Rn> Is the first general-purpose source register, encoded in the "Rn" field.

<Rm> Is the second general-purpose source register, encoded in the "Rm" field.

<type> Is the type of shift to be applied to the second source register, encoded in "stype":

| stype | <type></type> |
|-------|---------------|
| 0.0   | LSL           |
| 01    | LSR           |
| 10    | ASR           |
| 11    | ROR           |

<Rs> Is the third general-purpose source register holding a shift amount in its bottom 8 bits, encoded in the "Rs" field.

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    shift_n = UInt(R[s]<7:0>);
    (shifted, carry) = Shift_C(R[m], shift_t, shift_n, PSTATE.C);
    result = R[n] AND shifted;
    PSTATE.N = result<31>;
    PSTATE.Z = IsZeroBit(result);
    PSTATE.C = carry;
    // PSTATE.V unchanged
```

### Operational information

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - · The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00 96, pseudocode r8p5 00bet2 rc5; Build timestamp: 2019-03-28T07:59

| Copyright © 2010-2019 Arm Limited or its affiliates | All rights reserved. | This document is Non-Confidential. |
|-----------------------------------------------------|----------------------|------------------------------------|
|                                                     |                      |                                    |

#### UADD16

Unsigned Add 16 performs two 16-bit unsigned integer additions, and writes the results to the destination register. It sets *PSTATE*.GE according to the results of the additions.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|---|---|---|---|---|---|---|---|
|    | != 1 | 111 |    | 0  | 1  | 1  | 0  | 0  | 1  | 0  | 1  |    | R  | n  |    |    | R  | d  |    | (1) | (1) | (1) | (1) | 0 | 0 | 0 | 1 |   | R | m |   |
|    | СО   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |   |   |   |   |   |   |   |   |

## Α1

```
UADD16{<c>}{<q>} {<Rd>,} <Rn>, <Rm>

d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE;
```

### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 1 | 0 | 1 | 0 | 0 | 1 |   | F | ≀n |   | 1  | 1  | 1  | 1  |    | R  | d |   | 0 | 1 | 0 | 0 |   | R | m |   |

#### **T1**

```
UADD16{<c>}{<q>} {<Rd>,} <Rn>, <Rm>

d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<Rd> Is the general-purpose destination register, encoded in the "Rd" field.
<Rn> Is the first general-purpose source register, encoded in the "Rn" field.
<Rm> Is the second general-purpose source register, encoded in the "Rm" field.
```

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    sum1 = UInt(R[n]<15:0>) + UInt(R[m]<15:0>);
    sum2 = UInt(R[n]<31:16>) + UInt(R[m]<31:16>);
    R[d]<15:0> = sum1<15:0>;
    R[d]<31:16> = sum2<15:0>;
    PSTATE.GE<1:0> = if sum1 >= 0x10000 then '11' else '00';
    PSTATE.GE<3:2> = if sum2 >= 0x10000 then '11' else '00';
```

## **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.

UADD16 Page 522

- $\circ~$  The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

UADD16 Page 523

#### **UADD8**

Unsigned Add 8 performs four unsigned 8-bit integer additions, and writes the results to the destination register. It sets *PSTATE*.GE according to the results of the additions.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|---|---|---|---|---|---|---|---|
|    | != 1 | 111 |    | 0  | 1  | 1  | 0  | 0  | 1  | 0  | 1  |    | R  | n  |    |    | R  | d  |    | (1) | (1) | (1) | (1) | 1 | 0 | 0 | 1 |   | R | m |   |
|    | СО   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |   |   |   |   |   |   |   |   |

## Α1

### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 1 | 0 | 1 | 0 | 0 | 0 |   | F | ₹n |   | 1  | 1  | 1  | 1  |    | R  | d |   | 0 | 1 | 0 | 0 |   | R | m |   |

#### **T1**

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<Rd> Is the general-purpose destination register, encoded in the "Rd" field.
<Rn> Is the first general-purpose source register, encoded in the "Rn" field.
<Rm> Is the second general-purpose source register, encoded in the "Rm" field.
```

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    sum1 = UInt(R[n]<7:0>) + UInt(R[m]<7:0>);
    sum2 = UInt(R[n]<15:8>) + UInt(R[m]<15:8>);
    sum3 = UInt(R[n]<23:16>) + UInt(R[m]<23:16>);
    sum4 = UInt(R[n]<31:24>) + UInt(R[m]<31:24>);
    R[d]<7:0> = sum1<7:0>;
    R[d]<15:8> = sum2<7:0>;
    R[d]<23:16> = sum3<7:0>;
    R[d]<31:24> = sum4<7:0>;
    PSTATE.GE<0> = if sum1 >= 0x100 then '1' else '0';
    PSTATE.GE<1> = if sum2 >= 0x100 then '1' else '0';
    PSTATE.GE<2> = if sum3 >= 0x100 then '1' else '0';
    PSTATE.GE<3> = if sum4 >= 0x100 then '1' else '0';
```

UADD8 Page 524

## **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

UADD8 Page 525

## **UASX**

Unsigned Add and Subtract with Exchange exchanges the two halfwords of the second operand, performs one unsigned 16-bit integer addition and one unsigned 16-bit subtraction, and writes the results to the destination register. It sets *PSTATE*.GE according to the results.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

### **A1**

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|---|---|---|---|---|---|---|---|
|    | != 1 | 1111 |    | 0  | 1  | 1  | 0  | 0  | 1  | 0  | 1  |    | R  | 'n |    |    | R  | d  |    | (1) | (1) | (1) | (1) | 0 | 0 | 1 | 1 |   | R | m |   |
|    | CC   | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |   |   |   | - |   |   |   |   |

# **A**1

```
UASX{<c>}{<q>} {<Rd>,} <Rm>
d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE;
```

### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 1 | 0 | 1 | 0 | 1 | 0 |   | F | ₹n |   | 1  | 1  | 1  | 1  |    | R  | d |   | 0 | 1 | 0 | 0 |   | R | m |   |

#### **T1**

```
UASX{<c>}{<q>} {<Rd>,} <Rn>, <Rm>
d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<Rd> Is the general-purpose destination register, encoded in the "Rd" field.
<Rn> Is the first general-purpose source register, encoded in the "Rn" field.
<Rm> Is the second general-purpose source register, encoded in the "Rm" field.
```

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    diff = UInt(R[n]<15:0>) - UInt(R[m]<31:16>);
    sum = UInt(R[n]<31:16>) + UInt(R[m]<15:0>);
    R[d]<15:0> = diff<15:0>;
    R[d]<31:16> = sum<15:0>;
    PSTATE.GE<1:0> = if diff >= 0 then '11' else '00';
    PSTATE.GE<3:2> = if sum >= 0x10000 then '11' else '00';
```

### **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.

UASX Page 526

- $\circ~$  The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

UASX Page 527

### **UBFX**

Unsigned Bit Field Extract extracts any number of adjacent bits at any position from a register, zero-extends them to 32 bits, and writes the result to the destination register.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18   | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|------|----|----|----|----|----|----|----|----|-----|---|---|---|---|---|---|---|---|---|
|    | != 1 | 111 |    | 0  | 1  | 1  | 1  | 1  | 1  | 1  |    | wi | dthr | n1 |    |    | R  | .d |    |    |    | Isb |   |   | 1 | 0 | 1 |   | R | n |   |
|    | СО   | nd  |    |    |    |    |    |    |    |    |    |    |      |    |    |    |    |    |    |    |    |     |   |   |   |   |   |   |   |   |   |

## Α1

```
UBFX{<c>}{<q>} <Rd>, <Rn>, #<lsb>, #<width>

d = UInt(Rd); n = UInt(Rn);
lsbit = UInt(lsb); widthminus1 = UInt(widthm1);
if d == 15 || n == 15 then UNPREDICTABLE;
```

#### T1

| 15 | 14 | 13 | 12 | 11 | 10  | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13  | 12 | 11 | 10 | 9 | 8 | 7  | 6  | 5   | 4 | 3  | 2    | 1  | 0 |
|----|----|----|----|----|-----|---|---|---|---|---|---|---|---|---|---|----|----|-----|----|----|----|---|---|----|----|-----|---|----|------|----|---|
| 1  | 1  | 1  | 1  | 0  | (0) | 1 | 1 | 1 | 1 | 0 | 0 |   | R | n |   | 0  | i  | mm: | 3  |    | R  | d |   | im | m2 | (0) |   | Wi | dthr | n1 |   |

### T1

```
UBFX{<c>}{<q>} <Rd>, <Rn>, #<lsb>, #<width>

d = UInt(Rd); n = UInt(Rn);
lsbit = UInt(imm3:imm2); widthminus1 = UInt(widthm1);
if d == 15 || n == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

## **Assembler Symbols**

```
See Standard assembler syntax fields.
See Standard assembler syntax fields.
Rd> Is the general-purpose destination register, encoded in the "Rd" field.
Rn> Is the general-purpose source register, encoded in the "Rn" field.
For encoding A1: is the bit number of the least significant bit in the field, in the range 0 to 31, encoded in the "Isb" field.
For encoding T1: is the bit number of the least significant bit in the field, in the range 0 to 31, encoded in the "imm3:imm2" field.
See Standard assembler syntax fields.
Rd>
Is the general-purpose destination register, encoded in the "Rd" field.
For encoding A1: is the bit number of the least significant bit in the field, in the range 0 to 31, encoded in the "imm3:imm2" field.
See Standard assembler syntax fields.
```

### Operation

UBFX Page 528

## **CONSTRAINED UNPREDICTABLE behavior**

If msbit > 31, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The value in the destination register is UNKNOWN.

## **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

UBFX Page 529

## **UDF**

Permanently Undefined generates an Undefined Instruction exception.

The encodings for UDF used in this section are defined as permanently UNDEFINED in the Armv8-A architecture. However:

- With the T32 instruction set, Arm deprecates using the UDF instruction in an IT block.
- In the A32 instruction set, UDF is not conditional.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$  and  $\underline{T2}$ ).

### **A1**

| 31 | 30      | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14  | 13  | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2   | 1  | 0 |
|----|---------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|---|---|---|---|---|---|---|-----|----|---|
| 1  | 1       | 1  | 0  | 0  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |    |    |    |    |    | imr | n12 |    |    |    |   |   | 1 | 1 | 1 | 1 |   | imr | n4 |   |
|    | <u></u> | nd |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |    |    |    |   |   |   |   |   |   |   |     |    |   |

# **A**1

```
UDF{<c>}{<q>} {#}<imm>
imm32 = ZeroExtend(imm12:imm4, 32);
// imm32 is for assembly and disassembly only, and is ignored by hardware.
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|----|----|---|---|---|
| 1  | 1  | 0  | 1  | 1  | 1  | 1 | 0 |   |   |   | im | m8 |   |   |   |

#### T1

```
UDF{<c>}{<q>} {#}<imm>
imm32 = ZeroExtend(imm8, 32);
// imm32 is for assembly and disassembly only, and is ignored by hardware.
```

### **T2**

| _15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2   | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|-----|----|----|----|----|----|---|---|---|---|---|---|---|-----|----|---|----|----|----|----|----|----|---|---|---|-----|-----|---|---|---|---|---|
| 1   | 1  | 1  | 1  | 0  | 1  | 1 | 1 | 1 | 1 | 1 | 1 |   | imı | m4 |   | 1  | 0  | 1  | 0  |    |    |   |   |   | imn | n12 |   |   |   |   |   |

## **T2**

```
UDF{<c>}.W {#}<imm> // (<imm> can be represented in T1)

UDF{<c>}{<q>} {#}<imm>

imm32 = ZeroExtend(imm4:imm12, 32);

// imm32 is for assembly and disassembly only, and is ignored by hardware.
```

### Assembler Symbols

<imm>

<c> For encoding A1: see Standard assembler syntax fields. <c> must be AL or omitted.

For encoding T1 and T2: see Standard assembler syntax fields. Arm deprecates using any <c> value other than AL.

<q> See Standard assembler syntax fields.

For encoding A1: is a 16-bit unsigned immediate, in the range 0 to 65535, encoded in the "imm12:imm4" field. The PE ignores the value of this constant.

For encoding T1: is a 8-bit unsigned immediate, in the range 0 to 255, encoded in the "imm8" field. The PE ignores the value of this constant.

UDF Page 530

For encoding T2: is a 16-bit unsigned immediate, in the range 0 to 65535, encoded in the "imm4:imm12" field. The PE ignores the value of this constant.

## Operation

if ConditionPassed() then
 EncodingSpecificOperations();
 UNDEFINED;

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

UDF Page 531

### **UDIV**

Unsigned Divide divides a 32-bit unsigned integer register value by a 32-bit unsigned integer register value, and writes the result to the destination register. The condition flags are not affected.

See *Divide instructions* for more information about this instruction.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

### **A1**

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15  | 14  | 13  | 12  | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|----|----|---|---|---|---|---|---|---|---|---|---|
|    | != 1 | 1111 |    | 0  | 1  | 1  | 1  | 0  | 0  | 1  | 1  |    | R  | ld |    | (1) | (1) | (1) | (1) |    | R  | m |   | 0 | 0 | 0 | 1 |   | R | n |   |
|    | CO   | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |     | R   | ≀a  |     |    |    |   |   |   |   |   |   |   |   |   |   |

#### Α1

```
UDIV{<c>}{<q>} {<Rd>,} <Rn>, <Rm>

d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm); a = <u>UInt</u>(Ra);
if d == 15 || n == 15 || a != 15 then UNPREDICTABLE;
```

### **CONSTRAINED UNPREDICTABLE behavior**

If Ra != '1111', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- · The instruction executes as described, with no change to its behavior and no additional side effects.
- The instruction performs a divide and the register specified by Ra becomes UNKNOWN.

## **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15  | 14  | 13  | 12  | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|-----|-----|-----|-----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 1 | 1 | 1 | 0 | 1 | 1 |   | F | ≀n |   | (1) | (1) | (1) | (1) |    | R  | d |   | 1 | 1 | 1 | 1 |   | R | m |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   |   |    |   |     | R   | ?a  |     |    |    |   |   |   |   |   |   |   |   |   |   |

### **T1**

```
UDIV{<c>}{<q>} {<Rd>,} <Rn>, <Rm>
d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm); a = <u>UInt</u>(Ra);
if d == 15 || n == 15 || m == 15 || a != 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

## **CONSTRAINED UNPREDICTABLE behavior**

If Ra != '1111', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction executes as described, with no change to its behavior and no additional side effects.
- The instruction performs a divide and the register specified by Ra becomes UNKNOWN.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

- <c> See Standard assembler syntax fields
- <q> See Standard assembler syntax fields.

UDIV Page 532

<Rd> Is the general-purpose destination register, encoded in the "Rd" field.
<Rn> Is the first general-purpose source register holding the dividend, encoded in the "Rn" field.
<Rm> Is the second general-purpose source register holding the divisor, encoded in the "Rm" field.

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    if UInt(R[m]) == 0 then
        result = 0;
    else
        result = RoundTowardsZero(Real(UInt(R[n])) / Real(UInt(R[m])));
    R[d] = result<31:0>;
```

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

UDIV Page 533

## **UHADD16**

Unsigned Halving Add 16 performs two unsigned 16-bit integer additions, halves the results, and writes the results to the destination register.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

|         | 31 | 30 | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15  | 14 | 13  | 12  | 11  | 10  | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---------|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|-----|-----|-----|-----|---|---|---|---|---|---|---|---|---|---|
| != 1111 |    |    | 0   | 1  | 1  | 0  | 0  | 1  | 1  | 1  |    | R  | 'n |    |    | R  | ld. |    | (1) | (1) | (1) | (1) | 0 | 0 | 0 | 1 |   | R | m |   |   |   |
|         |    | C  | ond |    |    |    |    |    |    |    |    |    |    |    |    |    |     |    |     |     |     |     |   |   |   |   |   |   |   |   |   |   |

## Α1

```
UHADD16{<c>}{<q>} {<Rd>,} <Rn>, <Rm>
d = UInt(Rd); n = UInt(Rn); m = UInt(Rm);
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE;
```

### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 1 | 0 | 1 | 0 | 0 | 1 |   | R | 'n |   | 1  | 1  | 1  | 1  |    | R  | d |   | 0 | 1 | 1 | 0 |   | Rı | m |   |

#### T1

```
UHADD16{<c>}{<q>} {<Rd>,} <Rn>, <Rm>
d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

## **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<Rd> Is the general-purpose destination register, encoded in the "Rd" field.
<Rn> Is the first general-purpose source register, encoded in the "Rn" field.
<Rm> Is the second general-purpose source register, encoded in the "Rm" field.
```

### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    sum1 = UInt(R[n]<15:0>) + UInt(R[m]<15:0>);
    sum2 = UInt(R[n]<31:16>) + UInt(R[m]<31:16>);
    R[d]<15:0> = sum1<16:1>;
    R[d]<31:16> = sum2<16:1>;
```

## Operational information

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.

UHADD16 Page 534

 $\circ~$  The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5 ; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

UHADD16 Page 535

### **UHADD8**

Unsigned Halving Add 8 performs four unsigned 8-bit integer additions, halves the results, and writes the results to the destination register.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

|         | 31 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|---------|-------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|---|---|---|---|---|----|---|---|
| != 1111 |       |    |    | 0  | 1  | 1  | 0  | 0  | 1  | 1  | 1  |    | R  | 'n |    |    | R  | ld |    | (1) | (1) | (1) | (1) | 1 | 0 | 0 | 1 |   | Rı | n |   |
|         | СО    | nd |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |   |   |   |   |   |    |   |   |

## Α1

```
UHADD8{<c>}{<q>} {<Rd>,} <Rn>, <Rm>

d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE;
```

## **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 1 | 0 | 1 | 0 | 0 | 0 |   | F | ≀n |   | 1  | 1  | 1  | 1  |    | R  | d |   | 0 | 1 | 1 | 0 |   | Rı | m |   |

### **T1**

```
UHADD8{<c>}{<q>} {<Rd>,} <Rn>, <Rm>

d = <u>UInt(Rd);</u> n = <u>UInt(Rn);</u> m = <u>UInt(Rm);</u>
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

## **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<Rd> Is the general-purpose destination register, encoded in the "Rd" field.
<Rn> Is the first general-purpose source register, encoded in the "Rn" field.
<Rm> Is the second general-purpose source register, encoded in the "Rm" field.
```

### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    sum1 = UInt(R[n]<7:0>) + UInt(R[m]<7:0>);
    sum2 = UInt(R[n]<15:8>) + UInt(R[m]<15:8>);
    sum3 = UInt(R[n]<23:16>) + UInt(R[m]<23:16>);
    sum4 = UInt(R[n]<31:24>) + UInt(R[m]<31:24>);
    R[d]<7:0> = sum1<8:1>;
    R[d]<15:8> = sum2<8:1>;
    R[d]<23:16> = sum3<8:1>;
    R[d]<31:24> = sum4<8:1>;
```

## Operational information

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

• The execution time of this instruction is independent of:

UHADD8 Page 536

- $\circ$   $\;$  The values of the data supplied in any of its registers.
- The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:

   The values of the data supplied in any of its registers.
   The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

UHADD8 Page 537

#### **UHASX**

Unsigned Halving Add and Subtract with Exchange exchanges the two halfwords of the second operand, performs one unsigned 16-bit integer addition and one unsigned 16-bit subtraction, halves the results, and writes the results to the destination register.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|---|---|---|---|---|---|---|---|
|    | != 1 | 111 |    | 0  | 1  | 1  | 0  | 0  | 1  | 1  | 1  |    | R  | n  |    |    | R  | d  |    | (1) | (1) | (1) | (1) | 0 | 0 | 1 | 1 |   | R | m |   |
|    | СО   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |   |   |   |   |   |   |   |   |

## Α1

```
UHASX{<c>}{<q>} {<Rd>,} <Rn>, <Rm>
d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE;
```

### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 1 | 0 | 1 | 0 | 1 | 0 |   | F | ≀n |   | 1  | 1  | 1  | 1  |    | R  | d |   | 0 | 1 | 1 | 0 |   | R | m |   |

#### T1

```
UHASX{<c>}{<q>} {<Rd>,} <Rn>, <Rm>
d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<Rd> Is the general-purpose destination register, encoded in the "Rd" field.
<Rn> Is the first general-purpose source register, encoded in the "Rn" field.
<Rm> Is the second general-purpose source register, encoded in the "Rm" field.
```

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    diff = UInt(R[n]<15:0>) - UInt(R[m]<31:16>);
    sum = UInt(R[n]<31:16>) + UInt(R[m]<15:0>);
    R[d]<15:0> = diff<16:1>;
    R[d]<31:16> = sum<16:1>;
```

## **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:

UHASX Page 538

- $\circ$   $\;$  The values of the data supplied in any of its registers.
- The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

UHASX Page 539

#### **UHSAX**

Unsigned Halving Subtract and Add with Exchange exchanges the two halfwords of the second operand, performs one unsigned 16-bit integer subtraction and one unsigned 16-bit addition, halves the results, and writes the results to the destination register.

It has encodings from the following instruction sets: A32 (  $\underline{A1}$  ) and T32 (  $\underline{T1}$  ) .

## Α1

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|---|---|---|---|---|---|---|---|
|    | != 1 | 111 |    | 0  | 1  | 1  | 0  | 0  | 1  | 1  | 1  |    | R  | n. |    |    | R  | d  |    | (1) | (1) | (1) | (1) | 0 | 1 | 0 | 1 |   | R | m |   |
|    | СО   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |   |   |   |   |   |   |   |   |

# Α1

```
UHSAX{<c>}{<q>} {<Rd>,} <Rm>
d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE;
```

#### **T1**

| 15 | 5 1 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0_ |
|----|-----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|----|
| 1  | •   | 1  | 1  | 1  | 1  | 0  | 1 | 0 | 1 | 1 | 1 | 0 |   | R | n |   | 1  | 1  | 1  | 1  |    | R  | d |   | 0 | 1 | 1 | 0 |   | R | m |    |

#### **T1**

```
UHSAX{<c>}{<q>} {<Rd>,} <Rn>, <Rm>
d = <u>UInt(Rd);</u> n = <u>UInt(Rn);</u> m = <u>UInt(Rm);</u>
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

#### **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<Rd> Is the general-purpose destination register, encoded in the "Rd" field.
<Rn> Is the first general-purpose source register, encoded in the "Rn" field.
<Rm> Is the second general-purpose source register, encoded in the "Rm" field.
```

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    sum = UInt(R[n]<15:0>) + UInt(R[m]<31:16>);
    diff = UInt(R[n]<31:16>) - UInt(R[m]<15:0>);
    R[d]<15:0> = sum<16:1>;
    R[d]<31:16> = diff<16:1>;
```

## **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - $\circ~$  The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:

UHSAX Page 540

- $\circ$   $\;$  The values of the data supplied in any of its registers.
- The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

UHSAX Page 541

## **UHSUB16**

Unsigned Halving Subtract 16 performs two unsigned 16-bit integer subtractions, halves the results, and writes the results to the destination register.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|---|---|---|---|---|---|---|---|
|    | != 1 | 1111 |    | 0  | 1  | 1  | 0  | 0  | 1  | 1  | 1  |    | R  | n  |    |    | R  | d  |    | (1) | (1) | (1) | (1) | 0 | 1 | 1 | 1 |   | R | m |   |
|    | CC   | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |   |   |   |   |   |   |   |   |

## Α1

```
UHSUB16{<c>}{<q>} {<Rd>,} <Rn>, <Rm>

d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE;
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 1 | 0 | 1 | 1 | 0 | 1 |   | R | ≀n |   | 1  | 1  | 1  | 1  |    | Ro | d |   | 0 | 1 | 1 | 0 |   | Rı | m |   |

#### **T1**

```
UHSUB16{<c>}{<q>} {<Rd>,} <Rn>, <Rm>

d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

# **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<Rd> Is the general-purpose destination register, encoded in the "Rd" field.
<Rn> Is the first general-purpose source register, encoded in the "Rn" field.
<Rm> Is the second general-purpose source register, encoded in the "Rm" field.
```

#### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    diff1 = UInt(R[n]<15:0>) - UInt(R[m]<15:0>);
    diff2 = UInt(R[n]<31:16>) - UInt(R[m]<31:16>);
    R[d]<15:0> = diff1<16:1>;
    R[d]<31:16> = diff2<16:1>;
```

#### **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.

UHSUB16 Page 542

 $\circ~$  The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5 ; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

UHSUB16 Page 543

#### **UHSUB8**

Unsigned Halving Subtract 8 performs four unsigned 8-bit integer subtractions, halves the results, and writes the results to the destination register.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|---|---|---|---|---|----|---|---|
|    | != 1 | 111 |    | 0  | 1  | 1  | 0  | 0  | 1  | 1  | 1  |    | R  | n  |    |    | R  | ld |    | (1) | (1) | (1) | (1) | 1 | 1 | 1 | 1 |   | Rı | n |   |
|    | CO   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |   |   |   |   |   |    |   |   |

## Α1

```
UHSUB8{<c>}{<q>} {<Rd>,} <Rn>, <Rm>

d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE;
```

## T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 1 | 0 | 1 | 1 | 0 | 0 |   | R | n |   | 1  | 1  | 1  | 1  |    | Rd | d |   | 0 | 1 | 1 | 0 |   | Rı | m |   |

#### T1

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

# **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<Rd> Is the general-purpose destination register, encoded in the "Rd" field.
<Rn> Is the first general-purpose source register, encoded in the "Rn" field.
<Rm> Is the second general-purpose source register, encoded in the "Rm" field.
```

#### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    diff1 = UInt(R[n]<7:0>) - UInt(R[m]<7:0>);
    diff2 = UInt(R[n]<15:8>) - UInt(R[m]<15:8>);
    diff3 = UInt(R[n]<23:16>) - UInt(R[m]<23:16>);
    diff4 = UInt(R[n]<31:24>) - UInt(R[m]<31:24>);
    R[d]<7:0> = diff1<8:1>;
    R[d]<15:8> = diff2<8:1>;
    R[d]<23:16> = diff3<8:1>;
    R[d]<31:24> = diff4<8:1>;
```

## **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

• The execution time of this instruction is independent of:

UHSUB8 Page 544

- $\circ$   $\;$  The values of the data supplied in any of its registers.
- The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:

   The values of the data supplied in any of its registers.
   The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

UHSUB8 Page 545

#### **UMAAL**

Unsigned Multiply Accumulate Accumulate Long multiplies two unsigned 32-bit values to produce a 64-bit value, adds two unsigned 32-bit values, and writes the 64-bit result to two registers.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17  | 16 | 15 | 14 | 13  | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|------|------|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|-----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|    | != 1 | 1111 |    | 0  | 0  | 0  | 0  | 0  | 1  | 0  | 0  |    | Ro | iHi |    |    | Ro | lLo |    |    | R  | m |   | 1 | 0 | 0 | 1 |   | F | n |   |
|    | СО   | nd   |    |    |    |    |    |    |    |    |    |    |    |     |    |    |    |     |    |    |    |   |   |   |   |   |   |   |   |   |   |

**A1** 

```
UMAAL{<c>}{<q>} <RdLo>, <RdHi>, <Rn>, <Rm>

dLo = UInt(RdLo); dHi = UInt(RdHi); n = UInt(Rn); m = UInt(Rm);
if dLo == 15 || dHi == 15 || n == 15 || m == 15 then UNPREDICTABLE;
if dHi == dLo then UNPREDICTABLE;
```

## **CONSTRAINED UNPREDICTABLE behavior**

If dHi == dLo, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The value in the destination register is UNKNOWN.

#### **T1**

| _15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0_ |
|-----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|-----|---|---|---|---|---|---|----|---|----|
| 1   | 1  | 1  | 1  | 1  | 0  | 1 | 1 | 1 | 1 | 1 | 0 |   | R | 'n |   |    | Rd | Lo |    |    | Ro | lHi |   | 0 | 1 | 1 | 0 |   | Rı | m |    |

## T1

```
UMAAL{<c>}{<q>} <RdLo>, <RdHi>, <Rn>, <Rm>

dLo = UInt(RdLo); dHi = UInt(RdHi); n = UInt(Rn); m = UInt(Rm);
if dLo == 15 || dHi == 15 || n == 15 || m == 15 then UNPREDICTABLE;
// Armv8-A removes UNPREDICTABLE for R13
if dHi == dLo then UNPREDICTABLE;
```

# **CONSTRAINED UNPREDICTABLE behavior**

If dHi == dLo, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The value in the destination register is UNKNOWN.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

#### **Assembler Symbols**

<c> See Standard assembler syntax fields

<q> See Standard assembler syntax fields.

UMAAL Page 546

| <rdlo></rdlo> | Is the general-purpose source register holding the first addend and the destination register for the lower 32 bits of the result, encoded in the "RdLo" field.  |
|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <rdhi></rdhi> | Is the general-purpose source register holding the second addend and the destination register for the upper 32 bits of the result, encoded in the "RdHi" field. |
| <rn></rn>     | Is the first general-purpose source register holding the multiplicand, encoded in the "Rn" field.                                                               |
| <rm></rm>     | Is the second general-purpose source register holding the multiplier, encoded in the "Rm" field.                                                                |

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    result = UInt(R[n]) * UInt(R[m]) + UInt(R[dHi]) + UInt(R[dLo]);
    R[dHi] = result<63:32>;
    R[dLo] = result<31:0>;
```

# **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - $\circ~$  The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

UMAAL Page 547

# **UMLAL, UMLALS**

Unsigned Multiply Accumulate Long multiplies two unsigned 32-bit values to produce a 64-bit value, and accumulates this with a 64-bit value. In A32 instructions, the condition flags can optionally be updated based on the result. Use of this option adversely affects performance on many implementations.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17  | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|    | != 1 | 111 |    | 0  | 0  | 0  | 0  | 1  | 0  | 1  | S  |    | Ro | iHi |    |    | Rd | Lo |    |    | R  | m |   | 1 | 0 | 0 | 1 |   | R | n |   |
|    | CO   | nd  |    |    |    |    |    |    |    |    |    |    |    |     |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

## Flag setting (S == 1)

```
UMLALS{<c>}{<q>} <RdLo>, <RdHi>, <Rn>, <Rm>
```

#### Not flag setting (S == 0)

```
UMLAL{<c>}{<q>} <RdLo>, <RdHi>, <Rn>, <Rm>
dLo = UInt(RdLo); dHi = UInt(RdHi); n = UInt(Rn); m = UInt(Rm); setflags = (S == '1');
if dLo == 15 || dHi == 15 || n == 15 || m == 15 then UNPREDICTABLE;
if dHi == dLo then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If dHi == dLo, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The value in the destination register is UNKNOWN.

## **T1**

| _15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13  | 12 | 11 | 10 | 9   | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0_ |
|-----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|-----|----|----|----|-----|---|---|---|---|---|---|----|---|----|
| 1   | 1  | 1  | 1  | 1  | 0  | 1 | 1 | 1 | 1 | 1 | 0 |   | R | ln |   |    | Ro | lLo |    |    | Rd | lHi |   | 0 | 0 | 0 | 0 |   | Rı | m |    |

# T1

```
UMLAL{<c>}{<q>} <RdLo>, <RdHi>, <Rn>, <Rm>
dLo = UInt(RdLo); dHi = UInt(RdHi); n = UInt(Rn); m = UInt(Rm); setflags = FALSE;
if dLo == 15 || dHi == 15 || n == 15 || m == 15 then UNPREDICTABLE;
// Armv8-A removes UNPREDICTABLE for R13
if dHi == dLo then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If dHi == dLo, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The value in the destination register is UNKNOWN.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

## **Assembler Symbols**

| <c></c>       | See Standard assembler syntax fields.                                                                                                                                          |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <q></q>       | See Standard assembler syntax fields.                                                                                                                                          |
| <rdlo></rdlo> | Is the general-purpose source register holding the lower 32 bits of the addend, and the destination register for the lower 32 bits of the result, encoded in the "RdLo" field. |
| <rdhi></rdhi> | Is the general-purpose source register holding the upper 32 bits of the addend, and the destination register for the upper 32 bits of the result, encoded in the "RdHi" field. |
| <rn></rn>     | Is the first general-purpose source register holding the multiplicand, encoded in the "Rn" field.                                                                              |
| <rm></rm>     | Is the second general-purpose source register holding the multiplier, encoded in the "Rm" field.                                                                               |

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    result = UInt(R[n]) * UInt(R[m]) + UInt(R[dHi]:R[dLo]);
    R[dHi] = result<63:32>;
    R[dLo] = result<31:0>;
    if setflags then
        PSTATE.N = result<63>;
        PSTATE.Z = IsZeroBit(result<63:0>);
        // PSTATE.C, PSTATE.V unchanged
```

# **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

# **UMULL, UMULLS**

Unsigned Multiply Long multiplies two 32-bit unsigned values to produce a 64-bit result.

In A32 instructions, the condition flags can optionally be updated based on the result. Use of this option adversely affects performance on many implementations.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17  | 16 | 15 | 14 | 13  | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 |
|----|------|------|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|-----|----|----|----|---|---|---|---|---|---|---|---|----|---|
|    | != 1 | 1111 |    | 0  | 0  | 0  | 0  | 1  | 0  | 0  | S  |    | Ro | iHi |    |    | Ro | lLo |    |    | R  | m |   | 1 | 0 | 0 | 1 |   | F | 'n |   |
|    | CC   | nd   |    |    |    |    |    |    |    |    |    |    |    |     |    |    |    |     |    |    |    |   |   |   |   |   |   |   |   |    |   |

## Flag setting (S == 1)

```
UMULLS{<c>}{<q>} <RdLo>, <RdHi>, <Rn>, <Rm>
```

#### Not flag setting (S == 0)

```
UMULL{<c>}{<q>} <RdLo>, <RdHi>, <Rn>, <Rm>
dLo = <u>UInt</u>(RdLo); dHi = <u>UInt</u>(RdHi); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm); setflags = (S == '1');
if dLo == 15 || dHi == 15 || n == 15 || m == 15 then UNPREDICTABLE;
if dHi == dLo then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If dHi == dLo, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The value in the destination register is UNKNOWN.

## **T1**

| _1 | 5 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0_ |
|----|---|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|-----|---|---|---|---|---|---|----|---|----|
|    | 1 | 1  | 1  | 1  | 1  | 0  | 1 | 1 | 1 | 0 | 1 | 0 |   | R | ln |   |    | Ro | Lo |    |    | Rd | lHi |   | 0 | 0 | 0 | 0 |   | Rı | m |    |

# T1

```
UMULL{<c>}{<q>} <RdLo>, <RdHi>, <Rn>, <Rm>

dLo = UInt(RdLo); dHi = UInt(RdHi); n = UInt(Rn); m = UInt(Rm); setflags = FALSE;
if dLo == 15 || dHi == 15 || n == 15 || m == 15 then UNPREDICTABLE;
// Armv8-A removes UNPREDICTABLE for R13
if dHi == dLo then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If dHi == dLo, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The value in the destination register is UNKNOWN.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

## **Assembler Symbols**

| <c></c>       | See Standard assembler syntax fields.                                                                         |
|---------------|---------------------------------------------------------------------------------------------------------------|
| <q></q>       | See Standard assembler syntax fields.                                                                         |
| <rdlo></rdlo> | Is the general-purpose destination register for the lower 32 bits of the result, encoded in the "RdLo" field. |
| <rdhi></rdhi> | Is the general-purpose destination register for the upper 32 bits of the result, encoded in the "RdHi" field. |
| <rn></rn>     | Is the first general-purpose source register holding the multiplicand, encoded in the "Rn" field.             |
| <rm></rm>     | Is the second general-purpose source register holding the multiplier, encoded in the "Rm" field.              |

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    result = UInt(R[n]) * UInt(R[m]);
    R[dHi] = result<63:32>;
    R[dLo] = result<31:0>;
    if setflags then
        PSTATE.N = result<63>;
        PSTATE.Z = IsZeroBit(result<63:0>);
        // PSTATE.C, PSTATE.V unchanged
```

## **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - $\circ~$  The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

## **UQADD16**

Unsigned Saturating Add 16 performs two unsigned 16-bit integer additions, saturates the results to the 16-bit unsigned integer range  $0 \le x \le 2^{16}$  - 1, and writes the results to the destination register.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13  | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|-----|-----|-----|-----|---|---|---|---|---|----|---|---|
|    | != 1 | 111 |    | 0  | 1  | 1  | 0  | 0  | 1  | 1  | 0  |    | R  | n  |    |    | R  | ld. |    | (1) | (1) | (1) | (1) | 0 | 0 | 0 | 1 |   | Rı | n |   |
|    | СО   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |    |     |     |     |     |   |   |   | - |   |    |   |   |

#### Α1

```
UQADD16{<c>}{<q>} {<Rd>,} <Rn>, <Rm>

d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE;
```

#### **T1**

| _ | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| Γ | 1  | 1  | 1  | 1  | 1  | 0  | 1 | 0 | 1 | 0 | 0 | 1 |   | R | ₹n |   | 1  | 1  | 1  | 1  |    | R  | d |   | 0 | 1 | 0 | 1 |   | R | m |   |

#### **T1**

```
UQADD16{<c>}{<q>} {<Rd>,} <Rn>, <Rm>

d = <u>UInt</u>(Rd);  n = <u>UInt</u>(Rn);  m = <u>UInt</u>(Rm);
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

# **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<Rd> Is the general-purpose destination register, encoded in the "Rd" field.
<Rn> Is the first general-purpose source register, encoded in the "Rn" field.
<Rm> Is the second general-purpose source register, encoded in the "Rm" field.
```

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    sum1 = UInt(R[n]<15:0>) + UInt(R[m]<15:0>);
    sum2 = UInt(R[n]<31:16>) + UInt(R[m]<31:16>);
    R[d]<15:0> = UnsignedSat(sum1, 16);
    R[d]<31:16> = UnsignedSat(sum2, 16);
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

UQADD16 Page 552

#### **UQADD8**

Unsigned Saturating Add 8 performs four unsigned 8-bit integer additions, saturates the results to the 8-bit unsigned integer range  $0 \le x \le 2^8 - 1$ , and writes the results to the destination register.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| _; | 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0_ |
|----|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|---|---|---|---|---|---|---|----|
|    |    | != 1 | 1111 |    | 0  | 1  | 1  | 0  | 0  | 1  | 1  | 0  |    | R  | n  |    |    | R  | d  |    | (1) | (1) | (1) | (1) | 1 | 0 | 0 | 1 |   | R | m |    |
|    |    | CO   | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |   |   |   |   |   |   |   |    |

# **A**1

```
UQADD8{<c>}{<q>} {<Rd>,} <Rn>, <Rm>
d = UInt(Rd); n = UInt(Rn); m = UInt(Rm);
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE;
```

#### **T1**

| _1 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1_ | 0 |  |
|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|--|
| Γ  | 1  | 1  | 1  | 1  | 1  | 0  | 1 | 0 | 1 | 0 | 0 | 0 |   | R | 'n |   | 1  | 1  | 1  | 1  |    | R  | d |   | 0 | 1 | 0 | 1 |   | R | m  |   |  |

#### T1

```
UQADD8{<c>}{<q>} {<Rd>,} <Rn>, <Rm>
d = UInt(Rd); n = UInt(Rn); m = UInt(Rm);
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

#### **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<Rd> Is the general-purpose destination register, encoded in the "Rd" field.
<Rn> Is the first general-purpose source register, encoded in the "Rn" field.
<Rm> Is the second general-purpose source register, encoded in the "Rm" field.
```

#### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    sum1 = UInt(R[n]<7:0>) + UInt(R[m]<7:0>);
    sum2 = UInt(R[n]<15:8>) + UInt(R[m]<15:8>);
    sum3 = UInt(R[n]<23:16>) + UInt(R[m]<23:16>);
    sum4 = UInt(R[n]<31:24>) + UInt(R[m]<31:24>);
    R[d]<7:0> = UnsignedSat(sum1, 8);
    R[d]<15:8> = UnsignedSat(sum2, 8);
    R[d]<23:16> = UnsignedSat(sum3, 8);
    R[d]<31:24> = UnsignedSat(sum4, 8);
```

Internal version only: isa v00 96, pseudocode r8p5 00bet2 rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

UQADD8 Page 553

## **UQASX**

Unsigned Saturating Add and Subtract with Exchange exchanges the two halfwords of the second operand, performs one unsigned 16-bit integer addition and one unsigned 16-bit subtraction, saturates the results to the 16-bit unsigned integer range  $0 \le x \le 2^{16}$  - 1, and writes the results to the destination register.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30      | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|---------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|---|---|---|---|---|---|---|---|
|    | != 1    | 1111 |    | 0  | 1  | 1  | 0  | 0  | 1  | 1  | 0  |    | R  | n  |    |    | R  | d  |    | (1) | (1) | (1) | (1) | 0 | 0 | 1 | 1 |   | R | m |   |
|    | <u></u> | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |   |   |   |   |   |   |   |   |

# **A**1

```
UQASX{<c>}{<q>} {<Rd>,} <Rn>, <Rm>

d = <u>UInt</u>(Rd);  n = <u>UInt</u>(Rn);  m = <u>UInt</u>(Rm);
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE;
```

#### T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 1 | 0 | 1 | 0 | 1 | 0 |   | R | n. |   | 1  | 1  | 1  | 1  |    | R  | d |   | 0 | 1 | 0 | 1 |   | R | m |   |

#### T1

```
UQASX{<c>}{<q>} {<Rd>,} <Rn>, <Rm>
d = <u>UInt(Rd);</u> n = <u>UInt(Rn);</u> m = <u>UInt(Rm);</u>
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

## **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<Rd> Is the general-purpose destination register, encoded in the "Rd" field.
<Rn> Is the first general-purpose source register, encoded in the "Rn" field.
<Rm> Is the second general-purpose source register, encoded in the "Rm" field.
```

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    diff = UInt(R[n]<15:0>) - UInt(R[m]<31:16>);
    sum = UInt(R[n]<31:16>) + UInt(R[m]<15:0>);
    R[d]<15:0> = UnsignedSat(diff, 16);
    R[d]<31:16> = UnsignedSat(sum, 16);
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

UQASX Page 554

## **UQSAX**

Unsigned Saturating Subtract and Add with Exchange exchanges the two halfwords of the second operand, performs one unsigned 16-bit integer subtraction and one unsigned 16-bit addition, saturates the results to the 16-bit unsigned integer range  $0 \le x \le 2^{16}$  - 1, and writes the results to the destination register.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30      | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|---------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|---|---|---|---|---|---|---|---|
|    | != 1    | 1111 |    | 0  | 1  | 1  | 0  | 0  | 1  | 1  | 0  |    | R  | n  |    |    | R  | d  |    | (1) | (1) | (1) | (1) | 0 | 1 | 0 | 1 |   | R | m |   |
|    | <u></u> | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |   |   |   |   |   |   |   |   |

#### Α1

```
UQSAX{<c>}{<q>} {<Rd>,} <Rn>, <Rm>

d = <u>UInt</u>(Rd);  n = <u>UInt</u>(Rn);  m = <u>UInt</u>(Rm);
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE;
```

#### T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 1 | 0 | 1 | 1 | 1 | 0 |   | R | n. |   | 1  | 1  | 1  | 1  |    | R  | d |   | 0 | 1 | 0 | 1 |   | R | m |   |

#### T1

```
UQSAX{<c>}{<q>} {<Rd>,} <Rn>, <Rm>
d = <u>UInt(Rd);</u> n = <u>UInt(Rn);</u> m = <u>UInt(Rm);</u>
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

## **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<Rd> Is the general-purpose destination register, encoded in the "Rd" field.
<Rn> Is the first general-purpose source register, encoded in the "Rn" field.
<Rm> Is the second general-purpose source register, encoded in the "Rm" field.
```

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    sum = UInt(R[n]<15:0>) + UInt(R[m]<31:16>);
    diff = UInt(R[n]<31:16>) - UInt(R[m]<15:0>);
    R[d]<15:0> = UnsignedSat(sum, 16);
    R[d]<31:16> = UnsignedSat(diff, 16);
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

UQSAX Page 555

## **UQSUB16**

Unsigned Saturating Subtract 16 performs two unsigned 16-bit integer subtractions, saturates the results to the 16-bit unsigned integer range  $0 \le x \le 2^{16}$  - 1, and writes the results to the destination register.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|---|---|---|---|---|---|---|---|
|    | != 1 | 111 |    | 0  | 1  | 1  | 0  | 0  | 1  | 1  | 0  |    | R  | 'n |    |    | R  | d  |    | (1) | (1) | (1) | (1) | 0 | 1 | 1 | 1 |   | R | m |   |
|    | CO   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |   |   |   |   |   |   |   |   |

# **A**1

```
UQSUB16{<c>}{<q>} {<Rd>,} <Rn>, <Rm>

d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE;
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 1 | 0 | 1 | 1 | 0 | 1 |   | R | ≀n |   | 1  | 1  | 1  | 1  |    | Rd |   |   | 0 | 1 | 0 | 1 |   | Rı | m |   |

#### T1

```
UQSUB16{<c>}{<q>} {<Rd>,} <Rn>, <Rm>
d = UInt(Rd); n = UInt(Rn); m = UInt(Rm);
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

#### **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<Rd> Is the general-purpose destination register, encoded in the "Rd" field.
<Rn> Is the first general-purpose source register, encoded in the "Rn" field.
<Rm> Is the second general-purpose source register, encoded in the "Rm" field.
```

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    diff1 = UInt(R[n]<15:0>) - UInt(R[m]<15:0>);
    diff2 = UInt(R[n]<31:16>) - UInt(R[m]<31:16>);
    R[d]<15:0> = UnsignedSat(diff1, 16);
    R[d]<31:16> = UnsignedSat(diff2, 16);
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

UQSUB16 Page 556

#### **UQSUB8**

Unsigned Saturating Subtract 8 performs four unsigned 8-bit integer subtractions, saturates the results to the 8-bit unsigned integer range  $0 \le x \le 2^8$  - 1, and writes the results to the destination register.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17  | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|-----|-----|-----|-----|---|---|---|---|---|----|---|---|
|    | != 1 | 111 |    | 0  | 1  | 1  | 0  | 0  | 1  | 1  | 0  |    | R  | ln_ |    |    | R  | d  |    | (1) | (1) | (1) | (1) | 1 | 1 | 1 | 1 |   | Rı | n |   |
|    | СО   | nd  |    |    |    |    |    |    |    |    |    |    |    |     |    |    |    |    |    |     |     |     |     |   |   |   |   |   |    |   |   |

# **A**1

```
UQSUB8{<c>}{<q>} {<Rd>,} <Rn>, <Rm>
d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE;
```

#### **T1**

| _ | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| Γ | 1  | 1  | 1  | 1  | 1  | 0  | 1 | 0 | 1 | 1 | 0 | 0 |   | R | n |   | 1  | 1  | 1  | 1  |    | R  | d |   | 0 | 1 | 0 | 1 |   | R | m |   |

#### T1

```
UQSUB8{<c>}{<q>} {<Rd>,} <Rn>, <Rm>
d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

#### **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<Rd> Is the general-purpose destination register, encoded in the "Rd" field.
<Rn> Is the first general-purpose source register, encoded in the "Rn" field.
<Rm> Is the second general-purpose source register, encoded in the "Rm" field.
```

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    diff1 = UInt(R[n]<7:0>) - UInt(R[m]<7:0>);
    diff2 = UInt(R[n]<15:8>) - UInt(R[m]<15:8>);
    diff3 = UInt(R[n]<23:16>) - UInt(R[m]<23:16>);
    diff4 = UInt(R[n]<31:24>) - UInt(R[m]<31:24>);
    R[d]<7:0> = UnsignedSat(diff1, 8);
    R[d]<15:8> = UnsignedSat(diff2, 8);
    R[d]<23:16> = UnsignedSat(diff3, 8);
    R[d]<31:24> = UnsignedSat(diff4, 8);
```

Internal version only: isa v00 96, pseudocode r8p5 00bet2 rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

UQSUB8 Page 557

## **USAD8**

Unsigned Sum of Absolute Differences performs four unsigned 8-bit subtractions, and adds the absolute values of the differences together.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A**1

|   | 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|   |    | != 1 | 1111 |    | 0  | 1  | 1  | 1  | 1  | 0  | 0  | 0  |    | R  | d  |    | 1  | 1  | 1  | 1  |    | R  | m |   | 0 | 0 | 0 | 1 |   | R | n |   |
| Ī |    | CC   | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

#### Α1

```
USAD8{<c>}{<q>} {<Rd>,} <Rn>, <Rm>
d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE;
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 1 | 1 | 0 | 1 | 1 | 1 |   | R | n |   | 1  | 1  | 1  | 1  |    | R  | d |   | 0 | 0 | 0 | 0 |   | Rı | m |   |

#### T1

```
USAD8{<c>}{<q>} {<Rd>,} <Rn>, <Rm>
d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

# **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<Rd> Is the general-purpose destination register, encoded in the "Rd" field.
<Rn> Is the first general-purpose source register, encoded in the "Rn" field.
<Rm> Is the second general-purpose source register, encoded in the "Rm" field.
```

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    absdiff1 = Abs(UInt(R[n]<7:0>) - UInt(R[m]<7:0>));
    absdiff2 = Abs(UInt(R[n]<15:8>) - UInt(R[m]<15:8>));
    absdiff3 = Abs(UInt(R[n]<23:16>) - UInt(R[m]<23:16>));
    absdiff4 = Abs(UInt(R[n]<31:24>) - UInt(R[m]<31:24>));
    result = absdiff1 + absdiff2 + absdiff3 + absdiff4;
    R[d] = result<31:0>;
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

USAD8 Page 558

#### **USADA8**

Unsigned Sum of Absolute Differences and Accumulate performs four unsigned 8-bit subtractions, and adds the absolute values of the differences to a 32-bit accumulate operand.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14   | 13  | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|------|-----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|    | != 1 | 111 |    | 0  | 1  | 1  | 1  | 1  | 0  | 0  | 0  |    | R  | d  |    |    | != 1 | 111 |    |    | R  | m |   | 0 | 0 | 0 | 1 |   | R | n |   |
|    | CO   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    | R    | a   |    |    |    |   |   |   |   |   |   |   |   |   |   |

#### **A1**

```
USADA8{<c>}{<q>} <Rd>, <Rn>, <Rm>, <Ra>

if Ra == '1111' then SEE "USAD8";
d = UInt(Rd); n = UInt(Rn); m = UInt(Rm); a = UInt(Ra);
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE;
```

#### T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14   | 13   | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|------|------|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 1 | 1 | 0 | 1 | 1 | 1 |   | R | n? |   |    | != 1 | 1111 |    |    | R  | d |   | 0 | 0 | 0 | 0 |   | R | m |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   |   |    |   |    | F    | la   |    |    |    |   |   |   |   |   |   |   |   |   |   |

#### T1

```
USADA8{<c>}{<q>} <Rd>, <Rn>, <Rm>, <Ra>

if Ra == '1111' then SEE "USAD8";
d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm); a = <u>UInt</u>(Ra);
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

#### **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<Rd> Is the general-purpose destination register, encoded in the "Rd" field.
<Rn> Is the first general-purpose source register, encoded in the "Rn" field.
<Rm> Is the second general-purpose source register, encoded in the "Rm" field.
<Ra> Is the third general-purpose source register holding the addend, encoded in the "Ra" field.
```

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    absdiff1 = Abs(UInt(R[n]<7:0>) - UInt(R[m]<7:0>));
    absdiff2 = Abs(UInt(R[n]<15:8>) - UInt(R[m]<15:8>));
    absdiff3 = Abs(UInt(R[n]<23:16>) - UInt(R[m]<23:16>));
    absdiff4 = Abs(UInt(R[n]<31:24>) - UInt(R[m]<31:24>));
    result = UInt(R[a]) + absdiff1 + absdiff2 + absdiff3 + absdiff4;
    R[d] = result<31:0>;
```

USADA8 Page 559

# **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

USADA8 Page 560

#### **USAT**

Unsigned Saturate saturates an optionally-shifted signed value to a selected unsigned range.

This instruction sets *PSTATE*.Q to 1 if the operation saturates.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18   | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8 | 7 | 6  | 5 | 4 | 3 | 2 | 1 | 0_ |
|----|------|------|----|----|----|----|----|----|----|----|----|----|------|----|----|----|----|----|----|----|----|-----|---|---|----|---|---|---|---|---|----|
|    | != 1 | 1111 |    | 0  | 1  | 1  | 0  | 1  | 1  | 1  |    | sa | t_in | ım |    |    | R  | d  |    |    | ir | nm: | 5 |   | sh | 0 | 1 |   | R | n |    |
|    | CC   | nd   |    |    |    |    |    |    |    |    |    |    |      |    |    |    |    |    |    |    |    |     |   |   |    |   |   |   |   |   |    |

#### Arithmetic shift right (sh == 1)

```
USAT{<c>}{<q>} <Rd>, #<imm>, <Rn>, ASR #<amount>
```

#### Logical shift left (sh == 0)

```
USAT{<c>}{<q>} <Rd>, #<imm>, <Rn> {, LSL #<amount>}

d = UInt(Rd); n = UInt(Rn); saturate_to = UInt(sat_imm);
(shift_t, shift_n) = DecodeImmShift(sh:'0', imm5);
if d == 15 || n == 15 then UNPREDICTABLE;
```

#### **T1**

| _15 | 14 | 13 | 12 | 11 | 10  | 9 | 8 | 7 | 6 | 5  | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13  | 12 | 11 | 10 | 9 | 8 | 7  | 6  | 5   | 4 | 3  | 2     | 1  | 0_ |
|-----|----|----|----|----|-----|---|---|---|---|----|---|---|---|----|---|----|----|-----|----|----|----|---|---|----|----|-----|---|----|-------|----|----|
| 1   | 1  | 1  | 1  | 0  | (0) | 1 | 1 | 1 | 0 | sh | 0 |   | F | ≀n |   | 0  | i  | mm: | 3  |    | R  | d |   | im | m2 | (0) |   | sa | ıt_im | nm |    |

## Arithmetic shift right (sh == 1 && !(imm3 == 000 && imm2 == 00))

```
USAT{<c>}{<q>} <Rd>, #<imm>, <Rn>, ASR #<amount>
```

#### Logical shift left (sh == 0)

```
USAT{<c>}{<q>} <Rd>, #<imm>, <Rn> {, LSL #<amount>}

if sh == '1' && (imm3:imm2) == '00000' then SEE "USAT16";
d = UInt(Rd); n = UInt(Rn); saturate_to = UInt(sat_imm);
(shift_t, shift_n) = DecodeImmShift(sh:'0', imm3:imm2);
if d == 15 || n == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

#### **Assembler Symbols**

```
See Standard assembler syntax fields.
See Standard assembler syntax fields.
Rd> Is the general-purpose destination register, encoded in the "Rd" field.
See Standard assembler syntax fields.
Is the general-purpose destination register, encoded in the "Rd" field.
Is the bit position for saturation, in the range 0 to 31, encoded in the "sat_imm" field.
Rn> Is the general-purpose source register, encoded in the "Rn" field.
For encoding A1: is the optional shift amount, in the range 0 to 31, defaulting to 0 and encoded in the "imm5" field as <amount> modulo 32.
For encoding T1: is the optional shift amount, in the range 0 to 31, defaulting to 0 and encoded in the "imm3:imm2" field.
```

USAT Page 561

For encoding T1: is the shift amount, in the range 1 to 31 encoded in the "imm3:imm2" field as <amount>.

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    operand = Shift(R[n], shift_t, shift_n, PSTATE.C); // PSTATE.C ignored
    (result, sat) = UnsignedSatQ(SInt(operand), saturate_to);
    R[d] = ZeroExtend(result, 32);
    if sat then
        PSTATE.Q = '1';
```

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

USAT Page 562

#### USAT16

Unsigned Saturate 16 saturates two signed 16-bit values to a selected unsigned range.

This instruction sets *PSTATE*.Q to 1 if the operation saturates.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18   | 17  | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0_ |
|----|------|------|----|----|----|----|----|----|----|----|----|----|------|-----|----|----|----|----|----|-----|-----|-----|-----|---|---|---|---|---|---|---|----|
|    | != 1 | 1111 |    | 0  | 1  | 1  | 0  | 1  | 1  | 1  | 0  | 0, | sat_ | imn | า  |    | R  | d  |    | (1) | (1) | (1) | (1) | 0 | 0 | 1 | 1 |   | R | n |    |
|    | CC   | nd   |    |    |    |    |    |    |    |    |    |    |      |     |    |    |    |    |    |     |     |     |     |   |   |   |   |   |   |   |    |

# **A**1

```
USAT16{<c>}{<q>} <Rd>, #<imm>, <Rn>
d = UInt(Rd); n = UInt(Rn); saturate_to = UInt(sat_imm);
if d == 15 || n == 15 then UNPREDICTABLE;
```

#### **T1**

|   |   | 13 |   |   |     | - |   |   |   |   |   | <br> |    | <br> |   |   |   | <br> |   | <br> | - |     |     | <br> |     |   |
|---|---|----|---|---|-----|---|---|---|---|---|---|------|----|------|---|---|---|------|---|------|---|-----|-----|------|-----|---|
| 1 | 1 | 1  | 1 | 0 | (0) | 1 | 1 | 1 | 0 | 1 | 0 | F    | ≀n | 0    | 0 | 0 | 0 | R    | d | 0    | 0 | (0) | (0) | sat_ | imm | ۱ |

#### T1

```
USAT16{<c>}{<q>} <Rd>, #<imm>, <Rn>
d = UInt(Rd); n = UInt(Rn); saturate_to = UInt(sat_imm);
if d == 15 || n == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

## **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<Rd> Is the general-purpose destination register, encoded in the "Rd" field.
<imm> Is the bit position for saturation, in the range 0 to 15, encoded in the "sat_imm" field.
<Rn> Is the general-purpose source register, encoded in the "Rn" field.
```

#### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    (result1, sat1) = UnsignedSatQ(SInt(R[n]<15:0>), saturate_to);
    (result2, sat2) = UnsignedSatQ(SInt(R[n]<31:16>), saturate_to);
    R[d]<15:0> = ZeroExtend(result1, 16);
    R[d]<31:16> = ZeroExtend(result2, 16);
    if sat1 || sat2 then
        PSTATE.Q = '1';
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright \ @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

USAT16 Page 563

## **USAX**

Unsigned Subtract and Add with Exchange exchanges the two halfwords of the second operand, performs one unsigned 16-bit integer subtraction and one unsigned 16-bit addition, and writes the results to the destination register. It sets *PSTATE*.GE according to the results.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|---|---|---|---|---|----|---|---|
|    | != 1 | 111 |    | 0  | 1  | 1  | 0  | 0  | 1  | 0  | 1  |    | R  | n  |    |    | R  | d  |    | (1) | (1) | (1) | (1) | 0 | 1 | 0 | 1 |   | Rı | m |   |
|    | СО   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |   |   |   |   |   |    |   |   |

## Α1

```
USAX{<c>}{<q>} {<Rd>,} <Rn>, <Rm>

d = <u>UInt</u>(Rd);  n = <u>UInt</u>(Rn);  m = <u>UInt</u>(Rm);
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE;
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 1 | 0 | 1 | 1 | 1 | 0 |   | F | ₹n |   | 1  | 1  | 1  | 1  |    | R  | d |   | 0 | 1 | 0 | 0 |   | R | m |   |

#### **T1**

```
USAX{<c>}{<q>} {<Rd>,} <Rn>, <Rm>
d = <u>UInt(Rd);</u> n = <u>UInt(Rn);</u> m = <u>UInt(Rm);</u>
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

#### **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<Rd> Is the general-purpose destination register, encoded in the "Rd" field.
<Rn> Is the first general-purpose source register, encoded in the "Rn" field.
<Rm> Is the second general-purpose source register, encoded in the "Rm" field.
```

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    sum = UInt(R[n]<15:0>) + UInt(R[m]<31:16>);
    diff = UInt(R[n]<31:16>) - UInt(R[m]<15:0>);
    R[d]<15:0> = sum<15:0>;
    R[d]<31:16> = diff<15:0>;
    PSTATE.GE<1:0> = if sum >= 0x10000 then '11' else '00';
    PSTATE.GE<3:2> = if diff >= 0 then '11' else '00';
```

#### **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.

USAX Page 564

- $\circ~$  The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

USAX Page 565

#### USUB16

Unsigned Subtract 16 performs two 16-bit unsigned integer subtractions, and writes the results to the destination register. It sets *PSTATE*.GE according to the results of the subtractions.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|---|---|---|---|---|----|---|---|
|    | != 1 | 111 |    | 0  | 1  | 1  | 0  | 0  | 1  | 0  | 1  |    | R  | n  |    |    | R  | ld |    | (1) | (1) | (1) | (1) | 0 | 1 | 1 | 1 |   | Rı | m |   |
|    | СО   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |   |   |   |   |   |    |   |   |

#### Α1

```
USUB16{<c>}{<q>} {<Rd>,} <Rn>, <Rm>

d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE;
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0_ |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|----|
| 1  | 1  | 1  | 1  | 1  | 0  | 1 | 0 | 1 | 1 | 0 | 1 |   | F | ≀n |   | 1  | 1  | 1  | 1  |    | R  | d |   | 0 | 1 | 0 | 0 |   | R | m |    |

#### **T1**

```
USUB16{<c>}{<q>} {<Rd>,} <Rn>, <Rm>

d = <u>UInt(Rd);</u> n = <u>UInt(Rn);</u> m = <u>UInt(Rm);</u>
if d == 15 || n == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

#### **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<Rd> Is the general-purpose destination register, encoded in the "Rd" field.
<Rn> Is the first general-purpose source register, encoded in the "Rn" field.
<Rm> Is the second general-purpose source register, encoded in the "Rm" field.
```

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    diff1 = UInt(R[n]<15:0>) - UInt(R[m]<15:0>);
    diff2 = UInt(R[n]<31:16>) - UInt(R[m]<31:16>);
    R[d]<15:0> = diff1<15:0>;
    R[d]<31:16> = diff2<15:0>;
    PSTATE.GE<1:0> = if diff1 >= 0 then '11' else '00';
    PSTATE.GE<3:2> = if diff2 >= 0 then '11' else '00';
```

## **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.

USUB16 Page 566

- $\circ~$  The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

USUB16 Page 567

#### **USUB8**

Unsigned Subtract 8 performs four 8-bit unsigned integer subtractions, and writes the results to the destination register. It sets <u>PSTATE</u>.GE according to the results of the subtractions.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|---|---|---|---|---|----|---|---|
|    | != 1 | 111 |    | 0  | 1  | 1  | 0  | 0  | 1  | 0  | 1  |    | R  | n  |    |    | R  | ld |    | (1) | (1) | (1) | (1) | 1 | 1 | 1 | 1 |   | Rı | m |   |
|    | СО   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |   |   |   |   |   |    |   |   |

# Α1

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 1 | 0 | 1 | 1 | 0 | 0 |   | F | ₹n |   | 1  | 1  | 1  | 1  |    | R  | d |   | 0 | 1 | 0 | 0 |   | R | m |   |

#### **T1**

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

#### **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<Rd> Is the general-purpose destination register, encoded in the "Rd" field.
<Rn> Is the first general-purpose source register, encoded in the "Rn" field.
<Rm> Is the second general-purpose source register, encoded in the "Rm" field.
```

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    diff1 = UInt(R[n]<7:0>) - UInt(R[m]<7:0>);
    diff2 = UInt(R[n]<15:8>) - UInt(R[m]<15:8>);
    diff3 = UInt(R[n]<23:16>) - UInt(R[m]<23:16>);
    diff4 = UInt(R[n]<31:24>) - UInt(R[m]<31:24>);
    R[d]<7:0> = diff1<7:0>;
    R[d]<15:8> = diff2<7:0>;
    R[d]<23:16> = diff3<7:0>;
    R[d]<31:24> = diff4<7:0>;
    PSTATE.GE<0> = if diff1 >= 0 then '1' else '0';
    PSTATE.GE<1> = if diff2 >= 0 then '1' else '0';
    PSTATE.GE<2> = if diff3 >= 0 then '1' else '0';
    PSTATE.GE<3> = if diff4 >= 0 then '1' else '0';
```

USUB8 Page 568

# **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

USUB8 Page 569

## **UXTAB**

Unsigned Extend and Add Byte extracts an 8-bit value from a register, zero-extends it to 32 bits, adds the result to the value in another register, and writes the final result to the destination register. The instruction can specify a rotation by 0, 8, 16, or 24 bits before extracting the 8-bit value.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18   | 17  | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|------|-----|----|----|----|----|----|-----|-----|-----|-----|---|---|---|---|---|----|---|---|
|    | != 1 | 111 |    | 0  | 1  | 1  | 0  | 1  | 1  | 1  | 0  |    | != 1 | 111 |    |    | R  | ld |    | rot | ate | (0) | (0) | 0 | 1 | 1 | 1 |   | Rı | m |   |
|    | CO   | nd  |    |    |    |    |    |    |    |    |    |    | R    | 'n  |    |    |    |    |    |     |     |     |     |   |   |   |   |   |    |   |   |

#### **A**1

```
UXTAB{<c>}{<q>} {<Rd>,} <Rn>, <Rm> {, ROR #<amount>}

if Rn == '1111' then SEE "UXTB";

d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm); rotation = <u>UInt</u>(rotate:'000');

if d == 15 || m == 15 then UNPREDICTABLE;
```

#### T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2    | 1    | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4   | 3 | 2 | 1 | 0_ |
|----|----|----|----|----|----|---|---|---|---|---|---|---|------|------|---|----|----|----|----|----|----|---|---|---|-----|-----|-----|---|---|---|----|
| 1  | 1  | 1  | 1  | 1  | 0  | 1 | 0 | 0 | 1 | 0 | 1 |   | != 1 | 1111 |   | 1  | 1  | 1  | 1  |    | R  | d |   | 1 | (0) | rot | ate |   | R | m |    |
|    |    |    |    |    |    |   |   |   |   |   |   |   | F    | ₹n   |   |    |    |    |    |    |    |   |   |   |     |     |     |   |   |   |    |

## T1

```
UXTAB{<c>}{<q>} {<Rd>,} <Rn>, <Rm> {, ROR #<amount>}

if Rn == '1111' then SEE "UXTB";

d = UInt(Rd); n = UInt(Rn); m = UInt(Rm); rotation = UInt(rotate:'000');

if d == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

#### **Assembler Symbols**

| <c></c>           | See Standard assembler syntax fields.                                     |
|-------------------|---------------------------------------------------------------------------|
| <q></q>           | See Standard assembler syntax fields.                                     |
| <rd></rd>         | Is the general-purpose destination register, encoded in the "Rd" field.   |
| <rn></rn>         | Is the first general-purpose source register, encoded in the "Rn" field.  |
| <rm></rm>         | Is the second general-purpose source register, encoded in the "Rm" field. |
| <amount></amount> | Is the rotate amount, encoded in "rotate":                                |

| rotate | <amount></amount> |
|--------|-------------------|
| 00     | (omitted)         |
| 01     | 8                 |
| 10     | 16                |
| 11     | 24                |

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    rotated = ROR(R[m], rotation);
    R[d] = R[n] + ZeroExtend(rotated<7:0>, 32);
```

UXTAB Page 570

# **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

UXTAB Page 571

## **UXTAB16**

Unsigned Extend and Add Byte 16 extracts two 8-bit values from a register, zero-extends them to 16 bits each, adds the results to two 16-bit values from another register, and writes the final results to the destination register. The instruction can specify a rotation by 0, 8, 16, or 24 bits before extracting the 8-bit values.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18   | 17   | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0_ |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|------|------|----|----|----|----|----|-----|-----|-----|-----|---|---|---|---|---|---|---|----|
|    | != 1 | 111 |    | 0  | 1  | 1  | 0  | 1  | 1  | 0  | 0  |    | != 1 | 1111 |    |    | R  | d  |    | rot | ate | (0) | (0) | 0 | 1 | 1 | 1 |   | R | m |    |
|    | СО   | nd  |    |    |    |    |    |    |    |    |    |    | R    | n.   |    |    |    |    |    |     |     |     |     |   |   |   |   |   |   |   |    |

#### **A1**

```
UXTAB16{<c>}{<q>} {<Rd>,} <Rn>, <Rm> {, ROR #<amount>}

if Rn == '1111' then SEE "UXTB16";
d = <u>UInt(Rd); n = <u>UInt(Rn); m = UInt(Rm); rotation = UInt(rotate:'000');</u>
if d == 15 || m == 15 then UNPREDICTABLE;</u>
```

#### **T1**

| 1 | 5 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2    | 1    | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4   | 3 | 2 | 1 | 0 |
|---|---|----|----|----|----|----|---|---|---|---|---|---|---|------|------|---|----|----|----|----|----|----|---|---|---|-----|-----|-----|---|---|---|---|
|   | 1 | 1  | 1  | 1  | 1  | 0  | 1 | 0 | 0 | 0 | 1 | 1 |   | != 1 | 1111 |   | 1  | 1  | 1  | 1  |    | R  | d |   | 1 | (0) | rot | ate |   | R | m |   |
|   |   |    |    |    |    |    |   |   |   |   |   |   |   | R    | ₹n   |   |    |    |    |    |    |    |   |   |   |     |     |     |   |   |   |   |

#### T1

```
UXTAB16{<c>}{<q>} {<Rd>,} <Rn>, <Rm> {, ROR #<amount>}

if Rn == '1111' then SEE "UXTB16";
d = UInt(Rd); n = UInt(Rn); m = UInt(Rm); rotation = UInt(rotate:'000');
if d == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

## **Assembler Symbols**

| <c></c>           | See Standard assembler syntax fields.                                     |
|-------------------|---------------------------------------------------------------------------|
| <q></q>           | See Standard assembler syntax fields.                                     |
| <rd></rd>         | Is the general-purpose destination register, encoded in the "Rd" field.   |
| <rn></rn>         | Is the first general-purpose source register, encoded in the "Rn" field.  |
| <rm></rm>         | Is the second general-purpose source register, encoded in the "Rm" field. |
| <amount></amount> | Is the rotate amount, encoded in "rotate":                                |

| rotate | <amount></amount> |  |  |  |  |  |  |  |  |  |
|--------|-------------------|--|--|--|--|--|--|--|--|--|
| 00     | (omitted)         |  |  |  |  |  |  |  |  |  |
| 01     | 8                 |  |  |  |  |  |  |  |  |  |
| 10     | 16                |  |  |  |  |  |  |  |  |  |
| 11     | 24                |  |  |  |  |  |  |  |  |  |

UXTAB16 Page 572

## Operation

```
if \underline{\text{ConditionPassed}}() then \underline{\text{EncodingSpecificOperations}()}; rotated = \underline{\text{ROR}}(\underline{\mathbb{R}}[m], \text{ rotation}); \underline{\mathbb{R}}[d]<15:0> = \underline{\mathbb{R}}[n]<15:0> + \underline{\text{ZeroExtend}}(\text{rotated}<7:0>, 16); \underline{\mathbb{R}}[d]<31:16> = \underline{\mathbb{R}}[n]<31:16> + \underline{\text{ZeroExtend}}(\text{rotated}<23:16>, 16);
```

## **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - $\circ$   $\;$  The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

UXTAB16 Page 573

## **UXTAH**

Unsigned Extend and Add Halfword extracts a 16-bit value from a register, zero-extends it to 32 bits, adds the result to a value from another register, and writes the final result to the destination register. The instruction can specify a rotation by 0, 8, 16, or 24 bits before extracting the 16-bit value.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18   | 17  | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|------|-----|----|----|----|----|----|-----|-----|-----|-----|---|---|---|---|---|----|---|---|
|    | != 1 | 111 |    | 0  | 1  | 1  | 0  | 1  | 1  | 1  | 1  |    | != 1 | 111 |    |    | R  | d  |    | rot | ate | (0) | (0) | 0 | 1 | 1 | 1 |   | Rı | n |   |
|    | CO   | nd  |    |    |    |    |    |    |    |    |    |    | R    | 'n  |    |    |    |    |    |     |     |     |     |   |   |   |   |   |    |   |   |

#### **A1**

```
UXTAH{<c>}{<q>} {<Rd>,} <Rn>, <Rm> {, ROR #<amount>}

if Rn == '1111' then SEE "UXTH";

d = <u>UInt</u>(Rd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm); rotation = <u>UInt</u>(rotate:'000');

if d == 15 || m == 15 then UNPREDICTABLE;
```

#### T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2    | 1    | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4   | 3 | 2 | 1 | 0_ |
|----|----|----|----|----|----|---|---|---|---|---|---|---|------|------|---|----|----|----|----|----|----|---|---|---|-----|-----|-----|---|---|---|----|
| 1  | 1  | 1  | 1  | 1  | 0  | 1 | 0 | 0 | 0 | 0 | 1 |   | != 1 | 1111 |   | 1  | 1  | 1  | 1  |    | R  | d |   | 1 | (0) | rot | ate |   | R | m |    |
|    |    |    |    |    |    |   |   |   |   |   |   |   | F    | ≀n   |   |    |    |    |    |    |    |   |   |   |     |     |     |   |   |   |    |

## T1

```
UXTAH{<c>}{<q>} {<Rd>,} <Rn>, <Rm> {, ROR #<amount>}

if Rn == '1111' then SEE "UXTH";

d = UInt(Rd); n = UInt(Rn); m = UInt(Rm); rotation = UInt(rotate:'000');

if d == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

#### **Assembler Symbols**

| <c></c>           | See Standard assembler syntax fields.                                     |
|-------------------|---------------------------------------------------------------------------|
| <q></q>           | See Standard assembler syntax fields.                                     |
| <rd></rd>         | Is the general-purpose destination register, encoded in the "Rd" field.   |
| <rn></rn>         | Is the first general-purpose source register, encoded in the "Rn" field.  |
| <rm></rm>         | Is the second general-purpose source register, encoded in the "Rm" field. |
| <amount></amount> | Is the rotate amount, encoded in "rotate":                                |

| rotate | <amount></amount> |
|--------|-------------------|
| 00     | (omitted)         |
| 01     | 8                 |
| 10     | 16                |
| 11     | 24                |

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    rotated = ROR(R[m], rotation);
    R[d] = R[n] + ZeroExtend(rotated<15:0>, 32);
```

UXTAH Page 574

# **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

UXTAH Page 575

### **UXTB**

Unsigned Extend Byte extracts an 8-bit value from a register, zero-extends it to 32 bits, and writes the result to the destination register. The instruction can specify a rotation by 0, 8, 16, or 24 bits before extracting the 8-bit value.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1 and T2).

### **A1**

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0_ |
|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|---|---|---|---|---|---|---|----|
|    | != 1 | 1111 |    | 0  | 1  | 1  | 0  | 1  | 1  | 1  | 0  | 1  | 1  | 1  | 1  |    | R  | d  |    | rot | ate | (0) | (0) | 0 | 1 | 1 | 1 |   | R | m |    |
|    | CC   | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |   |   |   |   |   |   |   |    |

# **A**1

```
UXTB{<c>}{<q>} {<Rd>,} <Rm> {, ROR #<amount>}

d = UInt(Rd); m = UInt(Rm); rotation = UInt(rotate:'000');
if d == 15 || m == 15 then UNPREDICTABLE;
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3 | 2 | 1  | 0 |
|----|----|----|----|----|----|---|---|---|---|---|----|---|---|----|---|
| 1  | 0  | 1  | 1  | 0  | 0  | 1 | 0 | 1 | 1 |   | Rm |   |   | Rd |   |

#### T1

```
UXTB{<c>}{<q>} {<Rd>,} <Rm>
d = <u>UInt</u>(Rd); m = <u>UInt</u>(Rm); rotation = 0;
```

#### **T2**

| _15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4   | 3 | 2  | 1 | 0_ |
|-----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|---|---|---|-----|-----|-----|---|----|---|----|
| 1   | 1  | 1  | 1  | 1  | 0  | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1  | 1  | 1  | 1  |    | R  | d |   | 1 | (0) | rot | ate |   | Rı | m |    |

**T2** 

```
UXTB{<c>}.W {<Rd>,} <Rm> // (<Rd>, <Rm> can be represented in T1)

UXTB{<c>}{<q>} {<Rd>,} <Rm> {, ROR #<amount>}

d = UInt(Rd); m = UInt(Rm); rotation = UInt(rotate:'000');
if d == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<Rd> Is the general-purpose destination register, encoded in the "Rd" field.
<Rm> Is the general-purpose source register, encoded in the "Rm" field.
<a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:amount"><a href="mailto:am
```

UXTB Page 576

| rotate | <amount></amount> |
|--------|-------------------|
| 0.0    | (omitted)         |
| 01     | 8                 |
| 10     | 16                |
| 11     | 24                |

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    rotated = ROR(R[m], rotation);
    R[d] = ZeroExtend(rotated<7:0>, 32);
```

# **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - $\circ~$  The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

UXTB Page 577

#### UXTB16

Unsigned Extend Byte 16 extracts two 8-bit values from a register, zero-extends them to 16 bits each, and writes the results to the destination register. The instruction can specify a rotation by 0, 8, 16, or 24 bits before extracting the 8-bit values.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13  | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|-----|-----|-----|-----|---|---|---|---|---|---|---|---|
|    | != 1 | 1111 |    | 0  | 1  | 1  | 0  | 1  | 1  | 0  | 0  | 1  | 1  | 1  | 1  |    | R  | ld. |    | rot | ate | (0) | (0) | 0 | 1 | 1 | 1 |   | R | m |   |
|    | CC   | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |    |     |     |     |     |   |   |   |   |   |   |   |   |

# **A**1

```
UXTB16{<c>}{<q>} {<Rd>,} <Rm> {, ROR #<amount>}

d = <u>UInt</u>(Rd); m = <u>UInt</u>(Rm); rotation = <u>UInt</u>(rotate:'000');
if d == 15 || m == 15 then UNPREDICTABLE;
```

### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4   | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|---|---|---|-----|-----|-----|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1  | 1  | 1  | 1  |    | R  | d |   | 1 | (0) | rot | ate |   | R | m |   |

#### **T1**

```
UXTB16{<c>}{<q>} {<Rd>,} <Rm> {, ROR #<amount>}

d = UInt(Rd); m = UInt(Rm); rotation = UInt(rotate:'000');
if d == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

#### **Assembler Symbols**

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<Rd> Is the general-purpose destination register, encoded in the "Rd" field.

<Rm> For encoding A1: is the general-purpose source register, encoded in the "Rm" field.

For encoding T1: is the second general-purpose source register, encoded in the "Rm" field.

| rotate | <amount></amount> |
|--------|-------------------|
| 00     | (omitted)         |
| 01     | 8                 |
| 10     | 16                |
| 11     | 24                |

#### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    rotated = ROR(R[m], rotation);
    R[d]<15:0> = ZeroExtend(rotated<7:0>, 16);
    R[d]<31:16> = ZeroExtend(rotated<23:16>, 16);
```

UXTB16 Page 578

# **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

UXTB16 Page 579

### **UXTH**

Unsigned Extend Halfword extracts a 16-bit value from a register, zero-extends it to 32 bits, and writes the result to the destination register. The instruction can specify a rotation by 0, 8, 16, or 24 bits before extracting the 16-bit value.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$  and  $\underline{T2}$ ).

#### **A1**

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0_ |
|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|---|---|---|---|---|---|---|----|
|    | != 1 | 1111 |    | 0  | 1  | 1  | 0  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |    | R  | d  |    | rot | ate | (0) | (0) | 0 | 1 | 1 | 1 |   | R | m |    |
|    | CC   | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |   |   |   |   |   |   |   |    |

# **A**1

```
UXTH{<c>}{<q>} {<Rd>,} <Rm> {, ROR #<amount>}

d = UInt(Rd); m = UInt(Rm); rotation = UInt(rotate:'000');
if d == 15 || m == 15 then UNPREDICTABLE;
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3 | 2 | 1  | 0 |
|----|----|----|----|----|----|---|---|---|---|---|----|---|---|----|---|
| 1  | 0  | 1  | 1  | 0  | 0  | 1 | 0 | 1 | 0 |   | Rm |   |   | Rd |   |

#### T1

```
UXTH{<c>}{<q>} {<Rd>,} <Rm>
d = UInt(Rd); m = UInt(Rm); rotation = 0;
```

#### **T2**

| _15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4   | 3 | 2  | 1 | 0_ |
|-----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|---|---|---|-----|-----|-----|---|----|---|----|
| 1   | 1  | 1  | 1  | 1  | 0  | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1  | 1  | 1  | 1  |    | R  | d |   | 1 | (0) | rot | ate |   | Rı | m |    |

**T2** 

```
UXTH{<c>}.W {<Rd>,} <Rm> // (<Rd>, <Rm> can be represented in T1)

UXTH{<c>}{<q>} {<Rd>,} <Rm> {, ROR #<amount>}

d = UInt(Rd); m = UInt(Rm); rotation = UInt(rotate:'000');
if d == 15 || m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<Rd> Is the general-purpose destination register, encoded in the "Rd" field.
<Rm> Is the general-purpose source register, encoded in the "Rm" field.
<amount> Is the rotate amount, encoded in "rotate":
```

UXTH Page 580

| rotate | <amount></amount> |
|--------|-------------------|
| 0.0    | (omitted)         |
| 01     | 8                 |
| 10     | 16                |
| 11     | 24                |

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    rotated = ROR(R[m], rotation);
    R[d] = ZeroExtend(rotated<15:0>, 32);
```

# **Operational information**

If CPSR.DIT is 1, this instruction has passed its condition execution check, and does not use R15 as either its source or destination:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - $\circ~$  The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

UXTH Page 581

### WFE

Wait For Event is a hint instruction that indicates that the PE can enter a low-power state and remain there until a wakeup event occurs. Wakeup events include the event signaled as a result of executing the SEV instruction on any PE in the multiprocessor system. For more information, see *Wait For Event and Send Event*.

As described in *Wait For Event and Send Event*, the execution of a WFE instruction that would otherwise cause entry to a low-power state can be trapped to a higher Exception level, see:

- Traps to Undefined mode of PL0 execution of WFE and WFI instructions.
- Traps to Hyp mode of Non-secure EL0 and EL1 execution of WFE and WFI instructions.
- Traps to Monitor mode of the execution of WFE and WFI instructions in modes other than Monitor mode.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$  and  $\underline{T2}$ ).

#### **A1**

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|-----|-----|-----|-----|---|---|---|---|---|---|---|---|
|    | != 1 | 1111 |    | 0  | 0  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | 0  | 0  | 0  | (1) | (1) | (1) | (1) | (0) | (0) | (0) | (0) | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 |
|    | CO   | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |     |     |     |     |   |   |   |   |   |   |   |   |

# **A**1

```
WFE{<c>}{<q>}
// No additional decoding required
```

#### **T1**

|   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | 0 |
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 |

# **T1**

```
WFE{<c>}{<q>}
// No additional decoding required
```

### **T2**

|   |   |   |   |   |   | - | - | - | - | - |   | -   |     |     | -   |   |   |     |   |     |   | - | - |   | - | - |   | - | _ | - | 0 |
|---|---|---|---|---|---|---|---|---|---|---|---|-----|-----|-----|-----|---|---|-----|---|-----|---|---|---|---|---|---|---|---|---|---|---|
| 1 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | (1) | (1) | (1) | (1) | 1 | 0 | (0) | 0 | (0) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 |

#### **T2**

```
// No additional decoding required
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

WFE { < c > } . W

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

WFE Page 582

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
if IsEventRegisterSet() then
    ClearEventRegister();
else

if PSTATE.EL == ELO then
    // Check for traps described by the OS which may be EL1 or EL2.
    Aarch32.CheckForWFxTrap(EL1, TRUE);
if PSTATE.EL IN {ELO, EL1} && EL2Enabled() && !IsInHost() then
    // Check for traps described by the Hypervisor.
    Aarch32.CheckForWFxTrap(EL2, TRUE);
if HaveEL(EL3) && PSTATE.M != M32 Monitor then
    // Check for traps described by the Secure Monitor.
    Aarch32.CheckForWFxTrap(EL3, TRUE);
WaitForEvent();
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

WFE Page 583

### WFI

Wait For Interrupt is a hint instruction that indicates that the PE can enter a low-power state and remain there until a wakeup event occurs. For more information, see *Wait For Interrupt*.

As described in *Wait For Interrupt*, the execution of a WFI instruction that would otherwise cause entry to a low-power state can be trapped to a higher Exception level, see:

- Traps to Undefined mode of PL0 execution of WFE and WFI instructions.
- Traps to Hyp mode of Non-secure EL0 and EL1 execution of WFE and WFI instructions.
- Traps to Monitor mode of the execution of WFE and WFI instructions in modes other than Monitor mode.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$  and  $\underline{T2}$ ).

### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|-----|-----|-----|-----|---|---|---|---|---|---|---|---|
|    | != 1 | 111 |    | 0  | 0  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | 0  | 0  | 0  | (1) | (1) | (1) | (1) | (0) | (0) | (0) | (0) | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 |
|    | CO   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |     |     |     |     |   |   |   |   |   |   |   |   |

### Α1

```
WFI {<c>} {<q>}
```

// No additional decoding required

#### **T1**

| _1 | 5 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|---|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| Г  | 1 | 0  | 1  | 1  | 1  | 1  | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 |

# T1

```
WFI{<c>}{<q>}
```

 $\ensuremath{//}$  No additional decoding required

#### **T2**

|   |   |   |   |   |   | - | - |   | - | - |   |     |     | 1   | -   |   |   |     |   |     |   | - | - |   | - | - |   |   |   |   |   |
|---|---|---|---|---|---|---|---|---|---|---|---|-----|-----|-----|-----|---|---|-----|---|-----|---|---|---|---|---|---|---|---|---|---|---|
| 1 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | (1) | (1) | (1) | (1) | 1 | 0 | (0) | 0 | (0) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 |

### **T2**

WFI{<c>}.W

 $\ensuremath{//}$  No additional decoding required

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

WFI Page 584

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
if !InterruptPending() then
    if PSTATE.EL == ELO then
        // Check for traps described by the OS which may be EL1 or EL2.
        AArch32.CheckForWFxTrap(EL1, FALSE);
if PSTATE.EL IN {ELO, EL1} && EL2Enabled() && !IsInHost() then
        // Check for traps described by the Hypervisor.
        AArch32.CheckForWFxTrap(EL2, FALSE);
if HaveEL(EL3) && PSTATE.M != M32 Monitor then
        // Check for traps described by the Secure Monitor.
        AArch32.CheckForWFxTrap(EL3, FALSE);
WaitForInterrupt();
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

WFI Page 585

### **YIELD**

YIELD is a hint instruction. Software with a multithreading capability can use a YIELD instruction to indicate to the PE that it is performing a task, for example a spin-lock, that could be swapped out to improve overall system performance. The PE can use this hint to suspend and resume multiple software threads if it supports the capability.

For more information about the recommended use of this instruction see *The Yield instruction*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$  and  $\underline{T2}$ ).

#### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|-----|-----|-----|-----|---|---|---|---|---|---|---|---|
|    | != 1 | 111 |    | 0  | 0  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | 0  | 0  | 0  | (1) | (1) | (1) | (1) | (0) | (0) | (0) | (0) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |
|    | CO   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |     |     |     |     |   |   |   |   |   |   |   |   |

#### Α1

```
YIELD{<c>}{<q>}
// No additional decoding required
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 0  | 1  | 1  | 1  | 1  | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 |

### T1

```
YIELD{<c>}{<q>}
// No additional decoding required
```

### **T2**

|   | 14 |   |   |   |   |   |   |   |   |   |   |     |     |     |     |   |   |     |   |     |   |   |   |   |   |   |   |   |   |   |   |
|---|----|---|---|---|---|---|---|---|---|---|---|-----|-----|-----|-----|---|---|-----|---|-----|---|---|---|---|---|---|---|---|---|---|---|
| 1 | 1  | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | (1) | (1) | (1) | (1) | 1 | 0 | (0) | 0 | (0) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |

### **T2**

```
YIELD{<c>}.W
// No additional decoding required
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

# **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
```

### Operation

```
if <u>ConditionPassed()</u> then
    EncodingSpecificOperations();
    Hint Yield();
```

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

YIELD Page 586

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

YIELD Page 587

# **AArch32 -- SIMD&FP Instructions (alphabetic order)**

**AESD**: AES single round decryption. **AESE**: AES single round encryption. **AESIMC**: AES inverse mix columns. AESMC: AES mix columns. FLDM\*X (FLDMDBX, FLDMIAX): FLDM\*X. FSTMDBX, FSTMIAX: FSTMX. SHA1C: SHA1 hash update (choose). SHA1H: SHA1 fixed rotate. SHA1M: SHA1 hash update (majority). SHA1P: SHA1 hash update (parity). SHA1SU0: SHA1 schedule update 0. SHA1SU1: SHA1 schedule update 1. SHA256H: SHA256 hash update part 1. SHA256H2: SHA256 hash update part 2. SHA256SU0: SHA256 schedule update 0. SHA256SU1: SHA256 schedule update 1. VABA: Vector Absolute Difference and Accumulate. <u>VABAL</u>: Vector Absolute Difference and Accumulate Long. <u>VABD (floating-point)</u>: Vector Absolute Difference (floating-point). <u>VABD (integer)</u>: Vector Absolute Difference (integer). <u>VABDL (integer)</u>: Vector Absolute Difference Long (integer). <u>VABS</u>: Vector Absolute. **VACGE**: Vector Absolute Compare Greater Than or Equal. <u>VACGT</u>: Vector Absolute Compare Greater Than. <u>VACLE</u>: Vector Absolute Compare Less Than or Equal: an alias of VACGE. <u>VACLT</u>: Vector Absolute Compare Less Than: an alias of VACGT. <u>VADD (floating-point)</u>: Vector Add (floating-point). <u>VADD (integer)</u>: Vector Add (integer). <u>VADDHN</u>: Vector Add and Narrow, returning High Half. **VADDL**: Vector Add Long. **VADDW**: Vector Add Wide. <u>VAND (immediate)</u>: Vector Bitwise AND (immediate): an alias of VBIC (immediate). <u>VAND (register)</u>: Vector Bitwise AND (register).

<u>VBIC (immediate)</u>: Vector Bitwise Bit Clear (immediate).

```
AArch32 -- SIMD&FP Instructions (alphabetic order)
VBIC (register): Vector Bitwise Bit Clear (register).
VBIF: Vector Bitwise Insert if False.
VBIT: Vector Bitwise Insert if True.
VBSL: Vector Bitwise Select.
VCADD: Vector Complex Add.
VCEQ (immediate #0): Vector Compare Equal to Zero.
VCEQ (register): Vector Compare Equal.
<u>VCGE (immediate #0)</u>: Vector Compare Greater Than or Equal to Zero.
VCGE (register): Vector Compare Greater Than or Equal.
VCGT (immediate #0): Vector Compare Greater Than Zero.
VCGT (register): Vector Compare Greater Than.
VCLE (immediate #0): Vector Compare Less Than or Equal to Zero.
VCLE (register): Vector Compare Less Than or Equal: an alias of VCGE (register).
VCLS: Vector Count Leading Sign Bits.
VCLT (immediate #0): Vector Compare Less Than Zero.
<u>VCLT (register)</u>: Vector Compare Less Than: an alias of VCGT (register).
VCLZ: Vector Count Leading Zeros.
VCMLA: Vector Complex Multiply Accumulate.
VCMLA (by element): Vector Complex Multiply Accumulate (by element).
VCMP: Vector Compare.
VCMPE: Vector Compare, raising Invalid Operation on NaN.
VCNT: Vector Count Set Bits.
<u>VCVT</u> (between double-precision and single-precision): Convert between double-precision and single-precision.
VCVT (between floating-point and fixed-point, Advanced SIMD): Vector Convert between floating-point and fixed-point.
VCVT (between floating-point and fixed-point, floating-point): Convert between floating-point and fixed-point.
VCVT (between floating-point and integer, Advanced SIMD): Vector Convert between floating-point and integer.
VCVT (between half-precision and single-precision, Advanced SIMD): Vector Convert between half-precision and single-precision.
VCVT (floating-point to integer, floating-point): Convert floating-point to integer with Round towards Zero.
VCVT (integer to floating-point, floating-point): Convert integer to floating-point.
VCVTA (Advanced SIMD): Vector Convert floating-point to integer with Round to Nearest with Ties to Away.
VCVTA (floating-point): Convert floating-point to integer with Round to Nearest with Ties to Away.
```

<u>VCVTB</u>: Convert to or from a half-precision value in the bottom half of a single-precision register.

VCVTM (Advanced SIMD): Vector Convert floating-point to integer with Round towards -Infinity.

<u>VCVTM (floating-point)</u>: Convert floating-point to integer with Round towards -Infinity.

<u>VCVTN</u> (<u>floating-point</u>): Convert floating-point to integer with Round to Nearest.

VCVTN (Advanced SIMD): Vector Convert floating-point to integer with Round to Nearest.

Page 589

VCVTP (Advanced SIMD): Vector Convert floating-point to integer with Round towards +Infinity.

<u>VCVTP (floating-point)</u>: Convert floating-point to integer with Round towards +Infinity.

**VCVTR**: Convert floating-point to integer.

<u>VCVTT</u>: Convert to or from a half-precision value in the top half of a single-precision register.

**VDIV**: Divide.

<u>VDUP (general-purpose register)</u>: Duplicate general-purpose register to vector.

VDUP (scalar): Duplicate vector element to vector.

**VEOR**: Vector Bitwise Exclusive OR.

VEXT (byte elements): Vector Extract.

<u>VEXT (multibyte elements)</u>: Vector Extract: an alias of VEXT (byte elements).

**VFMA**: Vector Fused Multiply Accumulate.

VFMAL (by scalar): Vector Floating-point Multiply-Add Long to accumulator (by scalar).

<u>VFMAL (vector)</u>: Vector Floating-point Multiply-Add Long to accumulator (vector).

VFMS: Vector Fused Multiply Subtract.

VFMSL (by scalar): Vector Floating-point Multiply-Subtract Long from accumulator (by scalar).

VFMSL (vector): Vector Floating-point Multiply-Subtract Long from accumulator (vector).

**VFNMA**: Vector Fused Negate Multiply Accumulate.

**VFNMS**: Vector Fused Negate Multiply Subtract.

VHADD: Vector Halving Add.

<u>VHSUB</u>: Vector Halving Subtract.

**VINS**: Vector move Insertion.

<u>VJCVT</u>: Javascript Convert to signed fixed-point, rounding toward Zero.

<u>VLD1 (multiple single elements)</u>: Load multiple single 1-element structures to one, two, three, or four registers.

VLD1 (single element to all lanes): Load single 1-element structure and replicate to all lanes of one register.

<u>VLD1 (single element to one lane)</u>: Load single 1-element structure to one lane of one register.

<u>VLD2 (multiple 2-element structures)</u>: Load multiple 2-element structures to two or four registers.

VLD2 (single 2-element structure to all lanes): Load single 2-element structure and replicate to all lanes of two registers.

VLD2 (single 2-element structure to one lane): Load single 2-element structure to one lane of two registers.

<u>VLD3 (multiple 3-element structures)</u>: Load multiple 3-element structures to three registers.

VLD3 (single 3-element structure to all lanes): Load single 3-element structure and replicate to all lanes of three registers.

<u>VLD3 (single 3-element structure to one lane)</u>: Load single 3-element structure to one lane of three registers.

<u>VLD4 (multiple 4-element structures)</u>: Load multiple 4-element structures to four registers.

VLD4 (single 4-element structure to all lanes): Load single 4-element structure and replicate to all lanes of four registers.

VLD4 (single 4-element structure to one lane): Load single 4-element structure to one lane of four registers.

<u>VLDM, VLDMDB, VLDMIA</u>: Load Multiple SIMD&FP registers.

VLDR (immediate): Load SIMD&FP register (immediate).

VLDR (literal): Load SIMD&FP register (literal).

VMAX (floating-point): Vector Maximum (floating-point).

VMAX (integer): Vector Maximum (integer).

**VMAXNM**: Floating-point Maximum Number.

VMIN (floating-point): Vector Minimum (floating-point).

VMIN (integer): Vector Minimum (integer).

<u>VMINNM</u>: Floating-point Minimum Number.

VMLA (by scalar): Vector Multiply Accumulate (by scalar).

<u>VMLA (floating-point)</u>: Vector Multiply Accumulate (floating-point).

VMLA (integer): Vector Multiply Accumulate (integer).

VMLAL (by scalar): Vector Multiply Accumulate Long (by scalar).

VMLAL (integer): Vector Multiply Accumulate Long (integer).

VMLS (by scalar): Vector Multiply Subtract (by scalar).

VMLS (floating-point): Vector Multiply Subtract (floating-point).

VMLS (integer): Vector Multiply Subtract (integer).

VMLSL (by scalar): Vector Multiply Subtract Long (by scalar).

VMLSL (integer): Vector Multiply Subtract Long (integer).

VMOV (between general-purpose register and half-precision): Copy 16 bits of a general-purpose register to or from a 32-bit SIMD&FP register.

<u>VMOV (between general-purpose register and single-precision)</u>: Copy a general-purpose register to or from a 32-bit SIMD&FP register.

<u>VMOV</u> (between two general-purpose registers and a doubleword floating-point register): Copy two general-purpose registers to or from a SIMD&FP register.

<u>VMOV</u> (between two general-purpose registers and two single-precision registers): Copy two general-purpose registers to a pair of 32-bit SIMD&FP registers.

<u>VMOV (general-purpose register to scalar)</u>: Copy a general-purpose register to a vector element.

VMOV (immediate): Copy immediate value to a SIMD&FP register.

VMOV (register): Copy between FP registers.

VMOV (register, SIMD): Copy between SIMD registers: an alias of VORR (register).

VMOV (scalar to general-purpose register): Copy a vector element to a general-purpose register with sign or zero extension.

**VMOVL**: Vector Move Long.

**VMOVN**: Vector Move and Narrow.

**VMOVX**: Vector Move extraction.

<u>VMRS</u>: Move SIMD&FP Special register to general-purpose register.

VMSR: Move general-purpose register to SIMD&FP Special register.

VMUL (by scalar): Vector Multiply (by scalar).

<u>VMUL (floating-point)</u>: Vector Multiply (floating-point).

<u>VMUL (integer and polynomial)</u>: Vector Multiply (integer and polynomial).

<u>VMULL (by scalar)</u>: Vector Multiply Long (by scalar).

VMULL (integer and polynomial): Vector Multiply Long (integer and polynomial).

VMVN (immediate): Vector Bitwise NOT (immediate).

VMVN (register): Vector Bitwise NOT (register).

**VNEG**: Vector Negate.

<u>VNMLA</u>: Vector Negate Multiply Accumulate.

**VNMLS**: Vector Negate Multiply Subtract.

**VNMUL**: Vector Negate Multiply.

VORN (immediate): Vector Bitwise OR NOT (immediate): an alias of VORR (immediate).

**VORN** (register): Vector bitwise OR NOT (register).

**VORR** (immediate): Vector Bitwise OR (immediate).

**VORR** (register): Vector bitwise OR (register).

**VPADAL**: Vector Pairwise Add and Accumulate Long.

<u>VPADD (floating-point)</u>: Vector Pairwise Add (floating-point).

VPADD (integer): Vector Pairwise Add (integer).

**VPADDL**: Vector Pairwise Add Long.

<u>VPMAX (floating-point)</u>: Vector Pairwise Maximum (floating-point).

VPMAX (integer): Vector Pairwise Maximum (integer).

<u>VPMIN (floating-point)</u>: Vector Pairwise Minimum (floating-point).

<u>VPMIN (integer)</u>: Vector Pairwise Minimum (integer).

<u>VPOP</u>: Pop SIMD&FP registers from Stack: an alias of VLDM, VLDMDB, VLDMIA.

<u>VPUSH</u>: Push SIMD&FP registers to Stack: an alias of VSTM, VSTMDB, VSTMIA.

**VQABS**: Vector Saturating Absolute.

**VQADD**: Vector Saturating Add.

**VQDMLAL**: Vector Saturating Doubling Multiply Accumulate Long.

**VQDMLSL**: Vector Saturating Doubling Multiply Subtract Long.

<u>VQDMULH</u>: Vector Saturating Doubling Multiply Returning High Half.

**VQDMULL**: Vector Saturating Doubling Multiply Long.

<u>VQMOVN</u>, <u>VQMOVUN</u>: Vector Saturating Move and Narrow.

**VQNEG**: Vector Saturating Negate.

**VQRDMLAH**: Vector Saturating Rounding Doubling Multiply Accumulate Returning High Half.

**VQRDMLSH**: Vector Saturating Rounding Doubling Multiply Subtract Returning High Half.

<u>VQRDMULH</u>: Vector Saturating Rounding Doubling Multiply Returning High Half.

**VQRSHL**: Vector Saturating Rounding Shift Left.

VQRSHRN (zero): Vector Saturating Rounding Shift Right, Narrow: an alias of VQMOVN, VQMOVUN.

VQRSHRN, VQRSHRUN: Vector Saturating Rounding Shift Right, Narrow.

VQRSHRUN (zero): Vector Saturating Rounding Shift Right, Narrow: an alias of VQMOVN, VQMOVUN.

```
VQSHL (register): Vector Saturating Shift Left (register).
```

<u>VQSHL</u>, <u>VQSHLU</u> (<u>immediate</u>): Vector Saturating Shift Left (immediate).

VQSHRN (zero): Vector Saturating Shift Right, Narrow: an alias of VQMOVN, VQMOVUN.

VOSHRN, VOSHRUN: Vector Saturating Shift Right, Narrow.

VQSHRUN (zero): Vector Saturating Shift Right, Narrow: an alias of VQMOVN, VQMOVUN.

**VOSUB**: Vector Saturating Subtract.

VRADDHN: Vector Rounding Add and Narrow, returning High Half.

**VRECPE**: Vector Reciprocal Estimate.

**VRECPS**: Vector Reciprocal Step.

**VREV16**: Vector Reverse in halfwords.

**VREV32**: Vector Reverse in words.

VREV64: Vector Reverse in doublewords.

**VRHADD**: Vector Rounding Halving Add.

VRINTA (Advanced SIMD): Vector Round floating-point to integer towards Nearest with Ties to Away.

<u>VRINTA (floating-point)</u>: Round floating-point to integer to Nearest with Ties to Away.

<u>VRINTM (Advanced SIMD)</u>: Vector Round floating-point to integer towards -Infinity.

VRINTM (floating-point): Round floating-point to integer towards -Infinity.

<u>VRINTN (Advanced SIMD)</u>: Vector Round floating-point to integer to Nearest.

<u>VRINTN (floating-point)</u>: Round floating-point to integer to Nearest.

<u>VRINTP</u> (Advanced SIMD): Vector Round floating-point to integer towards +Infinity.

<u>VRINTP (floating-point)</u>: Round floating-point to integer towards +Infinity.

**VRINTR**: Round floating-point to integer.

VRINTX (Advanced SIMD): Vector round floating-point to integer inexact.

<u>VRINTX (floating-point)</u>: Round floating-point to integer inexact.

VRINTZ (Advanced SIMD): Vector round floating-point to integer towards Zero.

<u>VRINTZ (floating-point)</u>: Round floating-point to integer towards Zero.

**VRSHL**: Vector Rounding Shift Left.

**VRSHR**: Vector Rounding Shift Right.

VRSHR (zero): Vector Rounding Shift Right: an alias of VORR (register).

**VRSHRN**: Vector Rounding Shift Right and Narrow.

VRSHRN (zero): Vector Rounding Shift Right and Narrow: an alias of VMOVN.

<u>VRSQRTE</u>: Vector Reciprocal Square Root Estimate.

**VRSQRTS**: Vector Reciprocal Square Root Step.

**VRSRA**: Vector Rounding Shift Right and Accumulate.

VRSUBHN: Vector Rounding Subtract and Narrow, returning High Half.

<u>VSDOT (by element)</u>: Dot Product index form with signed integers...

<u>VSDOT (vector)</u>: Dot Product vector form with signed integers..

VSELEQ, VSELGE, VSELGT, VSELVS: Floating-point conditional select.

VSHL (immediate): Vector Shift Left (immediate).

<u>VSHL (register)</u>: Vector Shift Left (register).

VSHLL: Vector Shift Left Long.

**VSHR**: Vector Shift Right.

VSHR (zero): Vector Shift Right: an alias of VORR (register).

VSHRN: Vector Shift Right Narrow.

VSHRN (zero): Vector Shift Right Narrow: an alias of VMOVN.

VSLI: Vector Shift Left and Insert.

**VSQRT**: Square Root.

VSRA: Vector Shift Right and Accumulate.

**VSRI**: Vector Shift Right and Insert.

<u>VST1 (multiple single elements)</u>: Store multiple single elements from one, two, three, or four registers.

<u>VST1 (single element from one lane)</u>: Store single element from one lane of one register.

VST2 (multiple 2-element structures): Store multiple 2-element structures from two or four registers.

VST2 (single 2-element structure from one lane): Store single 2-element structure from one lane of two registers.

<u>VST3 (multiple 3-element structures)</u>: Store multiple 3-element structures from three registers.

VST3 (single 3-element structure from one lane): Store single 3-element structure from one lane of three registers.

<u>VST4 (multiple 4-element structures)</u>: Store multiple 4-element structures from four registers.

VST4 (single 4-element structure from one lane): Store single 4-element structure from one lane of four registers.

<u>VSTM, VSTMDB, VSTMIA</u>: Store multiple SIMD&FP registers.

**VSTR**: Store SIMD&FP register.

<u>VSUB (floating-point)</u>: Vector Subtract (floating-point).

<u>VSUB (integer)</u>: Vector Subtract (integer).

<u>VSUBHN</u>: Vector Subtract and Narrow, returning High Half.

**VSUBL**: Vector Subtract Long.

VSUBW: Vector Subtract Wide.

**VSWP**: Vector Swap.

VTBL, VTBX: Vector Table Lookup and Extension.

<u>VTRN</u>: Vector Transpose.

VTST: Vector Test Bits.

<u>VUDOT (by element)</u>: Dot Product index form with unsigned integers..

<u>VUDOT (vector)</u>: Dot Product vector form with unsigned integers..

**VUZP**: Vector Unzip.

**VUZP** (alias): Vector Unzip: an alias of VTRN.

<u>VZIP</u>: Vector Zip.

VZIP (alias): Vector Zip: an alias of VTRN.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5 ; Build timestamp: 2019-03-28T07:59

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

### **AESD**

AES single round decryption.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 18 | 17 | 16 | 15 | 14 1 | 3 1 | 2 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|-------|----|----|----|------|-----|------|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 1  | D  | 1  | 1  | size  | 0  | 0  |    | Vd   |     | 0    | 0  | 1 | 1 | 0 | 1 | М | 0 |   | ١V | m |   |

### **A1**

```
AESD. <dt> <Qd>, <Qm>

if !HaveAESExt() then UNDEFINED;

if size != '00' then UNDEFINED;

if Vd<0> == '1' || Vm<0> == '1' then UNDEFINED;

d = UInt(D:Vd); m = UInt(M:Vm);
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 2  | 1 | 0 | 15 | 14 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|------|---|---|----|-------|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 1 | П | 1 | 1 | size | 0 | 0 |    | Vd    |    | 0  | 0  | 1 | 1 | 0 | 1 | М | 0 |   | Vı | n |   |

### T1

```
AESD.<dt> <Qd>, <Qm>
if InITBlock() then UNPREDICTABLE;
if !HaveAESExt() then UNDEFINED;
if size != '00' then UNDEFINED;
if Vd<0> == '1' || Vm<0> == '1' then UNDEFINED;
d = UInt(D:Vd); m = UInt(M:Vm);
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

<dt> Is the data type, encoded in "size":

| size | <dt></dt> |
|------|-----------|
| 0.0  | 8         |
| 01   | RESERVED  |
| 1x   | RESERVED  |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Qm> Is the 128-bit name of the SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.

### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations(); CheckCryptoEnabled32();
    op1 = Q[d>>1]; op2 = Q[m>>1];
    Q[d>>1] = AESInvSubBytes(AESInvShiftRows(op1 EOR op2));
```

# **Operational information**

### If CPSR.DIT is 1:

• The execution time of this instruction is independent of:

AESD Page 596

- $\circ$   $\;$  The values of the data supplied in any of its registers.
- The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
   The values of the data supplied in any of its registers.

  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

Page 597 **AESD** 

### **AESE**

AES single round encryption.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|-------|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 1  | D  | 1  | 1  | size  | 0  | 0  |    | Vo | d  |    | 0  | 0  | 1 | 1 | 0 | 0 | М | 0 |   | Vı | n |   |

#### Α1

```
AESE.<dt> <Qd>, <Qm>
if !HaveAESExt() then UNDEFINED;
if size != '00' then UNDEFINED;
if Vd<0> == '1' || Vm<0> == '1' then UNDEFINED;
d = UInt(D:Vd); m = UInt(M:Vm);
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 2  | 1 | 0 | 15 | 14 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|------|---|---|----|-------|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 1 | D | 1 | 1 | size | 0 | 0 |    | Vd    |    | 0  | 0  | 1 | 1 | 0 | 0 | М | 0 |   | Vı | m |   |

### T1

```
AESE.<dt> <Qd>, <Qm>
if InITBlock() then UNPREDICTABLE;
if !HaveAESExt() then UNDEFINED;
if size != '00' then UNDEFINED;
if Vd<0> == '1' || Vm<0> == '1' then UNDEFINED;
d = UInt(D:Vd); m = UInt(M:Vm);
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

<dt> Is the data type, encoded in "size":

| size | <dt></dt> |
|------|-----------|
| 0.0  | 8         |
| 01   | RESERVED  |
| 1x   | RESERVED  |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Qm> Is the 128-bit name of the SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.

### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations(); CheckCryptoEnabled32();
    op1 = Q[d>>1]; op2 = Q[m>>1];
    Q[d>>1] = AESSubBytes(AESShiftRows(op1 EOR op2));
```

# **Operational information**

### If CPSR.DIT is 1:

• The execution time of this instruction is independent of:

AESE Page 598

- $\circ$   $\;$  The values of the data supplied in any of its registers.
- The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
   The values of the data supplied in any of its registers.

  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

Page 599 AESE

#### **AESIMC**

AES inverse mix columns.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 18 | 17 | 16 | 15 | 14 1 | 3 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|-------|----|----|----|------|------|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 1  | D  | 1  | 1  | size  | 0  | 0  |    | Vd   |      | 0  | 0  | 1 | 1 | 1 | 1 | М | 0 |   | ١V | n |   |

### **A1**

```
AESIMC.<dt> <Qd>, <Qm>
if !HaveAESExt() then UNDEFINED;
if size != '00' then UNDEFINED;
if Vd<0> == '1' || Vm<0> == '1' then UNDEFINED;
d = UInt(D:Vd); m = UInt(M:Vm);
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 2  | 1 | 0 | 15 | 14 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0_ |
|----|----|----|----|----|----|---|---|---|---|---|---|------|---|---|----|-------|----|----|----|---|---|---|---|---|---|---|----|---|----|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 1 | D | 1 | 1 | size | 0 | 0 |    | Vd    |    | 0  | 0  | 1 | 1 | 1 | 1 | М | 0 |   | Vı | m |    |

### T1

```
AESIMC.<dt> <Qd>, <Qm>
if InITBlock() then UNPREDICTABLE;
if !HaveAESExt() then UNDEFINED;
if size != '00' then UNDEFINED;
if Vd<0> == '1' || Vm<0> == '1' then UNDEFINED;
d = UInt(D:Vd); m = UInt(M:Vm);
```

#### **Assembler Symbols**

<dt> Is the data type, encoded in "size":

| size | <dt></dt> |
|------|-----------|
| 0.0  | 8         |
| 01   | RESERVED  |
| 1x   | RESERVED  |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Qm> Is the 128-bit name of the SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.

### Operation

```
if <u>ConditionPassed()</u> then
    EncodingSpecificOperations(); <u>CheckCryptoEnabled32();</u>
    Q[d>>1] = <u>AESInvMixColumns(Q[m>>1));</u>
```

# **Operational information**

### If CPSR.DIT is 1:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.

AESIMC Page 600

 $\circ~$  The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

AESIMC Page 601

### **AESMC**

AES mix columns.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0      |
|----|----|----|----|----|----|----|----|----|----|----|----|-------|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|--------|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 1  | D  | 1  | 1  | size  | 0  | 0  |    | V  | ′d |    | 0  | 0  | 1 | 1 | 1 | 0 | М | 0 |   | V | m | $\Box$ |

#### Α1

```
AESMC.<dt> <Qd>, <Qm>
if !HaveAESExt() then UNDEFINED;
if size != '00' then UNDEFINED;
if Vd<0> == '1' || Vm<0> == '1' then UNDEFINED;
d = UInt(D:Vd); m = UInt(M:Vm);
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 2  | 1 | 0 | 15 | 14 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|------|---|---|----|-------|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 1 | D | 1 | 1 | size | 0 | 0 |    | Vd    |    | 0  | 0  | 1 | 1 | 1 | 0 | М | 0 |   | Vı | m |   |

### T1

```
AESMC.<dt> <Qd>, <Qm>
if InitBlock() then UNPREDICTABLE;
if !HaveAESExt() then UNDEFINED;
if size != '00' then UNDEFINED;
if Vd<0> == '1' || Vm<0> == '1' then UNDEFINED;
d = UInt(D:Vd); m = UInt(M:Vm);
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

<dt> Is the data type, encoded in "size":

| size | <dt></dt> |
|------|-----------|
| 0.0  | 8         |
| 01   | RESERVED  |
| 1x   | RESERVED  |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Qm> Is the 128-bit name of the SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.

### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations(); CheckCryptoEnabled32();
    Q[d>>1] = AESMixColumns(Q[m>>1]);
```

#### Operational information

### If CPSR.DIT is 1:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.

AESMC Page 602

- $\circ~$  The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5 ; Build timestamp: 2019-03-28T07:59

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

**AESMC** Page 603

# FLDM\*X (FLDMDBX, FLDMIAX)

FLDMDBX is the Decrement Before variant of this instruction, and FLDMIAX is the Increment After variant. FLDM\*X loads multiple SIMD&FP registers from consecutive locations in the Advanced SIMD and floating-point register file using an address from a general-purpose register.

Arm deprecates use of FLDMDBX and FLDMIAX, except for disassembly purposes, and reassembly of disassembled code.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

### Α1

|   | 31 30 | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5   | 4   | 3    | 2 | 1 | 0       |  |
|---|-------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|-----|-----|------|---|---|---------|--|
|   | != 1  | 1111 |    | 1  | 1  | 0  | Р  | U  | D  | W  | 1  |    | R  | ln |    |    | V  | /d |    | 1  | 0  | 1 | 1 |   |   | imn | า8< | 7:1> | • |   | 1       |  |
| - | CC    | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |     |     |      |   |   | imm8<0> |  |

### Decrement Before (P == 1 && U == 0 && W == 1)

```
FLDMDBX{<c>}{<q>} <Rn>!, <dreglist>
```

### Increment After (P == 0 && U == 1)

```
FLDMIAX{<c>}{<q>} <Rn>{!}, <dreglist>

if P == '0' && U == '0' && W == '0' then SEE "Related encodings";

if P == '1' && W == '0' then SEE "VLDR";

if P == U && W == '1' then UNDEFINED;

// Remaining combinations are PUW = 010 (IA without !), 011 (IA with !), 101 (DB with !)

single_regs = FALSE; add = (U == '1'); wback = (W == '1');

d = UInt(D:Vd); n = UInt(Rn); imm32 = ZeroExtend(imm8:'00', 32);

regs = UInt(imm8) DIV 2; // If UInt(imm8) is odd, see "FLDM*X".

if n == 15 && (wback || CurrentInstrSet() != InstrSet_A32) then UNPREDICTABLE;

if regs == 0 || regs > 16 || (d+regs) > 32 then UNPREDICTABLE;

if imm8<0> == '1' && (d+regs) > 16 then UNPREDICTABLE;
```

### **CONSTRAINED UNPREDICTABLE behavior**

If regs == 0, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction operates as a  ${\tt VLDM}$  with the same addressing mode but loads no registers.

If regs > 16 || (d+regs) > 16, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- One or more of the SIMD and floating-point registers are UNKNOWN. If the instruction specifies writeback, the base register becomes UNKNOWN. This behavior does not affect any general-purpose registers.

### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5   | 4   | 3    | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|---|---|---|---|-----|-----|------|---|---|---|
| 1  | 1  | 1  | 0  | 1  | 1  | 0 | Ρ | כ | О | W | 1 |   | R | n |   |    | V  | 'd |    | 1  | 0  | 1 | 1 |   |   | imn | า8< | 7:1> | > |   | 1 |

imm8<0>

#### Decrement Before (P == 1 && U == 0 && W == 1)

```
FLDMDBX{<c>}{<q>} <Rn>!, <dreglist>
```

#### Increment After (P == 0 && U == 1)

```
FLDMIAX{<c>}{<q>} <Rn>{!}, <dreglist>

if P == '0' && U == '0' && W == '0' then SEE "Related encodings";
if P == '1' && W == '0' then SEE "VLDR";
if P == U && W == '1' then UNDEFINED;
// Remaining combinations are PUW = 010 (IA without !), 011 (IA with !), 101 (DB with !)
single_regs = FALSE; add = (U == '1'); wback = (W == '1');
d = UInt(D:Vd); n = UInt(Rn); imm32 = ZeroExtend(imm8:'00', 32);
regs = UInt(imm8) DIV 2; // If UInt(imm8) is odd, see "FLDM*X".
if n == 15 && (wback || CurrentInstrSet() != InstrSet_A32) then UNPREDICTABLE;
if regs == 0 || regs > 16 || (d+regs) > 32 then UNPREDICTABLE;
if imm8<0> == '1' && (d+regs) > 16 then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If regs == 0, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction operates as a VLDM with the same addressing mode but loads no registers.

If regs > 16 || (d+regs) > 16, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- One or more of the SIMD and floating-point registers are UNKNOWN. If the instruction specifies writeback, the base register becomes UNKNOWN. This behavior does not affect any general-purpose registers.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

Related encodings: See Advanced SIMD and floating-point 64-bit move for the T32 instruction set, or Advanced SIMD and floating-point 64-bit move for the A32 instruction set.

#### **Assembler Symbols**

| <c></c>               | See Standard assembler syntax fields.                                                                                                                                                                                                                                                                                                                |
|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <q></q>               | See Standard assembler syntax fields.                                                                                                                                                                                                                                                                                                                |
| <rn></rn>             | Is the general-purpose base register, encoded in the "Rn" field. If writeback is not specified, the PC can be used.                                                                                                                                                                                                                                  |
| !                     | Specifies base register writeback. Encoded in the "W" field as 1 if present, otherwise 0.                                                                                                                                                                                                                                                            |
| <dreglist></dreglist> | Is the list of consecutively numbered 64-bit SIMD&FP registers to be transferred. The first register in the list is encoded in "D:Vd", and "imm8" is set to twice the number of registers in the list plus one. The list must contain at least one register, all registers must be in the range D0-D15, and must not contain more than 16 registers. |

### Operation

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# **FSTMDBX, FSTMIAX**

FSTMX stores multiple SIMD&FP registers from the Advanced SIMD and floating-point register file to consecutive locations in using an address from a general-purpose register.

Arm deprecates use of FLDMDBX and FLDMIAX, except for disassembly purposes, and reassembly of disassembled code.

Depending on settings in the *CPACR*, *NSACR*, *HCPTR*, and *FPEXC* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5   | 4   | 3    | 2 | 1 | 0       |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|-----|-----|------|---|---|---------|
|    | != 1 | 111 |    | 1  | 1  | 0  | Р  | U  | D  | W  | 0  |    | R  | ln |    |    | ٧  | ⁄d |    | 1  | 0  | 1 | 1 |   |   | imm | า8< | 7:1> | • |   | 1       |
|    | CO   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |     |     |      |   |   | imm8<0> |

### Decrement Before (P == 1 && U == 0 && W == 1)

```
FSTMDBX{<c>}{<q>} <Rn>!, <dreglist>
```

### Increment After (P == 0 && U == 1)

```
FSTMIAX{<c>}{<q>} <Rn>{!}, <dreglist>

if P == '0' && U == '0' && W == '0' then SEE "Related encodings";
if P == '1' && W == '0' then SEE "VSTR";
if P == U && W == '1' then UNDEFINED;
// Remaining combinations are PUW = 010 (IA without !), 011 (IA with !), 101 (DB with !)
single_regs = FALSE; add = (U == '1'); wback = (W == '1');
d = UInt(D:Vd); n = UInt(Rn); imm32 = ZeroExtend(imm8:'00', 32);
regs = UInt(imm8) DIV 2; // If UInt(imm8) is odd, see "FSTMX".
if n == 15 && (wback || CurrentInstrSet() != InstrSet A32) then UNPREDICTABLE;
if regs == 0 || regs > 16 || (d+regs) > 32 then UNPREDICTABLE;
if imm8<0> == '1' && (d+regs) > 16 then UNPREDICTABLE;
```

### **CONSTRAINED UNPREDICTABLE behavior**

If regs == 0, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction operates as a VSTM with the same addressing mode but stores no registers.

If regs > 16 || (d+regs) > 16, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The memory locations specified by the instruction and the number of registers specified by the instruction if the register list had not gone
  out of range, become UNKNOWN. If the instruction specifies writeback, then that register becomes UNKNOWN. This behavior does not affect
  any other memory locations.

### T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8         | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|----|----|----|----|----|----|---|-----------|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 0  | 1  | 1  | 0 | Р | U | D | W | 0 |   | Rn |   |   |    | Vd |    |    | 1  | 0  |   | imm8<7:1> |   |   |   |   |   | 1 |   |   |
| `  |    |    |    |    |    |   |   |   |   |   |   |   |    |   |   |    |    |    |    |    |    |   |           |   |   |   |   |   |   |   |   |

imm8<0>

#### Decrement Before (P == 1 && U == 0 && W == 1)

```
FSTMDBX{<c>}{<q>} <Rn>!, <dreglist>
```

#### Increment After (P == 0 && U == 1)

```
FSTMIAX{<c>}{<q>} <Rn>{!}, <dreglist>

if P == '0' && U == '0' && W == '0' then SEE "Related encodings";

if P == '1' && W == '0' then SEE "VSTR";

if P == U && W == '1' then UNDEFINED;

// Remaining combinations are PUW = 010 (IA without !), 011 (IA with !), 101 (DB with !)

single_regs = FALSE; add = (U == '1'); wback = (W == '1');

d = UInt(D:Vd); n = UInt(Rn); imm32 = ZeroExtend(imm8:'00', 32);

regs = UInt(imm8) DIV 2; // If UInt(imm8) is odd, see "FSTMX".

if n == 15 && (wback || CurrentInstrSet() != InstrSet A32) then UNPREDICTABLE;

if regs == 0 || regs > 16 || (d+regs) > 32 then UNPREDICTABLE;

if imm8<0> == '1' && (d+regs) > 16 then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If regs == 0, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction operates as a VSTM with the same addressing mode but stores no registers.

If regs > 16 || (d+regs) > 16, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The memory locations specified by the instruction and the number of registers specified by the instruction if the register list had not gone out of range, become UNKNOWN. If the instruction specifies writeback, then that register becomes UNKNOWN. This behavior does not affect any other memory locations.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

Related encodings: See Advanced SIMD and floating-point 64-bit move for the T32 instruction set, or Advanced SIMD and floating-point 64-bit move for the A32 instruction set.

# **Assembler Symbols**

| <c></c>               | See Standard assembler syntax fields.                                                                                                                                                                                                                                                                                                                |
|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <q></q>               | See Standard assembler syntax fields.                                                                                                                                                                                                                                                                                                                |
| <rn></rn>             | Is the general-purpose base register, encoded in the "Rn" field. If writeback is not specified, the PC can be used. However, Arm deprecates use of the PC.                                                                                                                                                                                           |
| 1                     | Specifies base register writeback. Encoded in the "W" field as 1 if present, otherwise 0.                                                                                                                                                                                                                                                            |
| <dreglist></dreglist> | Is the list of consecutively numbered 64-bit SIMD&FP registers to be transferred. The first register in the list is encoded in "D:Vd", and "imm8" is set to twice the number of registers in the list plus one. The list must contain at least one register, all registers must be in the range D0-D15, and must not contain more than 16 registers. |

# Operation

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

### SHA1C

SHA1 hash update (choose).

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | D  | 0  | 0  |    | Vn |    |    |    | ٧  | ⁄d |    | 1  | 1  | 0 | 0 | N | Q | М | 0 |   | Vı | m |   |

#### Α1

```
SHA1C.32 <Qd>, <Qn>, <Qm>
if !HaveSHA1Ext() then UNDEFINED;
if Q != '1' then UNDEFINED;
if Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1' then UNDEFINED;
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);
```

#### **T1**

| _1          | 5 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0_ |
|-------------|---|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|----|
| \[ \text{'} | 1 | 1  | 1  | 0  | 1  | 1  | 1 | 1 | 0 | D | 0 | 0 |   | Vn |   |   |    | V  | ď  |    | 1  | 1  | 0 | 0 | Ν | Q | М | 0 |   | ١V | n |    |

#### T1

```
SHA1C.32 <Qd>, <Qn>, <Qm>
if InITBlock() then UNPREDICTABLE;
if !HaveSHA1Ext() then UNDEFINED;
if Q != '1' then UNDEFINED;
if Vd<0> == '1' || Vm<0> == '1' then UNDEFINED;
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

# **Assembler Symbols**

```
<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>*2.
<Qn> Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <Qn>*2.
<Qm> Is the 128-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field as <Qm>*2.
```

### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations(); CheckCryptoEnabled32();
    X = Q[d>>1];
    Y = Q[n>>1]<31:0>; // Note: 32 bits wide
    W = Q[m>>1];
    for e = 0 to 3
        t = SHAchoose(X<63:32>, X<95:64>, X<127:96>);
        Y = Y + ROL(X<31:0>, 5) + t + Elem[W, e, 32];
        X<63:32> = ROL(X<63:32>, 30);
        <Y, X> = ROL(Y:X, 32);
    Q[d>>1] = X;
```

SHA1C Page 610

# **Operational information**

# If CPSR.DIT is 1:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

SHA1C Page 611

# SHA1H

SHA1 fixed rotate.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

# **A1**

| 3 | 1 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19  | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|---|---|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| Г | 1 | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 1  | D  | 1  | 1  | siz | ā  | 0  | 1  |    | V  | ′d |    | 0  | 0  | 1 | 0 | 1 | 1 | М | 0 |   | Vı | n |   |

#### Α1

```
SHA1H.32 <Qd>, <Qm>
if !HaveSHA1Ext() then UNDEFINED;
if size != '10' then UNDEFINED;
if Vd<0> == '1' || Vm<0> == '1' then UNDEFINED;
d = UInt(D:Vd); m = UInt(M:Vm);
```

### **T1**

| _15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3   | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|-----|----|----|----|----|----|---|---|---|---|---|---|-----|---|---|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1   | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 1 | D | 1 | 1 | siz | ā | 0 | 1 |    | V  | d  |    | 0  | 0  | 1 | 0 | 1 | 1 | М | 0 |   | Vı | n |   |

# T1

```
shalh.32 <Qd>, <Qm>
if InITBlock() then UNPREDICTABLE;
if !HaveSHAlext() then UNDEFINED;
if size != '10' then UNDEFINED;
if Vd<0> == '1' || Vm<0> == '1' then UNDEFINED;
d = UInt(D:Vd); m = UInt(M:Vm);
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

# **Assembler Symbols**

```
<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>*2.
<Qm> Is the 128-bit name of the SIMD&FP source register, encoded in the "M:Vm" field as <Qm>*2.
```

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations(); CheckCryptoEnabled32();
    Q[d>>1] = ZeroExtend(ROL(Q[m>>1]<31:0>, 30), 128);
```

# **Operational information**

# If CPSR.DIT is 1:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

SHA1H Page 612

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

SHA1H Page 613

# SHA1M

SHA1 hash update (majority).

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | D  | 1  | 0  |    | V  | 'n |    |    | ٧  | ⁄d |    | 1  | 1  | 0 | 0 | N | Q | М | 0 |   | Vı | m |   |

#### Α1

```
SHA1M.32 <Qd>, <Qm>, <Qm>
if !HaveSHA1Ext() then UNDEFINED;
if Q != '1' then UNDEFINED;
if Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1' then UNDEFINED;
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);
```

### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 0  | 1  | 1  | 1 | 1 | 0 | D | 1 | 0 |   | V | 'n |   |    | ٧  | ′d |    | 1  | 1  | 0 | 0 | N | Q | М | 0 |   | ٧١ | m |   |

### **T1**

```
SHA1M.32 <Qd>, <Qn>, <Qm>

if InITBlock() then UNPREDICTABLE;

if !HaveSHA1Ext() then UNDEFINED;

if Q != '1' then UNDEFINED;

if Vd<0> == '1' || Vn<0> == '1' then UNDEFINED;

d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

# **Assembler Symbols**

```
<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>*2.
<Qn> Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <Qn>*2.
<Qm> Is the 128-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field as <Qm>*2.
```

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations(); CheckCryptoEnabled32();
    X = Q[d>>1];
    Y = Q[n>>1]<31:0>; // Note: 32 bits wide
    W = Q[m>>1];
    for e = 0 to 3
        t = SHAmajority(X<63:32>, X<95:64>, X<127:96>);
        Y = Y + ROL(X<31:0>, 5) + t + Elem[W, e, 32];
        X<63:32> = ROL(X<63:32>, 30);
        <Y, X> = ROL(Y:X, 32);
    Q[d>>1] = X;
```

SHA1M Page 614

# **Operational information**

# If CPSR.DIT is 1:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

SHA1M Page 615

# SHA1P

SHA1 hash update (parity).

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

### **A1**

| _3       | 1 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----------|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| $\Gamma$ | 1 | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | D  | 0  | 1  |    | ٧  | 'n |    |    | ٧  | ⁄d |    | 1  | 1  | 0 | 0 | N | Q | М | 0 |   | Vı | m |   |

### Α1

```
SHA1P.32 <Qd>, <Qm>, <Qm>
if !HaveSHA1Ext() then UNDEFINED;
if Q != '1' then UNDEFINED;
if Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1' then UNDEFINED;
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);
```

### **T1**

| _15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|-----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1   | 1  | 1  | 0  | 1  | 1  | 1 | 1 | 0 | D | 0 | 1 |   | V | 'n |   |    | ٧  | ′d |    | 1  | 1  | 0 | 0 | Ν | Q | М | 0 |   | ٧١ | m |   |

### T1

```
SHA1P.32 <Qd>, <Qn>, <Qm>

if InITBlock() then UNPREDICTABLE;

if !HaveSHA1Ext() then UNDEFINED;

if Q != '1' then UNDEFINED;

if Vd<0> == '1' || Vn<0> == '1' then UNDEFINED;

d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

# **Assembler Symbols**

```
<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>*2.
<Qn> Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <Qn>*2.
<Qm> Is the 128-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field as <Qm>*2.
```

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations(); CheckCryptoEnabled32();
    X = Q[d>>1];
    Y = Q[n>>1]<31:0>; // Note: 32 bits wide
    W = Q[m>>1];
    for e = 0 to 3
        t = SHAparity(X<63:32>, X<95:64>, X<127:96>);
        Y = Y + ROL(X<31:0>, 5) + t + Elem[W, e, 32];
        X<63:32> = ROL(X<63:32>, 30);
        <Y, X> = ROL(Y:X, 32);
    Q[d>>1] = X;
```

SHA1P Page 616

# **Operational information**

# If CPSR.DIT is 1:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

SHA1P Page 617

### SHA1SU0

SHA1 schedule update 0.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | D  | 1  | 1  |    |    | 'n |    |    | V  | ′d |    | 1  | 1  | 0 | 0 | Ν | Q | М | 0 |   | V | m |   |

#### Α1

```
SHA1SU0.32 <Qd>, <Qn>, <Qm>
if !HaveSHA1Ext() then UNDEFINED;
if Q != '1' then UNDEFINED;
if Vd<0> == '1' || Vn<0> == '1' then UNDEFINED;
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);
```

### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0_ |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|----|
| 1  | 1  | 1  | 0  | 1  | 1  | 1 | 1 | 0 | О | 1 | 1 |   | V | 'n |   |    | V  | ď  |    | 1  | 1  | 0 | 0 | Ζ | Q | М | 0 |   | Vı | n |    |

### **T1**

```
SHA1SU0.32 <Qd>, <Qn>, <Qm>
if InITBlock() then UNPREDICTABLE;
if !HaveSHA1Ext() then UNDEFINED;
if Q != '1' then UNDEFINED;
if Vd<0> == '1' || Vm<0> == '1' then UNDEFINED;
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

# **Assembler Symbols**

```
<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>*2.
<Qn> Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <Qn>*2.
<Qm> Is the 128-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field as <Qm>*2.
```

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations(); CheckCryptoEnabled32();
    op1 = Q[d>>1]; op2 = Q[n>>1]; op3 = Q[m>>1];
    op2 = op2<63:0> : op1<127:64>;
    Q[d>>1] = op1 EOR op2 EOR op3;
```

### **Operational information**

If CPSR.DIT is 1:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.

SHA1SU0 Page 618

 $\circ~$  The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5 ; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

SHA1SU0 Page 619

# SHA1SU1

SHA1 schedule update 1.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

# **A1**

| 3′ | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|-------|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 1  | D  | 1  | 1  | size  | 1  | 0  |    | Vo | d  |    | 0  | 0  | 1 | 1 | 1 | 0 | М | 0 |   | ١V | m |   |

#### Α1

```
SHA1SU1.32 <Qd>, <Qm>
if !HaveSHA1Ext() then UNDEFINED;
if size != '10' then UNDEFINED;
if Vd<0> == '1' || Vm<0> == '1' then UNDEFINED;
d = UInt(D:Vd); m = UInt(M:Vm);
```

### **T1**

| _1: | 5 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 2  | 2 | 1 | 0 | 15 | 14 1 | 3 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0_ |
|-----|---|----|----|----|----|----|---|---|---|---|---|---|------|---|---|---|----|------|------|----|----|---|---|---|---|---|---|---|---|---|----|
| 1   |   | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 1 | О | 1 | 1 | size | , | 1 | 0 |    | Vd   |      | 0  | 0  | 1 | 1 | 1 | 0 | М | 0 |   | V | m |    |

### **T1**

```
shalsu1.32 <Qd>, <Qm>
if InITBlock() then UNPREDICTABLE;
if !HaveSHAlext() then UNDEFINED;
if size != '10' then UNDEFINED;
if Vd<0> == '1' || Vm<0> == '1' then UNDEFINED;
d = UInt(D:Vd); m = UInt(M:Vm);
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

# **Assembler Symbols**

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Qm> Is the 128-bit name of the SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations(); CheckCryptoEnabled32();
    X = Q[d>>1]; Y = Q[m>>1];
    T = X EOR LSR(Y, 32);
    W0 = ROL(T<31:0>, 1);
    W1 = ROL(T<63:32>, 1);
    W2 = ROL(T<95:64>, 1);
    W3 = ROL(T<127:96>, 1) EOR ROL(T<31:0>, 2);
    Q[d>>1] = W3:W2:W1:W0;
```

# Operational information

### If CPSR.DIT is 1:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

SHA1SU1 Page 620

- The response of this instruction to asynchronous exceptions does not vary based on:
   The values of the data supplied in any of its registers.
   The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

SHA1SU1 Page 621

### SHA256H

SHA256 hash update part 1.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 0  | D  | 0  | 0  |    | ٧  | 'n |    |    | ٧  | 'd |    | 1  | 1  | 0 | 0 | N | Q | М | 0 |   | ٧ı | n |   |

#### Α1

```
SHA256H.32 <Qd>, <Qn>, <Qm>
if !HaveSHA256Ext() then UNDEFINED;
if Q != '1' then UNDEFINED;
if Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1' then UNDEFINED;
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);
```

### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 0 | D | 0 | 0 |   | V | 'n |   |    | ٧  | ′d |    | 1  | 1  | 0 | 0 | N | Q | М | 0 |   | ٧١ | m |   |

### **T1**

```
sha256H.32 <Qd>, <Qn>, <Qm>
if InITBlock() then UNPREDICTABLE;
if !HaveSHA256Ext() then UNDEFINED;
if Q != '1' then UNDEFINED;
if Vd<0> == '1' || Vm<0> == '1' then UNDEFINED;
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

# **Assembler Symbols**

```
<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>*2.
<Qn> Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <Qn>*2.
<Qm> Is the 128-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field as <Qm>*2.
```

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations(); CheckCryptoEnabled32();
    X = Q[d>>1]; Y = Q[n>>1]; W = Q[m>>1]; part1 = TRUE;
    Q[d>>1] = SHA256hash(X, Y, W, part1);
```

# **Operational information**

If CPSR.DIT is 1:

- The execution time of this instruction is independent of:
  - $\circ~$  The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

SHA256H Page 622

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5 ; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

SHA256H Page 623

# **SHA256H2**

SHA256 hash update part 2.

It has encodings from the following instruction sets: A32 (  $\underline{A1}$  ) and T32 (  $\underline{T1}$  ) .

### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 0  | D  | 0  | 1  |    | ٧  | 'n |    |    | ٧  | 'd |    | 1  | 1  | 0 | 0 | N | Q | М | 0 |   | V | m |   |

#### Α1

```
SHA256H2.32 <Qd>, <Qn>, <Qm>
if !HaveSHA256Ext() then UNDEFINED;
if Q != '1' then UNDEFINED;
if Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1' then UNDEFINED;
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);
```

### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 0 | D | 0 | 1 |   | V | 'n |   |    | V  | 'd |    | 1  | 1  | 0 | 0 | N | Q | М | 0 |   | ٧١ | n |   |

### **T1**

```
sha256H2.32 <Qd>, <Qn>, <Qm>
if InITBlock() then UNPREDICTABLE;
if !HaveSHA256Ext() then UNDEFINED;
if Q != '1' then UNDEFINED;
if Vd<0> == '1' || Vm<0> == '1' then UNDEFINED;
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

# **Assembler Symbols**

```
<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>*2.
<Qn> Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <Qn>*2.
<Qm> Is the 128-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field as <Qm>*2.
```

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations(); CheckCryptoEnabled32();
    X = Q[n>>1]; Y = Q[d>>1]; W = Q[m>>1]; part1 = FALSE;
    Q[d>>1] = SHA256hash(X, Y, W, part1);
```

# **Operational information**

If CPSR.DIT is 1:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

SHA256H2 Page 624

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5 ; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

SHA256H2 Page 625

# **SHA256SU0**

SHA256 schedule update 0.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

# **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 18 | 17 | 16 | 15 | 14 1 | 3 12 | ! 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|-------|----|----|----|------|------|------|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 1  | D  | 1  | 1  | size  | 1  | 0  |    | Vd   |      | 0    | 0  | 1 | 1 | 1 | 1 | М | 0 |   | ١V | n |   |

#### Α1

```
sha256su0.32 <Qd>, <Qm>
if !HaveSHA256Ext() then UNDEFINED;
if size != '10' then UNDEFINED;
if Vd<0> == '1' || Vm<0> == '1' then UNDEFINED;
d = UInt(D:Vd); m = UInt(M:Vm);
```

### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 2  | 1 | 0 | 15 | 14 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|------|---|---|----|-------|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 1 | D | 1 | 1 | size | 1 | 0 |    | Vd    |    | 0  | 0  | 1 | 1 | 1 | 1 | М | 0 |   | Vı | m |   |

### **T1**

```
sha256su0.32 <Qd>, <Qm>
if InitBlock() then UNPREDICTABLE;
if !HaveSHA256Ext() then UNDEFINED;
if size != '10' then UNDEFINED;
if Vd<0> == '1' || Vm<0> == '1' then UNDEFINED;
d = UInt(D:Vd); m = UInt(M:Vm);
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

# **Assembler Symbols**

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Qm> Is the 128-bit name of the SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.

# Operation

```
if ConditionPassed() then
   bits(128) result;
EncodingSpecificOperations(); CheckCryptoEnabled32();
X = Q[d>>1]; Y = Q[m>>1];
T = Y<31:0> : X<127:32>;
for e = 0 to 3
        elt = Elem[T, e, 32];
        elt = ROR(elt, 7) EOR ROR(elt, 18) EOR LSR(elt, 3);
        Elem[result, e, 32] = elt + Elem[X, e, 32];
Q[d>>1] = result;
```

# **Operational information**

# If CPSR.DIT is 1:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.

SHA256SU0 Page 626

- $\circ~$  The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:

  The values of the data supplied in any of its registers.

  The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

SHA256SU0 Page 627

# **SHA256SU1**

SHA256 schedule update 1.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 0  | D  | 1  | 0  |    | V  | 'n |    |    | ٧  | ⁄d |    | 1  | 1  | 0 | 0 | N | Q | М | 0 |   | Vı | m |   |

### **A1**

```
SHA256SU1.32 <Qd>, <Qn>, <Qm>
if !HaveSHA256Ext() then UNDEFINED;
if Q != '1' then UNDEFINED;
if Vd<0> == '1' || Vn<0> == '1' then UNDEFINED;
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);
```

### **T1**

| _15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0_ |
|-----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|----|
| 1   | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 0 | D | 1 | 0 |   | V | 'n |   |    | ٧  | ′d |    | 1  | 1  | 0 | 0 | N | Q | М | 0 |   | ١V | n |    |

### T1

```
SHA256SU1.32 <Qd>, <Qn>, <Qm>

if InITBlock() then UNPREDICTABLE;
if !HaveSHA256Ext() then UNDEFINED;
if Q != '1' then UNDEFINED;
if Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1' then UNDEFINED;
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

# **Assembler Symbols**

```
<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>*2.
```

<Qn> Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <Qn>\*2.

<Qm> Is the 128-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.

SHA256SU1 Page 628

# Operation

```
if <a href="ConditionPassed">ConditionPassed</a>() then
     bits(128) result;
     EncodingSpecificOperations(); CheckCryptoEnabled32();
     X = Q[d>>1]; Y = Q[n>>1]; Z = Q[m>>1];
     T0 = Z<31:0> : Y<127:32>;
     T1 = Z<127:64>;
     for e = 0 to 1
          elt = \frac{\text{Elem}}{\text{ROR}} [T1, e, 32];
elt = \frac{\text{ROR}}{\text{Celt}} (elt, 17) EOR \frac{\text{ROR}}{\text{Celt}} (elt, 19) EOR \frac{\text{LSR}}{\text{LSR}} (elt, 10);
          elt = elt + Elem[X, e, 32] + Elem[T0, e, 32];
          Elem[result, e, 32] = elt;
     T1 = result < 63:0>;
     for e = 2 to 3
          elt = Elem[T1, e - 2, 32];
          elt = ROR(elt, 17) EOR ROR(elt, 19) EOR LSR(elt, 10);
          elt = elt + Elem[X, e, 32] + Elem[T0, e, 32];
          Elem[result, e, 32] = elt;
     Q[d>>1] = result;
```

# **Operational information**

### If CPSR.DIT is 1:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

SHA256SU1 Page 629

### **VABA**

Vector Absolute Difference and Accumulate subtracts the elements of one vector from the corresponding elements of another vector, and accumulates the absolute values of the results into the elements of the destination vector.

Operand and result elements are all integers of the same length.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

|   | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| ſ | 1  | 1  | 1  | 1  | 0  | 0  | 1  | U  | 0  | D  | si | ze |    | ٧  | 'n |    |    | ٧  | 'd |    | 0  | 1  | 1 | 1 | Ζ | Q | М | 1 |   | Vı | n |   |

### 64-bit SIMD vector (Q == 0)

```
VABA{<c>}{<q>}.<dt> <Dd>, <Dn>, <Dm>
```

### 128-bit SIMD vector (Q == 1)

```
VABA{<c>}{<q>}.<dt> <Qd>, <Qn>, <Qm>

if size == '11' then UNDEFINED;

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;

unsigned = (U == '1'); long_destination = FALSE;

esize = 8 << <u>UInt</u>(size); elements = 64 DIV esize;

d = <u>UInt</u>(D:Vd); n = <u>UInt</u>(N:Vn); m = <u>UInt</u>(M:Vm); regs = if Q == '0' then 1 else 2;
```

# T1

| _15 | 1 | 4 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 4  | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0_ |
|-----|---|---|----|----|----|----|---|---|---|---|------|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|----|
| 1   | 1 | 1 | 1  | U  | 1  | 1  | 1 | 1 | 0 | D | size |   | ٧ | 'n |   |    | V  | 'd |    | 0  | 1  | 1 | 1 | N | Q | М | 1 |   | Vr | n |    |

# 64-bit SIMD vector (Q == 0)

```
VABA{<c>}{<q>}.<dt> <Dd>, <Dn>, <Dm>
```

# 128-bit SIMD vector (Q == 1)

```
VABA{<c>}{<q>}.<dt> <Qd>, <Qn>, <Qm>

if size == '11' then UNDEFINED;

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;

unsigned = (U == '1'); long_destination = FALSE;

esize = 8 << UInt(size); elements = 64 DIV esize;

d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;</pre>
```

# **Assembler Symbols**

- <c> For encoding A1: see *Standard assembler syntax fields*. This encoding must be unconditional.
  - For encoding T1: see Standard assembler syntax fields.
- <q> See Standard assembler syntax fields.
- <dt> Is the data type for the elements of the operands, encoded in "U:size":

VABA Page 630

| U | size | <dt></dt> |
|---|------|-----------|
| 0 | 00   | S8        |
| 0 | 01   | S16       |
| 0 | 10   | S32       |
| 1 | 00   | U8        |
| 1 | 01   | U16       |
| 1 | 10   | U32       |
| 1 | 10   | U32       |

| <qd></qd> | Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as $<$ Qd> $*2$ . |
|-----------|--------------------------------------------------------------------------------------------------------|
| <qn></qn> | Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <qn>*2.</qn>  |
| <qm></qm> | Is the 128-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field as $<$ Qm>*2.   |
| <dd></dd> | Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.                   |
| <dn></dn> | Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.                  |
| <dm></dm> | Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.                 |

# Operation

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp: 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

VABA Page 631

# VABAL

Vector Absolute Difference and Accumulate Long subtracts the elements of one vector from the corresponding elements of another vector, and accumulates the absolute values of the results into the elements of the destination vector.

Operand elements are all integers of the same length, and the result elements are double the length of the operands.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21  | 20  | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | J  | 1  | D  | !=  | 11  |    | V  | 'n |    |    | ٧  | ď  |    | 0  | 1  | 0 | 1 | Ν | 0 | М | 0 |   | ٧ | m |   |
|    |    |    |    |    |    |    |    |    |    | siz | ze. |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

#### **A1**

```
VABAL{<c>}{<q>}.<dt> <Qd>, <Dn>, <Dm>

if size == '11' then SEE "Related encodings";

if Vd<0> == '1' then UNDEFINED;

unsigned = (U == '1'); long_destination = TRUE;

esize = 8 << UInt(size); elements = 64 DIV esize;

d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = 1;</pre>
```

# **T1**

| _15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5   | 4  | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0_ |
|-----|----|----|----|----|----|---|---|---|---|-----|----|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|----|
| 1   | 1  | 1  | J  | 1  | 1  | 1 | 1 | 1 | D | !=  | 11 |   | ٧ | /n |   |    | ٧  | 'd |    | 0  | 1  | 0 | 1 | N | 0 | М | 0 |   | Vı | m |    |
| -   |    |    |    |    |    |   |   |   |   | -:- |    |   |   |    |   |    |    |    |    |    |    |   |   |   |   |   |   |   |    |   |    |

size

T1

```
VABAL{<c>}{<q>}.<dt> <Qd>, <Dn>, <Dm>

if size == '11' then SEE "Related encodings";
if Vd<0> == '1' then UNDEFINED;
unsigned = (U == '1'); long_destination = TRUE;
esize = 8 << UInt(size); elements = 64 DIV esize;
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = 1;</pre>
```

Related encodings: See Advanced SIMD data-processing for the T32 instruction set, or Advanced SIMD data-processing for the A32 instruction set.

# **Assembler Symbols**

<c> For encoding A1: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<dt> Is the data type for the elements of the operands, encoded in "U:size":

| U | size | <dt></dt> |
|---|------|-----------|
| 0 | 00   | S8        |
| 0 | 01   | S16       |
| 0 | 10   | S32       |
| 1 | 00   | U8        |
| 1 | 01   | U16       |
| 1 | 10   | U32       |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

VABAL Page 632

<Dn> Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.

<Dm> Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.

# Operation

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - $\circ~$  The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00 96, pseudocode r8p5 00bet2 rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

VABAL Page 633

# **VABD** (floating-point)

Vector Absolute Difference (floating-point) subtracts the elements of one vector from the corresponding elements of another vector, and places the absolute values of the results in the elements of the destination vector.

Operand and result elements are floating-point numbers of the same size.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| _31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0_ |
|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|----|
| 1   | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 0  | D  | 1  | sz |    | V  | 'n |    |    | V  | ď  |    | 1  | 1  | 0 | 1 | N | Q | М | 0 |   | Vr | n |    |

### 64-bit SIMD vector (Q == 0)

```
VABD{<c>}{<q>}.<dt> {<Dd>, }<Dn>, <Dm>
```

### 128-bit SIMD vector (Q == 1)

```
VABD{<c>}{<q>}.<dt> {<Qd>, }<Qn>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;

if sz == '1' && !HaveFP16Ext() then UNDEFINED;

case sz of
    when '0' esize = 32; elements = 2;
    when '1' esize = 16; elements = 4;

d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

# **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|----|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 0 | О | 1 | sz |   | ٧ | 'n |   |    | ٧  | ′d |    | 1  | 1  | 0 | 1 | N | Q | М | 0 |   | Vı | m |   |

### 64-bit SIMD vector (Q == 0)

```
VABD\{<c>\}\{<q>\}.<dt>\{<Dd>, \}<Dn>, <Dm>
```

### 128-bit SIMD vector (Q == 1)

```
VABD{<c>}{<q>}.<dt> {<Qd>, }<Qn>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;

if sz == '1' && !HaveFP16Ext() then UNDEFINED;

if sz == '1' && InITBlock() then UNPREDICTABLE;

case sz of
    when '0' esize = 32; elements = 2;
    when '1' esize = 16; elements = 4;

d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

# **CONSTRAINED UNPREDICTABLE behavior**

If sz == '1' && InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

# **Assembler Symbols**

| <c></c>   | For encoding A1: see Standard assembler syntax fields. This encoding must be unconditional.            |
|-----------|--------------------------------------------------------------------------------------------------------|
|           | For encoding T1: see Standard assembler syntax fields.                                                 |
| <q></q>   | See Standard assembler syntax fields.                                                                  |
| <dt></dt> | Is the data type for the elements of the vectors, encoded in "sz":                                     |
|           | sz <dt>       0     F32       1     F16</dt>                                                           |
| <qd></qd> | Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <qd>*2.</qd>   |
| <qn></qn> | Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <qn>*2.</qn>  |
| <qm></qm> | Is the 128-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field as <qm>*2.</qm> |
| <dd></dd> | Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.                   |
| <dn></dn> | Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.                  |
| <dm></dm> | Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.                 |

# Operation

```
if ConditionPassed() then
   EncodingSpecificOperations(); CheckAdvSIMDEnabled();
   for r = 0 to regs-1
        for e = 0 to elements-1
            op1 = Elem[D[n+r],e,esize]; op2 = Elem[D[m+r],e,esize];
            Elem[D[d+r], e, esize] = FPAbs(FPSub(op1, op2, StandardFPSCRValue()));
```

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

# VABD (integer)

Vector Absolute Difference (integer) subtracts the elements of one vector from the corresponding elements of another vector, and places the absolute values of the results in the elements of the destination vector.

Operand and result elements are all integers of the same length.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 20 | 1 | 9 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|-------|---|---|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | U  | 0  | D  | size  |   |   | V  | 'n |    |    | ٧  | ′d |    | 0  | 1  | 1 | 1 | Ν | Q | М | 0 |   | Vı | n |   |

### 64-bit SIMD vector (Q == 0)

```
VABD{<c>}{<q>}.<dt> {<Dd>, }<Dn>, <Dm>
```

### 128-bit SIMD vector (Q == 1)

```
VABD{<c>}{<q>}.<dt> {<Qd>, }<Qn>, <Qm>

if size == '11' then UNDEFINED;

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;

unsigned = (U == '1'); long_destination = FALSE;

esize = 8 << <u>UInt</u>(size); elements = 64 DIV esize;

d = <u>UInt</u>(D:Vd); n = <u>UInt</u>(N:Vn); m = <u>UInt</u>(M:Vm); regs = if Q == '0' then 1 else 2;
```

# T1

| _15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 4  | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0_ |
|-----|----|----|----|----|----|---|---|---|---|------|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|----|
| 1   | 1  | 1  | U  | 1  | 1  | 1 | 1 | 0 | D | size |   | ٧ | /n |   |    | ٧  | 'd |    | 0  | 1  | 1 | 1 | N | Q | М | 0 |   | Vı | m |    |

# 64-bit SIMD vector (Q == 0)

```
VABD{<c>}{<q>}.<dt> {<Dd>, }<Dn>, <Dm>
```

### 128-bit SIMD vector (Q == 1)

```
VABD{<c>}{<q>}.<dt> {<Qd>, }<Qn>, <Qm>

if size == '11' then UNDEFINED;

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;

unsigned = (U == '1'); long_destination = FALSE;

esize = 8 << UInt(size); elements = 64 DIV esize;

d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;</pre>
```

# **Assembler Symbols**

- <c> For encoding A1: see *Standard assembler syntax fields*. This encoding must be unconditional.
  - For encoding T1: see Standard assembler syntax fields.
- <q> See Standard assembler syntax fields.
- <dt> Is the data type for the elements of the operands, encoded in "U:size":

| U | size | <dt></dt> |
|---|------|-----------|
| 0 | 00   | S8        |
| 0 | 01   | S16       |
| 0 | 10   | S32       |
| 1 | 00   | U8        |
| 1 | 01   | U16       |
| 1 | 10   | U32       |

| <qd></qd> | Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <qd>*2.</qd>  |
|-----------|-------------------------------------------------------------------------------------------------------|
| <qn></qn> | Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <qn>*2.</qn> |
| <qm></qm> | Is the 128-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field as $<$ Qm>*2.  |
| <dd></dd> | Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.                  |
| <dn></dn> | Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.                 |
| <dm></dm> | Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.                |

# Operation

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ; Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# VABDL (integer)

Vector Absolute Difference Long (integer) subtracts the elements of one vector from the corresponding elements of another vector, and places the absolute values of the results in the elements of the destination vector.

Operand elements are all integers of the same length, and the result elements are double the length of the operands.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20  | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0_ |
|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|----|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | כ  | 1  | D  | != | 11  |    | V  | 'n |    |    | ٧  | 'd |    | 0  | 1  | 1 | 1 | Ν | 0 | М | 0 |   | ٧ | m |    |
|    |    |    |    |    |    |    |    |    |    | si | ze. |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |    |

# Α1

```
VABDL{<c>}{<q>}.<dt> <Qd>, <Dn>, <Dm>

if size == '11' then SEE "Related encodings";

if Vd<0> == '1' then UNDEFINED;

unsigned = (U == '1'); long_destination = TRUE;

esize = 8 << <u>UInt</u>(size); elements = 64 DIV esize;

d = <u>UInt</u>(D:Vd); n = <u>UInt</u>(N:Vn); m = <u>UInt</u>(M:Vm); regs = 1;
```

### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5        | 4  | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|----------|----|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | U  | 1  | 1  | 1 | 1 | 1 | D | <u>=</u> | 11 |   | V | 'n |   |    | ٧  | ′d |    | 0  | 1  | 1 | 1 | Ν | 0 | М | 0 |   | Vr | n |   |

size

T1

```
VABDL{<c>}{<q>}.<dt> <Qd>, <Dn>, <Dm>

if size == '11' then SEE "Related encodings";

if Vd<0> == '1' then UNDEFINED;

unsigned = (U == '1'); long_destination = TRUE;

esize = 8 << <u>UInt</u>(size); elements = 64 DIV esize;

d = <u>UInt</u>(D:Vd); n = <u>UInt</u>(N:Vn); m = <u>UInt</u>(M:Vm); regs = 1;
```

Related encodings: See Advanced SIMD data-processing for the T32 instruction set, or Advanced SIMD data-processing for the A32 instruction set.

# **Assembler Symbols**

<c> For encoding A1: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<dt> Is the data type for the elements of the operands, encoded in "U:size":

| U | size | <dt></dt> |
|---|------|-----------|
| 0 | 00   | S8        |
| 0 | 01   | S16       |
| 0 | 10   | S32       |
| 1 | 00   | U8        |
| 1 | 01   | U16       |
| 1 | 10   | U32       |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Dn> Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.

<Dm> Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.

# Operation

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - $\circ~$  The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

### **VABS**

Vector Absolute takes the absolute value of each element in a vector, and places the results in a second vector. The floating-point version only clears the sign bit.

Depending on settings in the *CPACR*, *NSACR*, *HCPTR*, and *FPEXC* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1 and A2) and T32 (T1 and T2).

### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|-------|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 1  | D  | 1  | 1  | size  | 0  | 1  |    | V  | 'd |    | 0  | F  | 1 | 1 | 0 | Q | М | 0 |   | Vı | m |   |

# 64-bit SIMD vector (Q == 0)

```
VABS{<c>}{<q>}.<dt> <Dd>, <Dm>
```

### 128-bit SIMD vector (Q == 1)

```
VABS{<c>}{<q>}.<dt> <Qd>, <Qm>

if size == '11' then UNDEFINED;
if F == '1' && ((size == '01' && !HaveFP16Ext()) || size == '00') then UNDEFINED;
if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;
advsimd = TRUE; floating_point = (F == '1');
esize = 8 << UInt(size); elements = 64 DIV esize;
d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;</pre>
```

# **A2**

| - 3 | 31 | 30 | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 13 | 12 | 11 | 10 | 9 8  | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|-----|----|----|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-------|----|----|----|------|---|---|---|---|---|----|---|---|
|     |    |    | 1111 |    | 1  | 1  | 1  | 0  | 1  | D  | 1  | 1  | 0  | 0  | 0  | 0  |    | Vd    |    | 1  | 0  | size | 1 | 1 | М | 0 |   | Vı | n |   |
|     |    |    |      |    |    |    |    |    |    |    |    |    |    |    |    |    |    |       |    |    |    |      |   |   |   |   |   |    |   |   |

cond

# Half-precision scalar (size == 01) (Armv8.2)

```
VABS\{<c>\}\{<q>\}.F16 <Sd>, <Sm>
```

# Single-precision scalar (size == 10)

```
VABS{<c>}{<q>}.F32 <Sd>, <Sm>
```

# Double-precision scalar (size == 11)

```
VABS{<c>}{<q>}.F64 <Dd>, <Dm>

if FPSCR.Len != '000' || FPSCR.Stride != '00' then UNDEFINED;

if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;

if size == '01' && cond != '1110' then UNPREDICTABLE;

advsimd = FALSE;

case size of
   when '01' esize = 16; d = UInt(Vd:D); m = UInt(Vm:M);
   when '10' esize = 32; d = UInt(Vd:D); m = UInt(Vm:M);
   when '11' esize = 64; d = UInt(D:Vd); m = UInt(M:Vm);
```

VABS Page 640

### **CONSTRAINED UNPREDICTABLE behavior**

If size == '01' && cond != '1110', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 2  | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|------|---|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 1 | D | 1 | 1 | size | 0 | 1 |    | Vo | d  |    | 0  | F  | 1 | 1 | 0 | Q | М | 0 |   | Vr | n |   |

# 64-bit SIMD vector (Q == 0)

```
VABS{<c>}{<q>}.<dt> <Dd>, <Dm>
```

### 128-bit SIMD vector (Q == 1)

```
VABS{<c>}{<q>}. <dt> <Qd>, <Qm>

if size == '11' then UNDEFINED;

if F == '1' && ((size == '01' && !HaveFP16Ext()) || size == '00') then UNDEFINED;

if F == '1' && size == '01' && <u>InITBlock()</u> then UNPREDICTABLE;

if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;

advsimd = TRUE; floating_point = (F == '1');

esize = 8 << <u>UInt(size)</u>; elements = 64 DIV esize;

d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

### **CONSTRAINED UNPREDICTABLE behavior**

If F == '1' && size == '01' && InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

### **T2**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8         | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|-----|-----------|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 0  | 1  | 1  | 1 | 0 | 1 | D | 1 | 1 | 0 | 0 | 0 | 0 |    | V  | d  |    | 1  | 0  | Siz | <u>ze</u> | 1 | 1 | М | 0 |   | Vr | n |   |

# Half-precision scalar (size == 01) (Armv8.2)

```
VABS\{<c>\}\{<q>\}.F16 <Sd>, <Sm>
```

# Single-precision scalar (size == 10)

```
VABS\{<c>\}\{<q>\}.F32~<Sd>,~<Sm>
```

# Double-precision scalar (size == 11)

```
VABS{<c>}{<q>}.F64 <Dd>, <Dm>

if FPSCR.Len != '000' || FPSCR.Stride != '00' then UNDEFINED;

if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;

if size == '01' && InITBlock() then UNPREDICTABLE;

advsimd = FALSE;

case size of
    when '01' esize = 16; d = UInt(Vd:D); m = UInt(Vm:M);
    when '10' esize = 32; d = UInt(Vd:D); m = UInt(Vm:M);
    when '11' esize = 64; d = UInt(D:Vd); m = UInt(M:Vm);
```

VABS Page 641

### **CONSTRAINED UNPREDICTABLE behavior**

If size == '01' && InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

# **Assembler Symbols**

<c> For encoding A1: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding A2, T1 and T2: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<dt> Is the data type for the elements of the vectors, encoded in "F:size":

| size | <dt></dt>            |
|------|----------------------|
| 00   | S8                   |
| 01   | S16                  |
| 10   | S32                  |
| 01   | F16                  |
| 10   | F32                  |
|      | 00<br>01<br>10<br>01 |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

Is the 128-bit name of the SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

<Dm> Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.

<Sd> Is the 32-bit name of the SIMD&FP destination register, encoded in the "Vd:D" field.

<Sm> Is the 32-bit name of the SIMD&FP source register, encoded in the "Vm:M" field.

# Operation

<Qm>

```
if ConditionPassed() then
    if advsimd then \ensuremath{//} Advanced SIMD instruction
         for r = 0 to regs-1
              for e = 0 to elements-1
                   if floating_point then
                       \underline{\text{Elem}}[\underline{D}[d+r], e, esize] = \underline{\text{FPAbs}}(\underline{\text{Elem}}[\underline{D}[m+r], e, esize]);
                   else
                       result = Abs(SInt(Elem[D[m+r],e,esize]));
                       Elem[D[d+r],e,esize] = result<esize-1:0>;
    else
                         // VFP instruction
         case esize of
              when 16 S[d] = Zeros(16) : FPAbs(S[m]<15:0>);
              when 32 \leq [d] = \frac{\text{FPAbs}}{(S[m])};
              when 64 \underline{D}[d] = \underline{FPAbs}(\underline{D}[m]);
```

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00 96, pseudocode r8p5 00bet2 rc5; Build timestamp: 2019-03-28T07:59

 $Copyright \ @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

VABS Page 642

### VACGE

Vector Absolute Compare Greater Than or Equal takes the absolute value of each element in a vector, and compares it with the absolute value of the corresponding element of a second vector. If the first is greater than or equal to the second, the corresponding element in the destination vector is set to all ones. Otherwise, it is set to all zeros.

The operands and result can be quadword or doubleword vectors. They must all be the same size.

The operand vector elements are floating-point numbers. The result vector elements are the same size as the operand vector elements.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

This instruction is used by the pseudo-instruction <u>VACLE</u>.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 0  | D  | 0  | SZ |    | ٧  | 'n |    |    | ٧  | 'd |    | 1  | 1  | 1 | 0 | Ν | Ø | М | 1 |   | ٧ | m |   |
|    |    |    |    |    |    |    |    |    |    | go |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

### 64-bit SIMD vector (Q == 0)

```
VACGE{<c>}{<q>}.<dt> {<Dd>, }<Dn>, <Dm>
```

### 128-bit SIMD vector (Q == 1)

```
VACGE{<c>}{<q>}.<dt> {<Qd>, }<Qn>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;

if sz == '1' && !HaveFP16Ext() then UNDEFINED;

or_equal = (op == '0');

case sz of
   when '0' esize = 32; elements = 2;
   when '1' esize = 16; elements = 4;

d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

### T1

|   | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5  | 4  | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0_ |
|---|----|----|----|----|----|----|---|---|---|---|----|----|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|----|
|   | 1  | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 0 | D | 0  | sz |   | ٧ | 'n |   |    | ٧  | ′d |    | 1  | 1  | 1 | 0 | Ν | Ø | М | 1 |   | V | m |    |
| - |    |    |    |    |    |    |   |   |   |   | ор |    |   |   |    |   |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |    |

# 64-bit SIMD vector (Q == 0)

```
VACGE {<c>} {<q>}.<dt> {<Dd>, }<Dn>, <Dm>
```

### 128-bit SIMD vector (Q == 1)

```
VACGE{<c>}{<q>}.<dt> {<Qd>, }<Qn>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;

if sz == '1' && !HaveFP16Ext() then UNDEFINED;

if sz == '1' && InITBlock() then UNPREDICTABLE;

or_equal = (op == '0');

case sz of
    when '0' esize = 32; elements = 2;
    when '1' esize = 16; elements = 4;

d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

VACGE Page 643

### **CONSTRAINED UNPREDICTABLE behavior**

If sz == '1' && InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

# **Assembler Symbols**

| <c></c>   | For encoding A1: see <i>Standard assembler syntax fields</i> . This encoding must be unconditional.    |
|-----------|--------------------------------------------------------------------------------------------------------|
|           | For encoding T1: see Standard assembler syntax fields.                                                 |
| <q></q>   | See Standard assembler syntax fields.                                                                  |
| <dt></dt> | Is the data type for the elements of the vectors, encoded in "sz":                                     |
|           | sz <dt> 0 F32 1 F16</dt>                                                                               |
| <qd></qd> | Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <qd>*2.</qd>   |
| <qn></qn> | Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <qn>*2.</qn>  |
| <qm></qm> | Is the 128-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field as <qm>*2.</qm> |
| <dd></dd> | Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.                   |
| <dn></dn> | Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.                  |
| <dm></dm> | Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.                 |
|           |                                                                                                        |

# Operation

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

VACGE Page 644

### VACGT

Vector Absolute Compare Greater Than takes the absolute value of each element in a vector, and compares it with the absolute value of the corresponding element of a second vector. If the first is greater than the second, the corresponding element in the destination vector is set to all ones. Otherwise, it is set to all zeros.

The operands and result can be quadword or doubleword vectors. They must all be the same size.

The operand vector elements are floating-point numbers. The result vector elements are the same size as the operand vector elements.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

This instruction is used by the pseudo-instruction <u>VACLT</u>.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 0  | D  | 1  | sz |    | V  | n  |    |    | ٧  | ′d |    | 1  | 1  | 1 | 0 | Z | Q | М | 1 |   | ٧ | m |   |
|    |    |    |    |    |    |    |    |    |    | go |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

### 64-bit SIMD vector (Q == 0)

```
VACGT{<c>}{<q>}.<dt> {<Dd>, }<Dn>, <Dm>
```

### 128-bit SIMD vector (Q == 1)

```
VACGT{<c>}{<q>}.<dt> {<Qd>, }<Qn>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;

if sz == '1' && !HaveFP16Ext() then UNDEFINED;

or_equal = (op == '0');

case sz of
   when '0' esize = 32; elements = 2;
   when '1' esize = 16; elements = 4;

d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5  | 4  | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0_ |
|----|----|----|----|----|----|---|---|---|---|----|----|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|----|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 0 | D | 1  | sz |   | V | 'n |   |    | ٧  | ⁄d |    | 1  | 1  | 1 | 0 | N | Q | М | 1 |   | V | m |    |
|    |    |    |    |    |    |   |   |   |   | ор |    |   |   |    |   |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |    |

# 64-bit SIMD vector (Q == 0)

```
VACGT{<c>}{<q>}.<dt> {<Dd>, }<Dn>, <Dm>
```

# 128-bit SIMD vector (Q == 1)

```
VACGT{<c>}{<q>}.<dt> {<Qd>, }<Qn>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;

if sz == '1' && !HaveFP16Ext() then UNDEFINED;

if sz == '1' && InITBlock() then UNPREDICTABLE;

or_equal = (op == '0');

case sz of
    when '0' esize = 32; elements = 2;
    when '1' esize = 16; elements = 4;

d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

VACGT Page 645

### **CONSTRAINED UNPREDICTABLE behavior**

If sz == '1' && InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

# **Assembler Symbols**

| <c></c>   | For encoding A1: see Standard assembler syntax fields. This encoding must be unconditional.            |
|-----------|--------------------------------------------------------------------------------------------------------|
|           | For encoding T1: see Standard assembler syntax fields.                                                 |
| <q></q>   | See Standard assembler syntax fields.                                                                  |
| <dt></dt> | Is the data type for the elements of the vectors, encoded in "sz":                                     |
|           | sz <dt>         0       F32         1       F16</dt>                                                   |
| <qd></qd> | Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <qd>*2.</qd>   |
| <qn></qn> | Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <qn>*2.</qn>  |
| <qm></qm> | Is the 128-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field as <qm>*2.</qm> |
| <dd></dd> | Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.                   |
| <dn></dn> | Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.                  |
| <dm></dm> | Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.                 |

# Operation

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright \ @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

VACGT Page 646

# **VADD** (floating-point)

Vector Add (floating-point) adds corresponding elements in two vectors, and places the results in the destination vector.

Depending on settings in the *CPACR*, *NSACR*, *HCPTR*, and *FPEXC* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$  and  $\underline{A2}$ ) and T32 ( $\underline{T1}$  and  $\underline{T2}$ ).

### **A1**

|   | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 |    |   |   |   |   |   |   |   |   |   | 1 | 0 |
|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|---|
| ſ | 1  | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | D  | 0  | sz |    | ٧  | 'n |    |    | ٧  | ′d | 1 | 1 | 0 | 1 | Ν | Q | М | 0 | V | m |   |

### 64-bit SIMD vector (Q == 0)

```
VADD{<c>}{<q>}.<dt> {<Dd>, }<Dn>, <Dm>
```

# 128-bit SIMD vector (Q == 1)

```
VADD{<c>}{<q>}.<dt> {<Qd>, }<Qn>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;

if sz == '1' && !HaveFP16Ext() then UNDEFINED;

advsimd = TRUE;

case sz of
   when '0' esize = 32; elements = 2;
   when '1' esize = 16; elements = 4;

d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

# **A2**

| 3 | 1 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|---|---|---|---|---|---|---|---|
|   |   | != 1 | 1111 |    | 1  | 1  | 1  | 0  | 0  | D  | 1  | 1  |    | ٧  | 'n |    |    | ٧  | 'd |    | 1  | 0  | Siz | ze | Ν | 0 | М | 0 |   | V | m |   |
|   |   |      |      |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |    |   |   |   |   |   |   |   |   |

cond

# Half-precision scalar (size == 01) (Armv8.2)

```
VADD\{<c>\}\{<q>\}.F16 \{<Sd>,\} <Sn>, <Sm>
```

# Single-precision scalar (size == 10)

```
VADD\{<c>\}\{<q>\}.F32 \{<Sd>,\} <Sn>, <Sm>
```

# Double-precision scalar (size == 11)

```
VADD{<c>}{<q>}.F64 {<Dd>,} <Dn>, <Dm>

if FPSCR.Len != '000' || FPSCR.Stride != '00' then UNDEFINED;

if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;

if size == '01' && cond != '1110' then UNPREDICTABLE;

advsimd = FALSE;

case size of

when '01' esize = 16; d = UInt(Vd:D); n = UInt(Vn:N); m = UInt(Vm:M);

when '10' esize = 32; d = UInt(Vd:D); n = UInt(Vn:N); m = UInt(Vm:M);

when '11' esize = 64; d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If size == '01' && cond != '1110', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

**T1** 

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|----|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 0  | 1  | 1  | 1 | 1 | 0 | D | 0 | sz |   | ٧ | 'n |   |    | ٧  | ⁄d |    | 1  | 1  | 0 | 1 | N | Q | М | 0 |   | Vı | n |   |

#### 64-bit SIMD vector (Q == 0)

```
VADD{<c>}{<q>}.<dt> {<Dd>, }<Dn>, <Dm>
```

#### 128-bit SIMD vector (Q == 1)

```
VADD{<c>}{<q>}.<dt> {<Qd>, }<Qn>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;

if sz == '1' && !HaveFP16Ext() then UNDEFINED;

if sz == '1' && InITBlock() then UNPREDICTABLE;

advsimd = TRUE;

case sz of
    when '0' esize = 32; elements = 2;
    when '1' esize = 16; elements = 4;

d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If sz == '1' && InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

**T2** 

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8  | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|-----|----|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 0  | 1  | 1  | 1 | 0 | 0 | D | 1 | 1 |   | ٧ | 'n |   |    | ٧  | ⁄d |    | 1  | 0  | Siz | ze | Ν | 0 | М | 0 |   | Vr | n |   |

# Half-precision scalar (size == 01) (Armv8.2)

```
VADD\{<c>\}\{<q>\}.F16 \{<Sd>,\} <Sn>, <Sm>
```

## Single-precision scalar (size == 10)

```
VADD\{<c>\}\{<q>\}.F32 \{<Sd>,\} <Sn>, <Sm>
```

#### Double-precision scalar (size == 11)

```
VADD{<c>}{<q>}.F64 {<Dd>,} <Dn>, <Dm>

if FPSCR.Len != '000' || FPSCR.Stride != '00' then UNDEFINED;
if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;
if size == '01' && InITBlock() then UNPREDICTABLE;
advsimd = FALSE;
case size of
   when '01' esize = 16; d = UInt(Vd:D); n = UInt(Vn:N); m = UInt(Vm:M);
   when '10' esize = 32; d = UInt(Vd:D); n = UInt(Vn:N); m = UInt(Vm:M);
   when '11' esize = 64; d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If size == '01' && InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

#### **Assembler Symbols**

| <c> For encoding A1: see Standard assembler syntax fields. This encoding must be u</c> | be unconditional. |
|----------------------------------------------------------------------------------------|-------------------|
|----------------------------------------------------------------------------------------|-------------------|

For encoding A2, T1 and T2: see Standard assembler syntax fields.

- <q> See Standard assembler syntax fields.
- <dt> Is the data type for the elements of the vectors, encoded in "sz":

| SZ | <dt></dt> |
|----|-----------|
| 0  | F32       |
| 1  | F16       |

- <Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.
- <Qn> Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <Qn>\*2.
- <Qm> Is the 128-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.
- <Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.
- <Dn> Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.
- <Dm> Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.
- <Sd> Is the 32-bit name of the SIMD&FP destination register, encoded in the "Vd:D" field.
- <Sn> Is the 32-bit name of the first SIMD&FP source register, encoded in the "Vn:N" field.
- <Sm> Is the 32-bit name of the second SIMD&FP source register, encoded in the "Vm:M" field.

```
if <a href="ConditionPassed">ConditionPassed</a>() then
      if advsimd then // Advanced SIMD instruction
             for r = 0 to regs-1
                   for e = 0 to elements-1
                          \underline{\mathtt{Elem}}[\underline{\mathtt{D}}[\mathtt{d+r}],\mathtt{e,esize}] \ = \ \underline{\mathtt{FPAdd}}(\underline{\mathtt{Elem}}[\underline{\mathtt{D}}[\mathtt{n+r}],\mathtt{e,esize}], \ \underline{\mathtt{Elem}}[\underline{\mathtt{D}}[\mathtt{m+r}],\mathtt{e,esize}],
                                                                            StandardFPSCRValue());
      else
                                   // VFP instruction
             case esize of
                    when 16
                           \underline{S}[d] = \underline{Zeros}(16) : \underline{FPAdd}(\underline{S}[n]<15:0>, \underline{S}[m]<15:0>, FPSCR);
                    when 32
                          \underline{S}[d] = \underline{FPAdd}(\underline{S}[n], \underline{S}[m], FPSCR);
                    when 64
                        \underline{D}[d] = \underline{FPAdd}(\underline{D}[n], \underline{D}[m], FPSCR);
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# VADD (integer)

Vector Add (integer) adds corresponding elements in two vectors, and places the results in the destination vector.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

|   | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 20 | 19 | 18 | 17 | 16 | 15 | 14 |    | <br> |   | _ |   |   |   |   | - | <br> | 1 | 0 |
|---|----|----|----|----|----|----|----|----|----|----|-------|----|----|----|----|----|----|----|------|---|---|---|---|---|---|---|------|---|---|
| Γ | 1  | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | D  | size  |    | \  | /n |    |    | V  | ′d | 1    | 0 | 0 | 0 | Ν | Q | М | 0 | Vı   | m |   |

#### 64-bit SIMD vector (Q == 0)

```
VADD{<c>}{<q>}.<dt> {<Dd>, }<Dn>, <Dm>
```

## 128-bit SIMD vector (Q == 1)

```
VADD{<c>}{<q>}.<dt> {<Qd>, }<Qn>, <Qm>
if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;
esize = 8 << <u>UInt</u>(size); elements = 64 DIV esize;
d = <u>UInt</u>(D:Vd); n = <u>UInt</u>(N:Vn); m = <u>UInt</u>(M:Vm); regs = if Q == '0' then 1 else 2;
```

#### T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5   | 4         | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|-----|-----------|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 0  | 1  | 1  | 1 | 1 | 0 | D | Siz | <u>ze</u> |   | ٧ | 'n |   |    | ٧  | 'd |    | 1  | 0  | 0 | 0 | N | Q | М | 0 |   | Vı | m |   |

# 64-bit SIMD vector (Q == 0)

```
VADD{<c>}{<q>}.<dt> {<Dd>, }<Dn>, <Dm>
```

## 128-bit SIMD vector (Q == 1)

```
VADD{<c>}{<q>}.<dt> {<Qd>, }<Qn>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;
esize = 8 << <u>UInt</u>(size); elements = 64 DIV esize;
d = <u>UInt</u>(D:Vd); n = <u>UInt</u>(N:Vn); m = <u>UInt</u>(M:Vm); regs = if Q == '0' then 1 else 2;
```

## **Assembler Symbols**

<c> For encoding A1: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<dt> Is the data type for the elements of the vectors, encoded in "size":

| size | <dt></dt> |
|------|-----------|
| 00   | 18        |
| 01   | I16       |
| 10   | I32       |
| 11   | I64       |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Qn> Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <Qn>\*2.

<Qm> Is the 128-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.
<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.
<Dn> Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.
<Dm> Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.

# Operation

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

#### VADDHN

Vector Add and Narrow, returning High Half adds corresponding elements in two quadword vectors, and places the most significant half of each result in a doubleword vector. The results are truncated. For rounded results, see *VRADDHN*.

The operand elements can be 16-bit, 32-bit, or 64-bit integers. There is no distinction between signed and unsigned integers.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

 $d = \underline{UInt}(D:Vd); \quad n = \underline{UInt}(N:Vn); \quad m = \underline{UInt}(M:Vm);$ 

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21  | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0_ |
|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|----|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 1  | D  | !=  | 11 |    | ٧  | 'n |    |    | V  | 'd |    | 0  | 1  | 0 | 0 | Z | 0 | М | 0 |   | V | m |    |
|    |    |    |    |    |    |    |    |    |    | Si2 | 76 |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |    |

## Α1

```
VADDHN{<c>}{<q>}.<dt> <Dd>, <Qn>, <Qm>

if size == '11' then SEE "Related encodings";
if Vn<0> == '1' || Vm<0> == '1' then UNDEFINED;
esize = 8 << UInt(size); elements = 64 DIV esize;</pre>
```

#### T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5        | 4  | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|----------|----|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 0  | 1  | 1  | 1 | 1 | 1 | D | <u>"</u> | 11 |   | V | 'n |   |    | ٧  | 'd |    | 0  | 1  | 0 | 0 | Ν | 0 | М | 0 |   | ٧ | m |   |
|    |    |    |    |    |    |   |   |   |   | siz      | ze |   |   |    |   |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

#### **T1**

```
VADDHN{<c>}{<q>}.<dt> <Dd>, <Qn>, <Qm>

if size == '11' then SEE "Related encodings";
if Vn<0> == '1' || Vm<0> == '1' then UNDEFINED;
esize = 8 << UInt(size); elements = 64 DIV esize;
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);</pre>
```

Related encodings: See Advanced SIMD data-processing for the T32 instruction set, or Advanced SIMD data-processing for the A32 instruction set.

# **Assembler Symbols**

<c> For encoding A1: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<dt> Is the data type for the elements of the operands, encoded in "size":

| size | <dt></dt> |
|------|-----------|
| 0.0  | I16       |
| 01   | I32       |
| 10   | I64       |

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

<Qn> Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <Qn>\*2.

<Qm> Is the 128-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.

VADDHN Page 653

```
if ConditionPassed() then
    EncodingSpecificOperations();    CheckAdvSIMDEnabled();
    for e = 0 to elements-1
        result = Elem[Qin[n>>1],e,2*esize] + Elem[Qin[m>>1],e,2*esize];
        Elem[D[d],e,esize] = result<2*esize-1:esize>;
```

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

VADDHN Page 654

#### VADDL

Vector Add Long adds corresponding elements in two doubleword vectors, and places the results in a quadword vector. Before adding, it sign-extends or zero-extends the elements of both operands.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21  | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|---|----|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | כ  | 1  | О  | =   | 11 |    | V  | 'n |    |    | V  | ď  |    | 0  | 0  | 0 | 0  | Z | 0 | М | 0 |   | V | m |   |
|    |    |    |    |    |    |    |    |    |    | Siz | ze |    |    |    |    |    |    |    |    |    |    |   | ор |   |   |   |   |   |   |   |   |

#### Α1

```
VADDL{<c>}{<q>}.<dt> <Qd>, <Dn>, <Dm>

if size == '11' then SEE "Related encodings";

if Vd<0> == '1' || (op == '1' && Vn<0> == '1') then UNDEFINED;

unsigned = (U == '1');

esize = 8 << <u>UInt</u>(size); elements = 64 DIV esize; is_vaddw = (op == '1');

d = <u>UInt</u>(D:Vd); n = <u>UInt</u>(N:Vn); m = <u>UInt</u>(M:Vm);
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5        | 4  | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|----------|----|---|---|----|---|----|----|----|----|----|----|---|----|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | U  | 1  | 1  | 1 | 1 | 1 | D | <u>"</u> | 11 |   | V | 'n |   |    | V  | ď  |    | 0  | 0  | 0 | 0  | N | 0 | М | 0 |   | V | n |   |
|    |    |    |    |    |    |   |   |   |   | siz      | ze |   |   |    |   |    |    |    |    |    |    |   | ор |   |   |   |   |   |   |   |   |

#### T1

```
VADDL{<c>}{<q>}.<dt> <Qd>, <Dn>, <Dm>

if size == '11' then SEE "Related encodings";
if Vd<0> == '1' || (op == '1' && Vn<0> == '1') then UNDEFINED;
unsigned = (U == '1');
esize = 8 << UInt(size); elements = 64 DIV esize; is_vaddw = (op == '1');
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);</pre>
```

Related encodings: See Advanced SIMD data-processing for the T32 instruction set, or Advanced SIMD data-processing for the A32 instruction set.

## **Assembler Symbols**

<c> For encoding A1: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<dt> Is the data type for the elements of the second operand vector, encoded in "U:size":

| U | size | <dt></dt> |
|---|------|-----------|
| 0 | 00   | S8        |
| 0 | 01   | S16       |
| 0 | 10   | S32       |
| 1 | 00   | U8        |
| 1 | 01   | U16       |
| 1 | 10   | U32       |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Dn> Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.

VADDL Page 655

```
if ConditionPassed() then
    EncodingSpecificOperations(); CheckAdvSIMDEnabled();
    for e = 0 to elements-1
        if is_vaddw then
            op1 = Int(Elem[Qin[n>>1],e,2*esize], unsigned);
        else
            op1 = Int(Elem[Din[n],e,esize], unsigned);
        result = op1 + Int(Elem[Din[m],e,esize], unsigned);
        Elem[Q[d>>1],e,2*esize] = result<2*esize-1:0>;
```

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - $\circ$   $\;$  The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

VADDL Page 656

#### **VADDW**

Vector Add Wide adds corresponding elements in one quadword and one doubleword vector, and places the results in a quadword vector. Before adding, it sign-extends or zero-extends the elements of the doubleword operand.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21  | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|---|----|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | J  | 1  | О  | ≝.  | 11 |    | V  | 'n |    |    | V  | d  |    | 0  | 0  | 0 | 1  | Ν | 0 | М | 0 |   | V | m |   |
|    |    |    |    |    |    |    |    |    |    | siz | ze |    |    |    |    |    |    |    |    |    |    |   | ор |   |   |   |   |   |   |   |   |

#### **A**1

```
VADDW{<c>}{<q>}.<dt> {<Qd>,} <Qn>, <Dm>

if size == '11' then SEE "Related encodings";

if Vd<0> == '1' || (op == '1' && Vn<0> == '1') then UNDEFINED;

unsigned = (U == '1');

esize = 8 << <u>UInt</u>(size); elements = 64 DIV esize; is_vaddw = (op == '1');

d = <u>UInt</u>(D:Vd); n = <u>UInt</u>(N:Vn); m = <u>UInt</u>(M:Vm);
```

## **T1**

| 15 | 14   | 13 | 3 1                  | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|------|----|----------------------|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1    | 1  | U 1 1 1 1 D != 11 Vn |    |    |    |   |   |   |   |   |   |   | ٧ | ′d |   | 0  | 0  | 0  | 1  | Ζ  | 0  | М | 0 |   | V | m |   |   |   |   |   |
|    | size |    |                      |    |    |    |   |   |   |   |   |   |   |   |    |   |    |    |    | ор |    |    |   |   |   |   |   |   |   |   |   |   |

#### T1

```
VADDW{<c>}{<q>}.<dt> {<Qd>,} <Qn>, <Dm>

if size == '11' then SEE "Related encodings";
if Vd<0> == '1' || (op == '1' && Vn<0> == '1') then UNDEFINED;
unsigned = (U == '1');
esize = 8 << UInt(size); elements = 64 DIV esize; is_vaddw = (op == '1');
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);</pre>
```

Related encodings: See Advanced SIMD data-processing for the T32 instruction set, or Advanced SIMD data-processing for the A32 instruction set.

# **Assembler Symbols**

<c> For encoding A1: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<dt> Is the data type for the elements of the second operand vector, encoded in "U:size":

| U | size | <dt></dt> |
|---|------|-----------|
| 0 | 00   | S8        |
| 0 | 01   | S16       |
| 0 | 10   | S32       |
| 1 | 00   | U8        |
| 1 | 01   | U16       |
| 1 | 10   | U32       |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Qn> Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <Qn>\*2.

VADDW Page 657

```
if ConditionPassed() then
    EncodingSpecificOperations(); CheckAdvSIMDEnabled();
    for e = 0 to elements-1
        if is_vaddw then
            op1 = Int(Elem[Qin[n>>1],e,2*esize], unsigned);
        else
            op1 = Int(Elem[Din[n],e,esize], unsigned);
        result = op1 + Int(Elem[Din[m],e,esize], unsigned);
        Elem[Q[d>>1],e,2*esize] = result<2*esize-1:0>;
```

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - $\circ$   $\;$  The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

VADDW Page 658

# **VAND** (register)

Vector Bitwise AND (register) performs a bitwise AND operation between two registers, and places the result in the destination register. Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0_ |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|----|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | D  | 0  | 0  |    | ٧  | 'n |    |    | V  | ′d |    | 0  | 0  | 0 | 1 | Ν | Q | М | 1 |   | V | m |    |

## 64-bit SIMD vector (Q == 0)

```
VAND{<c>}{<q>}{.<dt>} {<Dd>,} <Dn>, <Dm>
```

## 128-bit SIMD vector (Q == 1)

```
VAND{<c>}{<q>}{.<dt>} {<Qd>,} <Qn>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

## **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 0  | 1  | 1  | 1 | 1 | 0 | D | 0 | 0 |   | ٧ | 'n |   |    | ٧  | ⁄d |    | 0  | 0  | 0 | 1 | N | Q | М | 1 |   | V | m |   |

# 64-bit SIMD vector (Q == 0)

```
VAND{<c>}{<q>}{.<dt>} {<Dd>,} <Dn>, <Dm>
```

## 128-bit SIMD vector (Q == 1)

```
VAND{<c>}{<q>}{.<dt>} {<Qd>,} <Qn>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

## **Assembler Symbols**

| <c></c>   | For encoding A1: see <i>Standard assembler syntax fields</i> . This encoding must be unconditional.      |
|-----------|----------------------------------------------------------------------------------------------------------|
|           | For encoding T1: see Standard assembler syntax fields.                                                   |
| <q></q>   | See Standard assembler syntax fields.                                                                    |
| <dt></dt> | An optional data type. It is ignored by assemblers, and does not affect the encoding.                    |
| <qd></qd> | Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <qd>*2.</qd>     |
| <qn></qn> | Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <qn>*2.</qn>    |
| <qm></qm> | Is the 128-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field as $<$ Qm> $*$ 2. |
| <dd></dd> | Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.                     |
| <dn></dn> | Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.                    |
| <dm></dm> | Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.                   |

```
if ConditionPassed() then
    EncodingSpecificOperations(); CheckAdvSIMDEnabled();
    for r = 0 to regs-1
        D[d+r] = D[n+r] AND D[m+r];
```

## **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - $\circ$   $\;$  The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

# **VBIC** (immediate)

Vector Bitwise Bit Clear (immediate) performs a bitwise AND between a register value and the complement of an immediate value, and returns the result into the destination vector.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

This instruction is used by the pseudo-instruction **VAND** (immediate).

It has encodings from the following instruction sets: A32 (A1 and A2) and T32 (T1 and T2).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8 | 7 | 6 | 5 | 4 | 3 | 2   | 1  | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|---|---|---|---|---|---|-----|----|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | i  | 1  | D  | 0  | 0  | 0  | İI | mm | 3  |    | ٧  | ′d |    | 0  | Х  | Х   | 1 | 0 | Q | 1 | 1 |   | imı | n4 |   |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | om | 240 |   |   |   |   |   |   |     |    |   |

# 64-bit SIMD vector (Q == 0)

```
VBIC{<c>}{<q>}.I32 {<Dd>,} <Dd>, #<imm>
```

#### 128-bit SIMD vector (Q == 1)

```
VBIC{<c>}{<q>}.I32 {<Qd>,} <Qd>, #<imm>

if cmode<0> == '0' || cmode<3:2> == '11' then SEE "Related encodings";
if Q == '1' && Vd<0> == '1' then UNDEFINED;
imm64 = AdvSIMDExpandImm('1', cmode, i:imm3:imm4);
d = UInt(D:Vd); regs = if Q == '0' then 1 else 2;
```

# **A2**

| 1 1 1 1 0 0 1 i 1 D 0 0 0 imm3 Vd 1 0 x 1 0 Q 1 1 i imm4 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17  | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2   | 1  | 0 |
|----------------------------------------------------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|-----|----|---|
|                                                          | 1  | 1  | 1  | 1  | 0  | 0  | 1  | i  | 1  | О  | 0  | 0  | 0  | i  | mm; | 3  |    | ٧  | ′d |    | 1  | 0  | Χ | 1 | 0 | Q | 1 | 1 |   | imı | n4 |   |

cmode

## 64-bit SIMD vector (Q == 0)

```
VBIC{<c>}{<q>}.I16 {<Dd>,} <Dd>, #<imm>
```

## 128-bit SIMD vector (Q == 1)

```
VBIC{<c>}{<q>}.I16 {<Qd>,} <Qd>, #<imm>

if cmode<0> == '0' || cmode<3:2> == '11' then SEE "Related encodings";
if Q == '1' && Vd<0> == '1' then UNDEFINED;
imm64 = AdvSIMDExpandImm('1', cmode, i:imm3:imm4);
d = UInt(D:Vd); regs = if Q == '0' then 1 else 2;
```

## **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1   | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2   | 1  | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|-----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|-----|----|---|
| 1  | 1  | 1  | i  | 1  | 1  | 1 | 1 | 1 | D | 0 | 0 | 0 | i | mm: | 3 | Vd |    |    |    | 0  | Χ  | Χ | 1 | 0 | Ø | 1 | 1 |   | imr | n4 |   |

cmode

#### 64-bit SIMD vector (Q == 0)

```
VBIC{<c>}{<q>}.I32 {<Dd>,} <Dd>, #<imm>
```

#### 128-bit SIMD vector (Q == 1)

```
VBIC{<c>}{<q>}.I32 {<Qd>,} <Qd>, #<imm>

if cmode<0> == '0' || cmode<3:2> == '11' then SEE "Related encodings";

if Q == '1' && Vd<0> == '1' then UNDEFINED;

imm64 = AdvSIMDExpandImm('1', cmode, i:imm3:imm4);

d = UInt(D:Vd); regs = if Q == '0' then 1 else 2;
```

#### **T2**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1   | 0 | 15 | 14 | 13 | 12 | 11 | 10  | 9   | 8 | 7 | 6 | 5 | 4 | 3 | 2   | 1  | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|-----|---|----|----|----|----|----|-----|-----|---|---|---|---|---|---|-----|----|---|
| 1  | 1  | 1  | İ  | 1  | 1  | 1 | 1 | 1 | D | 0 | 0 | 0 | i | mm: | 3 |    | ٧  | ′d |    | 1  | 0   | Χ   | 1 | 0 | Q | 1 | 1 |   | imı | m4 |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   |   |     |   |    |    |    |    |    | cmo | ode |   |   |   |   |   |   |     |    |   |

#### 64-bit SIMD vector (Q == 0)

```
VBIC{<c>}{<q>}.I16 {<Dd>,} <Dd>, #<imm>
```

#### 128-bit SIMD vector (Q == 1)

```
VBIC{<c>}{<q>}.I16 {<Qd>,} <Qd>, #<imm>

if cmode<0> == '0' || cmode<3:2> == '11' then SEE "Related encodings";
if Q == '1' && Vd<0> == '1' then UNDEFINED;
imm64 = AdvSIMDExpandImm('1', cmode, i:imm3:imm4);
d = UInt(D:Vd); regs = if Q == '0' then 1 else 2;
```

Related encodings: See Advanced SIMD one register and modified immediate for the T32 instruction set, or Advanced SIMD one register and modified immediate for the A32 instruction set.

# **Assembler Symbols**

<c> For encoding A1 and A2: see Standard assembler syntax fields. This encoding must be unconditional.

For encoding T1 and T2: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

<imm> Is a constant of the specified type that is replicated to fill the destination register. For details of the range of constants available and the encoding of <imm>, see Modified immediate constants in T32 and A32 Advanced SIMD instructions.

The I8, I64, and F32 data types are permitted as pseudo-instructions, if the immediate can be represented by this instruction, and are encoded using a permitted encoding of the I16 or I32 data type.

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations(); CheckAdvSIMDEnabled();
    for r = 0 to regs-1
        D[d+r] = D[d+r] AND NOT(imm64);
```

#### **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.

- $\circ~$  The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

# **VBIC** (register)

Vector Bitwise Bit Clear (register) performs a bitwise AND between a register value and the complement of a register value, and places the result in the destination register.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | D  | 0  | 1  |    | V  | 'n |    |    | V  | ⁄d |    | 0  | 0  | 0 | 1 | Ν | Q | М | 1 |   | V | m |   |

#### 64-bit SIMD vector (Q == 0)

```
VBIC{<c>}{<q>}{.<dt>} {<Dd>,} <Dn>, <Dm>
```

#### 128-bit SIMD vector (Q == 1)

```
VBIC{<c>}{<q>}{.<dt>} {<Qd>,} <Qn>, <Qm>
if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;
d = <u>UInt(D:Vd);</u> n = <u>UInt(N:Vn);</u> m = <u>UInt(M:Vm);</u> regs = if Q == '0' then 1 else 2;
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0_ |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|----|
| 1  | 1  | 1  | 0  | 1  | 1  | 1 | 1 | 0 | D | 0 | 1 |   | ٧ | 'n |   |    | ٧  | ′d |    | 0  | 0  | 0 | 1 | N | Q | М | 1 |   | V | m |    |

## 64-bit SIMD vector (Q == 0)

```
VBIC{<c>}{<q>}{.<dt>} {<Dd>,} <Dn>, <Dm>
```

## 128-bit SIMD vector (Q == 1)

```
VBIC{<c>}{<q>}{.<dt>} {<Qd>,} <Qn>, <Qm>
if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

# **Assembler Symbols**

| <c></c>   | For encoding A1: see Standard assembler syntax fields. This encoding must be unconditional.            |
|-----------|--------------------------------------------------------------------------------------------------------|
|           | For encoding T1: see Standard assembler syntax fields.                                                 |
| <q></q>   | See Standard assembler syntax fields.                                                                  |
| <dt></dt> | An optional data type. It is ignored by assemblers, and does not affect the encoding.                  |
| <qd></qd> | Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <qd>*2.</qd>   |
| <qn></qn> | Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <qn>*2.</qn>  |
| <qm></qm> | Is the 128-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field as <qm>*2.</qm> |
| <dd></dd> | Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.                   |
| <dn></dn> | Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.                  |
| <dm></dm> | Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.                 |

```
if ConditionPassed() then
    EncodingSpecificOperations();    CheckAdvSIMDEnabled();
    for r = 0 to regs-1
        D[d+r] = D[n+r] AND NOT(D[m+r]);
```

## **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - $\circ$   $\;$  The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

#### **VBIF**

Vector Bitwise Insert if False inserts each bit from the first source register into the destination register if the corresponding bit of the second source register is 0, otherwise leaves the bit in the destination register unchanged.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 3 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|   | 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 0  | D  | 1  | 1  |    | V  | 'n |    |    | V  | 'd |    | 0  | 0  | 0 | 1 | N | Q | М | 1 |   | V | m |   |
|   |    |    |    |    |    |    |    |    |    |    | 0  | n  |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

#### 64-bit SIMD vector (Q == 0)

```
VBIF{<c>}{<q>}{.<dt>} {<Dd>,} <Dn>, <Dm>
```

## 128-bit SIMD vector (Q == 1)

```
VBIF{<c>}{<q>}{.<dt>} {<Qd>,} <Qn>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;
if op == '00' then SEE "VEOR";
if op == '01' then operation = VBitOps_VBSL;
if op == '10' then operation = VBitOps_VBIT;
if op == '11' then operation = VBitOps_VBIF;
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

## **T1**

| 1 | 5 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1 |   | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 0 | D | 1 | 1 |   | ٧ | /n |   |    | ٧  | ′d |    | 0  | 0  | 0 | 1 | N | Q | М | 1 |   | V | m |   |

op

#### 64-bit SIMD vector (Q == 0)

```
VBIF{<c>}{<q>}{.<dt>} {<Dd>,} <Dn>, <Dm>
```

# 128-bit SIMD vector (Q == 1)

```
VBIF{<c>}{<q>}{.<dt>} {<Qd>,} <Qn>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;
if op == '00' then SEE "VEOR";
if op == '01' then operation = VBitOps_VBSL;
if op == '10' then operation = VBitOps_VBIT;
if op == '11' then operation = VBitOps_VBIF;
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

#### **Assembler Symbols**

<c> For encoding A1: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<dt> An optional data type. It is ignored by assemblers, and does not affect the encoding.

VBIF Page 666

```
<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>*2.
<Qn> Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <Qn>*2.
<Qm> Is the 128-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field as <Qm>*2.
<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.
<Dn> Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.
<Dm> Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.
```

```
enumeration VBitOps {VBitOps_VBIF, VBitOps_VBIT, VBitOps_VBSL};

if ConditionPassed() then
    EncodingSpecificOperations(); CheckAdvSIMDEnabled();
    for r = 0 to regs-1
        case operation of
        when VBitOps_VBIF D[d+r] = (D[d+r] AND D[m+r]) OR (D[n+r] AND NOT(D[m+r]));
        when VBitOps_VBIT D[d+r] = (D[n+r] AND D[m+r]) OR (D[d+r] AND NOT(D[m+r]));
        when VBitOps_VBSL D[d+r] = (D[n+r] AND D[d+r]) OR (D[m+r] AND NOT(D[d+r]));
```

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

VBIF Page 667

#### **VBIT**

Vector Bitwise Insert if True inserts each bit from the first source register into the destination register if the corresponding bit of the second source register is 1, otherwise leaves the bit in the destination register unchanged.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 3 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|   | 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 0  | D  | 1  | 0  |    | V  | 'n |    |    | V  | 'd |    | 0  | 0  | 0 | 1 | N | Q | М | 1 |   | V | m |   |
|   |    |    |    |    |    |    |    |    |    |    | 0  | n  |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

## 64-bit SIMD vector (Q == 0)

```
VBIT{<c>}{<q>}{.<dt>} {<Dd>,} <Dn>, <Dm>
```

#### 128-bit SIMD vector (Q == 1)

```
VBIT{<c>}{<q>}{.<dt>} {<Qd>,} <Qn>, <Qm>
if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;
if op == '00' then SEE "VEOR";
if op == '01' then operation = VBitOps_VBSL;
if op == '10' then operation = VBitOps_VBIT;
if op == '11' then operation = VBitOps_VBIF;
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

## T1

| <br>15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | - / | 6 | 5 | 4 | 3 | 2 | 1  | U | 15 | 14 1 | 3 ′ | 12 | 11 | 10 | 9 | 8 | 1 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|--------|----|----|----|----|----|---|---|-----|---|---|---|---|---|----|---|----|------|-----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1      | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 0   | D | 1 | 0 |   | V | 'n |   |    | Vd   |     |    | 0  | 0  | 0 | 1 | N | Q | М | 1 |   | V | m |   |
|        |    |    |    |    |    |   |   |     |   | 0 | р |   |   |    |   |    |      |     |    |    |    |   |   |   |   |   |   |   |   |   |   |

#### 64-bit SIMD vector (Q == 0)

```
VBIT{<c>}{<q>}{.<dt>} {<Dd>,} <Dn>, <Dm>
```

# 128-bit SIMD vector (Q == 1)

```
VBIT{<c>}{<q>}{.<dt>} {<Qd>,} <Qn>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;
if op == '00' then SEE "VEOR";
if op == '01' then operation = VBitOps_VBSL;
if op == '10' then operation = VBitOps_VBIT;
if op == '11' then operation = VBitOps_VBIF;
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

#### **Assembler Symbols**

- <c> For encoding A1: see *Standard assembler syntax fields*. This encoding must be unconditional.
  - For encoding T1: see Standard assembler syntax fields.
- <q> See Standard assembler syntax fields.
- <dt> An optional data type. It is ignored by assemblers, and does not affect the encoding.

VBIT Page 668

```
<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>*2.
<Qn> Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <Qn>*2.
<Qm> Is the 128-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field as <Qm>*2.
<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.
<Dn> Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.
<Dm> Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.
```

```
enumeration VBitOps {VBitOps_VBIF, VBitOps_VBIT, VBitOps_VBSL};

if ConditionPassed() then
    EncodingSpecificOperations(); CheckAdvSIMDEnabled();
    for r = 0 to regs-1
        case operation of
        when VBitOps_VBIF D[d+r] = (D[d+r] AND D[m+r]) OR (D[n+r] AND NOT(D[m+r]));
        when VBitOps_VBIT D[d+r] = (D[n+r] AND D[m+r]) OR (D[d+r] AND NOT(D[m+r]));
        when VBitOps_VBSL D[d+r] = (D[n+r] AND D[d+r]) OR (D[m+r] AND NOT(D[d+r]));
```

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

VBIT Page 669

#### **VBSL**

Vector Bitwise Select sets each bit in the destination to the corresponding bit from the first source operand when the original destination bit was 1, otherwise from the second source operand.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (  $\underline{A1}$  ) and T32 (  $\underline{T1}$  ) .

#### **A1**

| 3 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|   | 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 0  | D  | 0  | 1  |    | V  | 'n |    |    | V  | 'd |    | 0  | 0  | 0 | 1 | N | Q | М | 1 |   | V | m |   |
|   |    |    |    |    |    |    |    |    |    |    | 0  | n  |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

## 64-bit SIMD vector (Q == 0)

```
VBSL{<c>}{<q>}{.<dt>} {<Dd>,} <Dn>, <Dm>
```

## 128-bit SIMD vector (Q == 1)

```
VBSL{<c>}{<q>}{.<dt>} {<Qd>,} <Qn>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;
if op == '00' then SEE "VEOR";
if op == '01' then operation = VBitOps_VBSL;
if op == '10' then operation = VBitOps_VBIT;
if op == '11' then operation = VBitOps_VBIF;
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

## **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 0 | D | 0 | 1 |   | ٧ | 'n |   |    | ٧  | ′d |    | 0  | 0  | 0 | 1 | N | Q | М | 1 |   | V | m |   |

op

#### 64-bit SIMD vector (Q == 0)

```
VBSL{<c>}{<q>}{.<dt>} {<Dd>,} <Dn>, <Dm>
```

# 128-bit SIMD vector (Q == 1)

```
VBSL{<c>}{<q>}{.<dt>} {<Qd>,} <Qn>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;
if op == '00' then SEE "VEOR";
if op == '01' then operation = VBitOps_VBSL;
if op == '10' then operation = VBitOps_VBIT;
if op == '11' then operation = VBitOps_VBIF;
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

#### **Assembler Symbols**

<c> For encoding A1: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<dt> An optional data type. It is ignored by assemblers, and does not affect the encoding.

VBSL Page 670

```
<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>*2.
<Qn> Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <Qn>*2.
<Qm> Is the 128-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field as <Qm>*2.
<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.
<Dn> Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.
<Dm> Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.
```

```
enumeration VBitOps {VBitOps_VBIF, VBitOps_VBIT, VBitOps_VBSL};

if ConditionPassed() then
    EncodingSpecificOperations(); CheckAdvSIMDEnabled();
    for r = 0 to regs-1
        case operation of
        when VBitOps_VBIF D[d+r] = (D[d+r] AND D[m+r]) OR (D[n+r] AND NOT(D[m+r]));
        when VBitOps_VBIT D[d+r] = (D[n+r] AND D[m+r]) OR (D[d+r] AND NOT(D[m+r]));
        when VBitOps_VBSL D[d+r] = (D[n+r] AND D[d+r]) OR (D[m+r] AND NOT(D[d+r]));
```

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

VBSL Page 671

#### **VCADD**

Vector Complex Add.

This instruction operates on complex numbers that are represented in SIMD&FP registers as pairs of elements, with the more significant element holding the imaginary part of the number and the less significant element holding the real part of the number. Each element holds a floating-point value. It performs the following computation on the corresponding complex number element pairs from the two source registers:

- Considering the complex number from the second source register on an Argand diagram, the number is rotated counterclockwise by 90 or 270 degrees.
- The rotated complex number is added to the complex number from the first source register.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

## **A**1

#### (Armv8.3)

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24  | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 0  | rot | 1  | D  | 0  | S  |    | ٧  | 'n |    |    | V  | ′d |    | 1  | 0  | 0 | 0 | Ν | Q | М | 0 |   | Vr | n |   |

#### 64-bit SIMD vector (Q == 0)

```
VCADD{<q>}.<dt> <Dd>, <Dn>, <Dm>, #<rotate>
```

#### 128-bit SIMD vector (Q == 1)

```
VCADD{<q>}.<dt> <Qd>, <Qn>, <Qm>, #<rotate>

if !HaveFCADDExt() then UNDEFINED;
if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);
esize = 16 << UInt(S);
if !HaveFP16Ext() && esize == 16 then UNDEFINED;
elements = 64 DIV esize;
regs = if Q == '0' then 1 else 2;</pre>
```

# T1 (Armv8.3)

```
15
                                  14
                                     13 12
                                            11
                                               10
                                                  9
                                                            6
                                                               5
0 rot
      1
         D
            0
                                    Vd
                                               0
                                                  0
                                                     0
```

#### 64-bit SIMD vector (Q == 0)

```
VCADD\{ \langle q \rangle \}.\langle dt \rangle \langle Dd \rangle, \langle Dn \rangle, \langle Dm \rangle, \#\langle rotate \rangle
```

regs = if Q == '0' then 1 else 2;

#### 128-bit SIMD vector (Q == 1)

```
VCADD{<q>}.<dt> <Qd>, <Qn>, <Qm>, #<rotate>

if InITBlock() then UNPREDICTABLE;
if !HaveFCADDExt() then UNDEFINED;
if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);
esize = 16 << UInt(S);
if !HaveFP16Ext() && esize == 16 then UNDEFINED;
elements = 64 DIV esize;</pre>
```

VCADD Page 672

## **Assembler Symbols**

<q> See Standard assembler syntax fields.

<dt> Is the data type for the elements of the vectors, encoded in "S":

| S | <dt></dt> |
|---|-----------|
| 0 | F16       |
| 1 | F32       |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Qn> Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <Qn>\*2.

<Qm> Is the 128-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

<Dn> Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.

<Dm> Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.

<rotate> Is the rotation to be applied to elements in the second SIMD&FP source register, encoded in "rot":

| rot | <rotate></rotate> |
|-----|-------------------|
| 0   | 90                |
| 1   | 270               |

# Operation

```
EncodingSpecificOperations();
CheckAdvSIMDEnabled();
for r = 0 to regs-1
    operand1 = D[n+r];
    operand2 = \overline{D}[m+r];
    operand3 = \overline{D}[d+r];
    for e = 0 to (elements DIV 2)-1
        case rot of
             when '0'
                 element1 = FPNeg(Elem[operand2,e*2+1,esize]);
                 element3 = Elem[operand2,e*2,esize];
             when '1'
                 element1 = Elem[operand2,e*2+1,esize];
                 element3 = FPNeg(Elem[operand2,e*2,esize]);
        result1 = FPAdd(Elem[operand1,e*2,esize],element1,StandardFPSCRValue());
         result2 = FPAdd(Elem[operand1,e*2+1,esize],element3,StandardFPSCRValue());
        Elem[D[d+r],e*2,esize] = result1;
        \overline{\text{Elem}}[\overline{D}[d+r], e^{2+1}, esize] = result2;
```

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ; Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

VCADD Page 673

# VCEQ (immediate #0)

Vector Compare Equal to Zero takes each element in a vector, and compares it with zero. If it is equal to zero, the corresponding element in the destination vector is set to all ones. Otherwise, it is set to all zeros.

The operand vector elements are the same type, and are integers or floating-point numbers. The result vector elements are fields the same size as the operand vector elements.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| _3 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0_ |
|----|----|----|----|----|----|----|----|----|----|----|----|----|-------|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|----|
|    | 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 1  | О  | 1  | 1  | size  | 0  | 1  |    | Vo | b  |    | 0  | F  | 0 | 1 | 0 | Q | М | 0 |   | V | m |    |

## 64-bit SIMD vector (Q == 0)

```
VCEQ{<c>}{<q>}.<dt> {<Dd>,} <Dm>, #0
```

#### 128-bit SIMD vector (Q == 1)

```
VCEQ{<c>}{<q>}.<dt> {<Qd>,} <Qm>, #0

if size == '11' then UNDEFINED;
if F == '1' && ((size == '01' && !HaveFP16Ext()) || size == '00') then UNDEFINED;
if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;
floating_point = (F == '1');
esize = 8 << UInt(size); elements = 64 DIV esize;
d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;</pre>
```

#### **T1**

|   | - |   |   |   |   |   | - | - | - | - | - | - |      | - | - | <br>14 13 | <br> |   | - | - |   | - | - |   | - | _  |   | - |
|---|---|---|---|---|---|---|---|---|---|---|---|---|------|---|---|-----------|------|---|---|---|---|---|---|---|---|----|---|---|
| Г | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | D | 1 | 1 | size | 0 | 1 | Vd        | 0    | F | 0 | 1 | 0 | Q | М | 0 |   | Vı | n |   |

#### 64-bit SIMD vector (Q == 0)

```
VCEQ{<c>}{<q>}.<dt> {<Dd>,} <Dm>, #0
```

# 128-bit SIMD vector (Q == 1)

```
VCEQ{<c>}{<q>}.<dt> {<Qd>,} <Qm>, #0

if size == '11' then UNDEFINED;
if F == '1' && ((size == '01' && !HaveFP16Ext()) || size == '00') then UNDEFINED;
if F == '1' && size == '01' && INITBlock() then UNPREDICTABLE;
if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;
floating_point = (F == '1');
esize = 8 << UInt(size); elements = 64 DIV esize;
d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;</pre>
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If F == '1' && size == '01' && InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

## **Assembler Symbols**

<c> For encoding A1: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<dt> Is the data type for the elements of the operands, encoded in "F:size":

| F | size | <dt></dt> |
|---|------|-----------|
| 0 | 00   | I8        |
| 0 | 01   | I16       |
| 0 | 10   | I32       |
| 1 | 01   | F16       |
| 1 | 10   | F32       |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Qm> Is the 128-bit name of the SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

<Dm> Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.

## Operation

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# VCEQ (register)

Vector Compare Equal takes each element in a vector, and compares it with the corresponding element of a second vector. If they are equal, the corresponding element in the destination vector is set to all ones. Otherwise, it is set to all zeros.

The operand vector elements are the same type, and are integers or floating-point numbers. The result vector elements are fields the same size as the operand vector elements.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$  and  $\underline{A2}$ ) and T32 ( $\underline{T1}$  and  $\underline{T2}$ ).

#### **A1**

| _31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0_ |
|-----|----|----|----|----|----|----|----|----|----|-------|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|----|
| 1   | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 0  | D  | size  |    | ٧  | 'n |    |    | ٧  | 'd |    | 1  | 0  | 0 | 0 | N | Q | М | 1 |   | V | m |    |

## 64-bit SIMD vector (Q == 0)

```
VCEQ{<c>}{<q>}.<dt> {<Dd>, }<Dn>, <Dm>
```

#### 128-bit SIMD vector (Q == 1)

```
VCEQ{<c>}{<q>}.<dt> {<Qd>, }<Qn>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;
if size == '11' then UNDEFINED;
int_operation = TRUE; esize = 8 << UInt(size); elements = 64 DIV esize;
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;</pre>
```

# **A2**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | D  | 0  | sz |    | V  | 'n |    |    | ٧  | 'd |    | 1  | 1  | 1 | 0 | N | Q | М | 0 |   | Vm | 1 |   |

# 64-bit SIMD vector (Q == 0)

```
VCEQ{<c>}{<q>}.<dt> {<Dd>, }<Dn>, <Dm>
```

#### 128-bit SIMD vector (Q == 1)

```
VCEQ{<c>}{<q>}.<dt> {<Qd>, }<Qn>, <Qm>
if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;
if sz == '1' && !HaveFP16Ext() then UNDEFINED;
int_operation = FALSE;
case sz of
   when '0' esize = 32; elements = 2;
   when '1' esize = 16; elements = 4;
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

## T1

|   | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5   | 4  | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|----|----|----|----|----|----|---|---|---|---|-----|----|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| ſ | 1  | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 0 | D | Siz | ze |   | V | 'n |   |    | V  | ⁄d |    | 1  | 0  | 0 | 0 | Ν | Q | М | 1 |   | V | m |   |

#### 64-bit SIMD vector (Q == 0)

```
VCEQ{<c>}{<q>}.<dt> {<Dd>, }<Dn>, <Dm>
```

#### 128-bit SIMD vector (Q == 1)

```
VCEQ{<c>}{<q>}.<dt> {<Qd>, }<Qn>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;
if size == '11' then UNDEFINED;
int_operation = TRUE; esize = 8 << UInt(size); elements = 64 DIV esize;
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;</pre>
```

#### T2

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|----|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 0  | 1  | 1  | 1 | 1 | 0 | D | 0 | SZ |   | ٧ | 'n |   |    | ٧  | ′d |    | 1  | 1  | 1 | 0 | Ζ | Q | М | 0 |   | Vı | n |   |

#### 64-bit SIMD vector (Q == 0)

```
VCEQ{<c>}{<q>}.<dt> {<Dd>, }<Dn>, <Dm>
```

## 128-bit SIMD vector (Q == 1)

```
VCEQ{<c>}{<q>}.<dt> {<Qd>, }<Qn>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;
if sz == '1' && !HaveFP16Ext() then UNDEFINED;
if sz == '1' && InITBlock() then UNPREDICTABLE;
int_operation = FALSE;
case sz of
   when '0' esize = 32; elements = 2;
   when '1' esize = 16; elements = 4;
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If sz == '1' && InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

## **Assembler Symbols**

<c> For encoding A1 and A2: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1 and T2: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<dt> For encoding A1 and T1: is the data type for the elements of the vectors, encoded in "size":

| size | <dt></dt> |
|------|-----------|
| 00   | 18        |
| 01   | I16       |
| 10   | I32       |

For encoding A2 and T2: is the data type for the elements of the vectors, encoded in "sz":

| SZ | <dt></dt> |
|----|-----------|
| 0  | F32       |
| 1  | F16       |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Qn> Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <Qn>\*2.

<Qm> Is the 128-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.
<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.
<Dn> Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.
<Dm> Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();    CheckAdvSIMDEnabled();
    for r = 0 to regs-1
        for e = 0 to elements-1
            op1 = Elem[D[n+r],e,esize];       op2 = Elem[D[m+r],e,esize];
            if int_operation then
                test_passed = (op1 == op2);
            else
                test_passed = FPCompareEQ(op1, op2, StandardFPSCRValue());
            Elem[D[d+r],e,esize] = if test_passed then Ones(esize) else Zeros(esize);
```

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# VCGE (immediate #0)

Vector Compare Greater Than or Equal to Zero takes each element in a vector, and compares it with zero. If it is greater than or equal to zero, the corresponding element in the destination vector is set to all ones. Otherwise, it is set to all zeros.

The operand vector elements are the same type, and are signed integers or floating-point numbers. The result vector elements are fields the same size as the operand vector elements.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| _3 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0_ |
|----|----|----|----|----|----|----|----|----|----|----|----|----|-------|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|----|
|    | 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 1  | О  | 1  | 1  | size  | 0  | 1  |    | Vo | d  |    | 0  | F  | 0 | 0 | 1 | Q | М | 0 |   | Vı | m |    |

#### 64-bit SIMD vector (Q == 0)

```
VCGE{<c>}{<q>}.<dt> {<Dd>,} <Dm>, #0
```

#### 128-bit SIMD vector (Q == 1)

```
VCGE{<c>}{<q>}.<dt> {<Qd>,} <Qm>, #0

if size == '11' then UNDEFINED;
if F == '1' && ((size == '01' && !HaveFP16Ext()) || size == '00') then UNDEFINED;
if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;
floating_point = (F == '1');
esize = 8 << UInt(size); elements = 64 DIV esize;
d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;</pre>
```

#### **T1**

| _15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 2  | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-----|----|----|----|----|----|---|---|---|---|---|---|------|---|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1   | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 1 | D | 1 | 1 | size | 0 | 1 |    | Vo | 1  |    | 0  | F  | 0 | 0 | 1 | Q | М | 0 |   | V | m |   |

## 64-bit SIMD vector (Q == 0)

```
VCGE{<c>}{<q>}.<dt> {<Dd>,} <Dm>, #0
```

# 128-bit SIMD vector (Q == 1)

```
VCGE{<c>}{<q>}.<dt> {<Qd>,} <Qm>, #0

if size == '11' then UNDEFINED;
if F == '1' && ((size == '01' && !HaveFP16Ext()) || size == '00') then UNDEFINED;
if F == '1' && size == '01' && <u>InITBlock()</u> then UNPREDICTABLE;
if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;
floating_point = (F == '1');
esize = 8 << <u>UInt(size)</u>; elements = 64 DIV esize;
d = <u>UInt(D:Vd)</u>; m = <u>UInt(M:Vm)</u>; regs = if Q == '0' then 1 else 2;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If F == '1' && size == '01' && InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

## **Assembler Symbols**

<c> For encoding A1: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<dt> Is the data type for the elements of the operands, encoded in "F:size":

| F | size | <dt></dt> |
|---|------|-----------|
| 0 | 00   | S8        |
| 0 | 01   | S16       |
| 0 | 10   | S32       |
| 1 | 01   | F16       |
| 1 | 10   | F32       |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Qm> Is the 128-bit name of the SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

<Dm> Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.

## Operation

## **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - $\circ$  The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

# VCGE (register)

Vector Compare Greater Than or Equal takes each element in a vector, and compares it with the corresponding element of a second vector. If the first is greater than or equal to the second, the corresponding element in the destination vector is set to all ones. Otherwise, it is set to all zeros.

The operand vector elements are the same type, and are signed integers, unsigned integers, or floating-point numbers. The result vector elements are fields the same size as the operand vector elements.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

This instruction is used by the pseudo-instruction VCLE (register).

It has encodings from the following instruction sets: A32 (A1 and A2) and T32 (T1 and T2).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|-------|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | U  | 0  | D  | size  |    | 1  | /n |    |    | V  | ′d |    | 0  | 0  | 1 | 1 | N | Q | М | 1 |   | Vı | m |   |

#### 64-bit SIMD vector (Q == 0)

```
VCGE{<c>}{<q>}.<dt> {<Dd>, }<Dn>, <Dm>
```

#### 128-bit SIMD vector (Q == 1)

```
VCGE{<c>}{<q>}.<dt> {<Qd>, }<Qn>, <Qm>
if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;
if size == '11' then UNDEFINED;
vtype = if U == '1' then VCGEtype_unsigned else VCGEtype_signed;
esize = 8 << UInt(size); elements = 64 DIV esize;
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;</pre>
```

## **A2**

|   | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| ſ | 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 0  | D  | 0  | SZ |    | ٧  | 'n |    |    | V  | 'd |    | 1  | 1  | 1 | 0 | Ν | Q | М | 0 |   | V | m |   |

#### 64-bit SIMD vector (Q == 0)

```
VCGE{<c>}{<q>}.<dt> {<Dd>, }<Dn>, <Dm>
```

## 128-bit SIMD vector (Q == 1)

```
VCGE{<c>}{<q>}.<dt> {<Qd>, }<Qn>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;

if sz == '1' && !HaveFP16Ext() then UNDEFINED;

vtype = VCGEtype_fp;

case sz of
    when '0' esize = 32; elements = 2;
    when '1' esize = 16; elements = 4;

d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5   | 4  | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|-----|----|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | J  | 1  | 1  | 1 | 1 | 0 | О | Siz | ze |   | ٧ | 'n |   |    | ٧  | ⁄d |    | 0  | 0  | 1 | 1 | N | Q | М | 1 |   | ٧ı | n |   |

## 64-bit SIMD vector (Q == 0)

```
VCGE{<c>}{<q>}.<dt> {<Dd>, }<Dn>, <Dm>
```

#### 128-bit SIMD vector (Q == 1)

```
VCGE{<c>}{<q>}.<dt> {<Qd>, }<Qn>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;

if size == '11' then UNDEFINED;

vtype = if U == '1' then VCGEtype_unsigned else VCGEtype_signed;

esize = 8 << UInt(size); elements = 64 DIV esize;

d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;</pre>
```

## **T2**

|   | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|---|----|----|----|----|----|----|---|---|---|---|---|----|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| ſ | 1  | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 0 | D | 0 | SZ |   | ٧ | 'n |   |    | ٧  | ⁄d |    | 1  | 1  | 1 | 0 | Ζ | Q | М | 0 |   | ١V | n |   |

#### 64-bit SIMD vector (Q == 0)

```
VCGE{<c>}{<q>}.<dt> {<Dd>, }<Dn>, <Dm>
```

#### 128-bit SIMD vector (Q == 1)

```
VCGE{<c>}{<q>}.<dt> {<Qd>, }<Qn>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;

if sz == '1' && !HaveFP16Ext() then UNDEFINED;

if sz == '1' && InITBlock() then UNPREDICTABLE;

vtype = VCGEtype_fp;

case sz of
    when '0' esize = 32; elements = 2;
    when '1' esize = 16; elements = 4;

d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

## **CONSTRAINED UNPREDICTABLE behavior**

If sz == '1' && InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

## **Assembler Symbols**

<c> For encoding A1 and A2: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1 and T2: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<dt> For encoding A1 and T1: is the data type for the elements of the operands, encoded in "U:size":

| U | size | <dt></dt> |
|---|------|-----------|
| 0 | 00   | S8        |
| 0 | 01   | S16       |
| 0 | 10   | S32       |
| 1 | 00   | U8        |
| 1 | 01   | U16       |
| 1 | 10   | U32       |

For encoding A2 and T2: is the data type for the elements of the vectors, encoded in "sz":

| -         | 1 110                                                                                                  |
|-----------|--------------------------------------------------------------------------------------------------------|
| <qd></qd> | Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <qd>*2.</qd>   |
| <qn></qn> | Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <qn>*2.</qn>  |
| <qm></qm> | Is the 128-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field as <qm>*2.</qm> |
| <dd></dd> | Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.                   |
| <dn></dn> | Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.                  |
| <dm></dm> | Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.                 |

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

<dt>F32<br/>F16

- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ time stamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# VCGT (immediate #0)

Vector Compare Greater Than Zero takes each element in a vector, and compares it with zero. If it is greater than zero, the corresponding element in the destination vector is set to all ones. Otherwise, it is set to all zeros.

The operand vector elements are the same type, and are signed integers or floating-point numbers. The result vector elements are fields the same size as the operand vector elements.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| _3 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0_ |
|----|----|----|----|----|----|----|----|----|----|----|----|----|-------|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|----|
|    | 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 1  | D  | 1  | 1  | size  | 0  | 1  |    | V  | d  |    | 0  | F  | 0 | 0 | 0 | Q | М | 0 |   | Vı | m |    |

#### 64-bit SIMD vector (Q == 0)

```
VCGT{<c>}{<q>}.<dt> {<Dd>,} <Dm>, #0
```

#### 128-bit SIMD vector (Q == 1)

```
VCGT{<c>}{<q>}.<dt> {<Qd>,} <Qm>, #0

if size == '11' then UNDEFINED;
if F == '1' && ((size == '01' && !HaveFP16Ext()) || size == '00') then UNDEFINED;
if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;
floating_point = (F == '1');
esize = 8 << UInt(size); elements = 64 DIV esize;
d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;</pre>
```

#### **T1**

|   | - |   |   |   |   |   | - | - | - | - | - | - |      | - | - | <br>14 13 | <br> |   | - | - | - | - | - |   | - | _ | - | - |
|---|---|---|---|---|---|---|---|---|---|---|---|---|------|---|---|-----------|------|---|---|---|---|---|---|---|---|---|---|---|
| Г | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | D | 1 | 1 | size | 0 | 1 | Vd        | 0    | F | 0 | 0 | 0 | Q | М | 0 |   | V | m |   |

#### 64-bit SIMD vector (Q == 0)

```
VCGT{<c>}{<q>}.<dt> {<Dd>,} <Dm>, #0
```

# 128-bit SIMD vector (Q == 1)

```
VCGT{<c>}{<q>}.<dt> {<Qd>,} <Qm>, #0

if size == '11' then UNDEFINED;
if F == '1' && ((size == '01' && !HaveFP16Ext()) || size == '00') then UNDEFINED;
if F == '1' && size == '01' && <u>InITBlock()</u> then UNPREDICTABLE;
if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;
floating_point = (F == '1');
esize = 8 << <u>UInt(size)</u>; elements = 64 DIV esize;
d = <u>UInt(D:Vd)</u>; m = <u>UInt(M:Vm)</u>; regs = if Q == '0' then 1 else 2;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If F == '1' && size == '01' && InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

# **Assembler Symbols**

<c> For encoding A1: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<dt> Is the data type for the elements of the operands, encoded in "F:size":

| F | size | <dt></dt> |
|---|------|-----------|
| 0 | 00   | S8        |
| 0 | 01   | S16       |
| 0 | 10   | S32       |
| 1 | 01   | F16       |
| 1 | 10   | F32       |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Qm> Is the 128-bit name of the SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

<Dm> Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.

# Operation

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - $\circ$  The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

# VCGT (register)

Vector Compare Greater Than takes each element in a vector, and compares it with the corresponding element of a second vector. If the first is greater than the second, the corresponding element in the destination vector is set to all ones. Otherwise, it is set to all zeros.

The operand vector elements are the same type, and are signed integers, unsigned integers, or floating-point numbers. The result vector elements are fields the same size as the operand vector elements.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

This instruction is used by the pseudo-instruction VCLT (register).

It has encodings from the following instruction sets: A32 ( $\underline{A1}$  and  $\underline{A2}$ ) and T32 ( $\underline{T1}$  and  $\underline{T2}$ ).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|-------|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | U  | 0  | D  | size  |    | \  | /n |    |    | V  | ′d |    | 0  | 0  | 1 | 1 | Ν | Q | М | 0 |   | Vı | m |   |

#### 64-bit SIMD vector (Q == 0)

```
VCGT{<c>}{<q>}.<dt> {<Dd>, }<Dn>, <Dm>
```

#### 128-bit SIMD vector (Q == 1)

```
VCGT{<c>}{<q>}.<dt> {<Qd>, }<Qn>, <Qm>
if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;
if size == '11' then UNDEFINED;
vtype = if U == '1' then VCGTtype_unsigned else VCGTtype_signed;
esize = 8 << UInt(size); elements = 64 DIV esize;
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;</pre>
```

### **A2**

| _ | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
|   | 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 0  | D  | 1  | sz |    | ٧  | 'n |    |    | ٧  | ′d |    | 1  | 1  | 1 | 0 | Ν | Ø | М | 0 |   | ١V | n |   |

#### 64-bit SIMD vector (Q == 0)

```
VCGT{<c>}{<q>}.<dt> {<Dd>, }<Dn>, <Dm>
```

### 128-bit SIMD vector (Q == 1)

```
VCGT{<c>}{<q>}.<dt> {<Qd>, }<Qn>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;

if sz == '1' && !HaveFP16Ext() then UNDEFINED;

vtype = VCGTtype_fp;

case sz of
    when '0' esize = 32; elements = 2;
    when '1' esize = 16; elements = 4;

d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

#### **T1**

| 15 | 14 | 13 | 12     | 11 | 10 | 9 | 8 | 7 | 6 | 5   | 4         | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|--------|----|----|---|---|---|---|-----|-----------|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | $\Box$ | 1  | 1  | 1 | 1 | 0 | О | siz | <u>ze</u> |   | ٧ | 'n |   |    | ٧  | ′d |    | 0  | 0  | 1 | 1 | Z | Q | М | 0 |   | Vr | n |   |

#### 64-bit SIMD vector (Q == 0)

```
VCGT{<c>}{<q>}.<dt> {<Dd>, }<Dn>, <Dm>
```

#### 128-bit SIMD vector (Q == 1)

```
VCGT{<c>}{<q>}.<dt> {<Qd>, }<Qn>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;

if size == '11' then UNDEFINED;

vtype = if U == '1' then VCGTtype_unsigned else VCGTtype_signed;

esize = 8 << UInt(size); elements = 64 DIV esize;

d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;</pre>
```

#### **T2**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|----|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 0 | D | 1 | SZ |   | ٧ | 'n |   |    | ٧  | ⁄d |    | 1  | 1  | 1 | 0 | N | Q | М | 0 |   | Vı | n |   |

#### 64-bit SIMD vector (Q == 0)

```
VCGT{<c>}{<q>}.<dt> {<Dd>, }<Dn>, <Dm>
```

#### 128-bit SIMD vector (Q == 1)

```
VCGT{<c>}{<q>}.<dt> {<Qd>, }<Qn>, <Qm>
if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;
if sz == '1' && !HaveFP16Ext() then UNDEFINED;
if sz == '1' && InITBlock() then UNPREDICTABLE;
vtype = VCGTtype_fp;
case sz of
   when '0' esize = 32; elements = 2;
   when '1' esize = 16; elements = 4;
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

# **CONSTRAINED UNPREDICTABLE behavior**

If sz == '1' && InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

# **Assembler Symbols**

<c> For encoding A1 and A2: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1 and T2: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<dt> For encoding A1 and T1: is the data type for the elements of the operands, encoded in "U:size":

| U | size | <dt></dt> |
|---|------|-----------|
| 0 | 00   | S8        |
| 0 | 01   | S16       |
| 0 | 10   | S32       |
| 1 | 00   | U8        |
| 1 | 01   | U16       |
| 1 | 10   | U32       |

For encoding A2 and T2: is the data type for the elements of the vectors, encoded in "sz":

|           | 1 F16                                                                                                  |
|-----------|--------------------------------------------------------------------------------------------------------|
| <qd></qd> | Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <qd>*2.</qd>   |
| <qn></qn> | Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <qn>*2.</qn>  |
| <qm></qm> | Is the 128-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field as <qm>*2.</qm> |
| <dd></dd> | Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.                   |
| <dn></dn> | Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.                  |
| <dm></dm> | Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.                 |

```
enumeration VCGTtype {VCGTtype_signed, VCGTtype_unsigned, VCGTtype_fp};

if ConditionPassed() then
    EncodingSpecificOperations(); CheckAdvSIMDEnabled();
    for r = 0 to regs-1
        for e = 0 to elements-1
            op1 = Elem[D[n+r],e,esize]; op2 = Elem[D[m+r],e,esize];
            case vtype of
            when VCGTtype_signed test_passed = (SInt(op1) > SInt(op2));
            when VCGTtype_unsigned test_passed = (UInt(op1) > UInt(op2));
            when VCGTtype_fp test_passed = FPCompareGT(op1, op2, StandardFPSCRValue());
            Elem[D[d+r],e,esize] = if test_passed then Ones(esize) else Zeros(esize);
```

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

**<dt>** F32

- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - $\circ~$  The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# VCLE (immediate #0)

Vector Compare Less Than or Equal to Zero takes each element in a vector, and compares it with zero. If it is less than or equal to zero, the corresponding element in the destination vector is set to all ones. Otherwise, it is set to all zeros.

The operand vector elements are the same type, and are signed integers or floating-point numbers. The result vector elements are fields the same size as the operand vector elements.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| _3 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0_ |
|----|----|----|----|----|----|----|----|----|----|----|----|----|-------|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|----|
|    | 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 1  | О  | 1  | 1  | size  | 0  | 1  |    | Vo | 1  |    | 0  | F  | 0 | 1 | 1 | Q | М | 0 |   | V | m |    |

### 64-bit SIMD vector (Q == 0)

```
VCLE{<c>}{<q>}.<dt> {<Dd>,} <Dm>, #0
```

#### 128-bit SIMD vector (Q == 1)

```
VCLE{<c>}{<q>}.<dt> {<Qd>,} <Qm>, #0

if size == '11' then UNDEFINED;
if F == '1' && ((size == '01' && !HaveFP16Ext()) || size == '00') then UNDEFINED;
if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;
floating_point = (F == '1');
esize = 8 << UInt(size); elements = 64 DIV esize;
d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;</pre>
```

#### **T1**

| _ | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 2  | 1 | 0 | 15 | 14 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0_ |
|---|----|----|----|----|----|----|---|---|---|---|---|---|------|---|---|----|-------|----|----|----|---|---|---|---|---|---|---|---|---|----|
| Г | 1  | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 1 | D | 1 | 1 | size | 0 | 1 |    | Vd    |    | 0  | F  | 0 | 1 | 1 | Q | М | 0 |   | V | n |    |

#### 64-bit SIMD vector (Q == 0)

```
VCLE{<c>}{<q>}.<dt> {<Dd>,} <Dm>, #0
```

# 128-bit SIMD vector (Q == 1)

```
VCLE{<c>}{<q>}.<dt> {<Qd>,} <Qm>, #0

if size == '11' then UNDEFINED;
if F == '1' && ((size == '01' && !HaveFP16Ext()) || size == '00') then UNDEFINED;
if F == '1' && size == '01' && <u>InITBlock()</u> then UNPREDICTABLE;
if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;
floating_point = (F == '1');
esize = 8 << <u>UInt(size)</u>; elements = 64 DIV esize;
d = <u>UInt(D:Vd)</u>; m = <u>UInt(M:Vm)</u>; regs = if Q == '0' then 1 else 2;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If F == '1' && size == '01' && InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

# **Assembler Symbols**

<c> For encoding A1: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<dt> Is the data type for the elements of the operands, encoded in "F:size":

| F | size | <dt></dt> |
|---|------|-----------|
| 0 | 00   | S8        |
| 0 | 01   | S16       |
| 0 | 10   | S32       |
| 1 | 01   | F16       |
| 1 | 10   | F32       |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Qm> Is the 128-bit name of the SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

<Dm> Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.

# Operation

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - $\circ~$  The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

#### **VCLS**

Vector Count Leading Sign Bits counts the number of consecutive bits following the topmost bit, that are the same as the topmost bit, in each element in a vector, and places the results in a second vector. The count does not include the topmost bit itself.

The operand vector elements can be any one of 8-bit, 16-bit, or 32-bit signed integers.

The result vector elements are the same data type as the operand vector elements.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| _3 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 18 | 17 | 16 | 15 | 14 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0_ |
|----|----|----|----|----|----|----|----|----|----|----|----|----|-------|----|----|----|-------|----|----|----|---|---|---|---|---|---|---|---|---|----|
|    | 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 1  | О  | 1  | 1  | size  | 0  | 0  |    | Vd    |    | 0  | 1  | 0 | 0 | 0 | Q | М | 0 |   | V | m |    |

#### 64-bit SIMD vector (Q == 0)

```
VCLS{<c>}{<q>}.<dt> <Dd>, <Dm>
```

### 128-bit SIMD vector (Q == 1)

```
VCLS{<c>}{<q>}.<dt> <Qd>, <Qm>

if size == '11' then UNDEFINED;
if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;
esize = 8 << UInt(size); elements = 64 DIV esize;
d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;</pre>
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 2  | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|------|---|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 1 | D | 1 | 1 | size | 0 | 0 |    | Vo | t  |    | 0  | 1  | 0 | 0 | 0 | Q | М | 0 |   | V | m |   |

#### 64-bit SIMD vector (Q == 0)

```
VCLS{<c>}{<q>}.<dt> <Dd>, <Dm>
```

#### 128-bit SIMD vector (Q == 1)

```
VCLS{<c>}{<q>}.<dt> <Qd>, <Qm>

if size == '11' then UNDEFINED;

if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;

esize = 8 << <u>UInt</u>(size); elements = 64 DIV esize;

d = <u>UInt</u>(D:Vd); m = <u>UInt</u>(M:Vm); regs = if Q == '0' then 1 else 2;
```

# **Assembler Symbols**

<c> For encoding A1: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<dt> Is the data type for the elements of the operands, encoded in "size":

VCLS Page 691

| size | <dt></dt> |
|------|-----------|
| 00   | S8        |
| 01   | S16       |
| 10   | S32       |
| 11   | RESERVED  |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.
<Qm> Is the 128-bit name of the SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.
<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.
<Dm> Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.

# Operation

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

VCLS Page 692

# VCLT (immediate #0)

Vector Compare Less Than Zero takes each element in a vector, and compares it with zero. If it is less than zero, the corresponding element in the destination vector is set to all ones. Otherwise, it is set to all zeros.

The operand vector elements are the same type, and are signed integers or floating-point numbers. The result vector elements are fields the same size as the operand vector elements.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| _3 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0_ |
|----|----|----|----|----|----|----|----|----|----|----|----|----|-------|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|----|
|    | 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 1  | О  | 1  | 1  | size  | 0  | 1  |    | Vo | d  |    | 0  | F  | 1 | 0 | 0 | Q | М | 0 |   | V | m |    |

#### 64-bit SIMD vector (Q == 0)

```
VCLT{<c>}{<q>}.<dt> {<Dd>,} <Dm>, #0
```

#### 128-bit SIMD vector (Q == 1)

```
VCLT{<c>}{<q>}.<dt> {<Qd>,} <Qm>, #0

if size == '11' then UNDEFINED;
if F == '1' && ((size == '01' && !HaveFP16Ext()) || size == '00') then UNDEFINED;
if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;
floating_point = (F == '1');
esize = 8 << UInt(size); elements = 64 DIV esize;
d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;</pre>
```

#### **T1**

| - |   |   |   |   |   | - | - | - | - | - | - |      | - | - | <br>14 13 | <br> |   | - | - | - | - | - |   | - | _ |   | - |
|---|---|---|---|---|---|---|---|---|---|---|---|------|---|---|-----------|------|---|---|---|---|---|---|---|---|---|---|---|
| 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | D | 1 | 1 | size | 0 | 1 | Vd        | 0    | F | 1 | 0 | 0 | Q | М | 0 |   | V | n |   |

#### 64-bit SIMD vector (Q == 0)

```
VCLT{<c>}{<q>}.<dt> {<Dd>,} <Dm>, #0
```

# 128-bit SIMD vector (Q == 1)

```
VCLT{<c>}{<q>}.<dt> {<Qd>,} <Qm>, #0

if size == '11' then UNDEFINED;
if F == '1' && ((size == '01' && !HaveFP16Ext()) || size == '00') then UNDEFINED;
if F == '1' && size == '01' && INITBlock() then UNPREDICTABLE;
if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;
floating_point = (F == '1');
esize = 8 << UInt(size); elements = 64 DIV esize;
d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;</pre>
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If F == '1' && size == '01' && InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

# **Assembler Symbols**

<c> For encoding A1: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<dt> Is the data type for the elements of the operands, encoded in "F:size":

| F | size | <dt></dt> |
|---|------|-----------|
| 0 | 00   | S8        |
| 0 | 01   | S16       |
| 0 | 10   | S32       |
| 1 | 01   | F16       |
| 1 | 10   | F32       |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Qm> Is the 128-bit name of the SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

<Dm> Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.

# Operation

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - $\circ$  The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

#### **VCLZ**

Vector Count Leading Zeros counts the number of consecutive zeros, starting from the most significant bit, in each element in a vector, and places the results in a second vector.

The operand vector elements can be any one of 8-bit, 16-bit, or 32-bit integers. There is no distinction between signed and unsigned integers. The result vector elements are the same data type as the operand vector elements.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| _3 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 18 | 17 | 16 | 15 | 14 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0_ |
|----|----|----|----|----|----|----|----|----|----|----|----|----|-------|----|----|----|-------|----|----|----|---|---|---|---|---|---|---|----|---|----|
|    | 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 1  | D  | 1  | 1  | size  | 0  | 0  |    | Vd    |    | 0  | 1  | 0 | 0 | 1 | Q | М | 0 |   | ٧١ | m |    |

#### 64-bit SIMD vector (Q == 0)

```
VCLZ{<c>}{<q>}.<dt> <Dd>, <Dm>
```

#### 128-bit SIMD vector (Q == 1)

```
VCLZ{<c>}{<q>}.<dt> <Qd>, <Qm>

if size == '11' then UNDEFINED;
if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;
esize = 8 << <u>UInt</u>(size); elements = 64 DIV esize;
d = <u>UInt</u>(D:Vd); m = <u>UInt</u>(M:Vm); regs = if Q == '0' then 1 else 2;
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 2  | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|------|---|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 1 | D | 1 | 1 | size | 0 | 0 |    | Vo | d  |    | 0  | 1  | 0 | 0 | 1 | Q | М | 0 |   | Vı | m |   |

#### 64-bit SIMD vector (Q == 0)

```
VCLZ{<c>}{<q>}.<dt> <Dd>, <Dm>
```

#### 128-bit SIMD vector (Q == 1)

```
VCLZ{<c>}{<q>}.<dt> <Qd>, <Qm>

if size == '11' then UNDEFINED;

if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;

esize = 8 << <u>UInt</u>(size); elements = 64 DIV esize;

d = <u>UInt</u>(D:Vd); m = <u>UInt</u>(M:Vm); regs = if Q == '0' then 1 else 2;
```

# **Assembler Symbols**

- <c> For encoding A1: see *Standard assembler syntax fields*. This encoding must be unconditional.
  - For encoding T1: see Standard assembler syntax fields.
- <q> See Standard assembler syntax fields.
- <dt> Is the data type for the elements of the operands, encoded in "size":

VCLZ Page 695

| size | <dt></dt> |
|------|-----------|
| 0.0  | 18        |
| 01   | I16       |
| 10   | I32       |
| 11   | RESERVED  |

```
<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>*2.
<Qm> Is the 128-bit name of the SIMD&FP source register, encoded in the "M:Vm" field as <Qm>*2.
<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.
<Dm> Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.
```

#### **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

VCLZ Page 696

#### **VCMLA**

Vector Complex Multiply Accumulate.

This instruction operates on complex numbers that are represented in SIMD&FP registers as pairs of elements, with the more significant element holding the imaginary part of the number and the less significant element holding the real part of the number. Each element holds a floating-point value. It performs the following computation on the corresponding complex number element pairs from the two source registers and the destination register:

- Considering the complex number from the second source register on an Argand diagram, the number is rotated counterclockwise by 0, 90, 180, or 270 degrees.
- The two elements of the transformed complex number are multiplied by:
  - The real element of the complex number from the first source register, if the transformation was a rotation by 0 or 180 degrees.
  - The imaginary element of the complex number from the first source register, if the transformation was a rotation by 90 or 270 degrees.
- The complex number resulting from that multiplication is added to the complex number from the destination register.

The multiplication and addition operations are performed as a fused multiply-add, without any intermediate rounding.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

# **A**1

# (Armv8.3)

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 0  | ro | ot | D  | 1  | S  |    | ٧  | /n |    |    | V  | ′d |    | 1  | 0  | 0 | 0 | N | Q | М | 0 |   | Vı | n |   |

# 64-bit SIMD vector (Q == 0)

```
VCMLA{<q>}.<dt> <Dd>, <Dn>, <Dm>, #<rotate>
```

#### 128-bit SIMD vector (Q == 1)

elements = 64 DIV esize;

regs = if Q == '0' then 1 else 2;

```
VCMLA{<q>}.<dt> <Qd>, <Qn>, <Qm>, #<rotate>

if !HaveFCADDExt() then UNDEFINED;
if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;
d = <u>UInt(D:Vd)</u>; n = <u>UInt(N:Vn)</u>; m = <u>UInt(M:Vm)</u>;
esize = 16 << <u>UInt(S)</u>;
if !HaveFP16Ext() && esize == 16 then UNDEFINED;
```

# T1 (Armv8.3)

```
2
                              1
                                     15 14
                                             13 12
                                                     11
                                                         10
                                                             9
                                                                         6
               1
                   S
0
    rot
                            Vn
                                           Vd
                                                         0
                                                             0
                                                                 0
                                                                     Ν
                                                                            Μ
```

VCMLA Page 697

# 64-bit SIMD vector (Q == 0)

```
VCMLA\{<q>\}.<dt> <Dd>, <Dn>, <Dm>, #<rotate>
```

# 128-bit SIMD vector (Q == 1)

```
VCMLA{<q>}.<dt> <Qd>, <Qn>, <Qm>, #<rotate>

if InITBlock() then UNPREDICTABLE;
if !HaveFCADDExt() then UNDEFINED;
if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);
esize = 16 << UInt(S);
if !HaveFP16Ext() && esize == 16 then UNDEFINED;
elements = 64 DIV esize;
regs = if Q == '0' then 1 else 2;</pre>
```

# **Assembler Symbols**

<q> See Standard assembler syntax fields.

<dt> Is the data type for the elements of the vectors, encoded in "S":

| S | <dt></dt> |
|---|-----------|
| 0 | F16       |
| 1 | F32       |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Qn> Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <Qn>\*2.

<Qm> Is the 128-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

<Dn> Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.

<Dm> Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.

<rotate> Is the rotation to be applied to elements in the second SIMD&FP source register, encoded in "rot":

| rot | <rotate></rotate> |
|-----|-------------------|
| 00  | 0                 |
| 01  | 90                |
| 10  | 180               |
| 11  | 270               |
|     |                   |

VCMLA Page 698

```
EncodingSpecificOperations();
CheckAdvSIMDEnabled();
for r = 0 to regs-1
    operand1 = D[n+r];
    operand2 = D[m+r];
    operand3 = \underline{D}[d+r];
    for e = 0 to (elements DIV 2)-1
        case rot of
             when '00'
                element1 = Elem[operand2,e*2,esize];
                element2 = Elem[operand1,e*2,esize];
                element3 = Elem[operand2, e*2+1, esize];
                element4 = Elem[operand1,e*2,esize];
             when '01'
                element1 = FPNeg(Elem[operand2,e*2+1,esize]);
                element2 = Elem[operand1,e*2+1,esize];
                element3 = Elem[operand2,e*2,esize];
                element4 = Elem[operand1,e*2+1,esize];
             when '10'
                element1 = \underline{FPNeg} (\underline{Elem} [operand2, e*2, esize]);
                element2 = Elem[operand1,e*2,esize];
                element3 = FPNeg(Elem[operand2,e*2+1,esize]);
                element4 = Elem[operand1,e*2,esize];
             when '11'
                element1 = Elem[operand2,e*2+1,esize];
                element2 = Elem[operand1, e*2+1, esize];
                element3 = FPNeg(Elem[operand2,e*2,esize]);
                element4 = \underline{\text{Elem}} [operand1, e*2+1, esize];
        result1 = FPMulAdd (Elem[operand3,e*2,esize],element2,element1, StandardFPSCRValue());
        result2 = FPMulAdd(Elem[operand3,e*2+1,esize],element4,element3, StandardFPSCRValue());
        Elem[D[d+r],e*2,esize] = result1;
        \underline{\text{Elem}}[\underline{D}[d+r], e*2+1, esize] = result2;
```

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

VCMLA Page 699

# VCMLA (by element)

Vector Complex Multiply Accumulate (by element).

This instruction operates on complex numbers that are represented in SIMD&FP registers as pairs of elements, with the more significant element holding the imaginary part of the number and the less significant element holding the real part of the number. Each element holds a floating-point value. It performs the following computation on complex numbers from the first source register and the destination register with the specified complex number from the second source register:

- Considering the complex number from the second source register on an Argand diagram, the number is rotated counterclockwise by 0, 90, 180, or 270 degrees.
- The two elements of the transformed complex number are multiplied by:
  - The real element of the complex number from the first source register, if the transformation was a rotation by 0 or 180 degrees.
  - The imaginary element of the complex number from the first source register, if the transformation was a rotation by 90 or 270 degrees.
- The complex number resulting from that multiplication is added to the complex number from the destination register.

The multiplication and addition operations are performed as a fused multiply-add, without any intermediate rounding.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

# **A**1

# (Armv8.3)

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1  | 0  | S  | D  | rc | ot |    | ٧  | 'n |    |    | ٧  | 'd |    | 1  | 0  | 0 | 0 | Ν | Q | М | 0 |   | Vı | m |   |

#### 64-bit SIMD vector of half-precision floating-point (S == 0 && Q == 0)

#### 64-bit SIMD vector of single-precision floating-point (S == 1 && Q == 0)

```
VCMLA{<q>}.F32 <Dd>, <Dn>, <Dm>[0], #<rotate>
```

#### 128-bit SIMD vector of half-precision floating-point (S == 0 && Q == 1)

```
VCMLA{<q>}.F16 <Qd>, <Qn>, <Dm>[<index>], #<rotate>
```

# 128-bit SIMD vector of single-precision floating-point (S == 1 && Q == 1)

```
\label{eq:vcmla} $$ \ensuremath{\mathsf{VCMLA}} (\ensuremath{<} q \ensuremath{>} ).$$ F32 <Qd>, <Qn>, <Dm>[0], #<rotate>
```

```
if !HaveFCADDExt() then UNDEFINED;
if Q == '1' && (Vd<0> == '1' || Vn<0> == '1') then UNDEFINED;
d = UInt(D:Vd); n = UInt(N:Vn);
m = if S=='1' then UInt(M:Vm) else UInt(Vm);
esize = 16 << UInt(S);
if !HaveFP16Ext() && esize == 16 then UNDEFINED;
elements = 64 DIV esize;
regs = if Q == '0' then 1 else 2;
index = if S=='1' then 0 else UInt(M);</pre>
```

### T1 (Armv8.3)

| 15 |   |   |   |   |   |   |   |   |   |    |    |   |    |  |   |   |   |   |   |   |   |   |   |   |   |   |  |
|----|---|---|---|---|---|---|---|---|---|----|----|---|----|--|---|---|---|---|---|---|---|---|---|---|---|---|--|
| 1  | 1 | 1 | 1 | 1 | 1 | 1 | 0 | S | D | rc | ot | ٧ | 'n |  | V | ď | 1 | 0 | 0 | 0 | N | Q | М | 0 | V | m |  |

#### 64-bit SIMD vector of half-precision floating-point (S == 0 && Q == 0)

```
\label{local_vcmla} $$VCMLA(<q>).F16 <Dd>, <Dn>, <Dm>[<index>],  $$\#<rotate>$$
```

# 64-bit SIMD vector of single-precision floating-point (S == 1 && Q == 0)

```
\label{eq:vcmla} $$VCMLA(<q>).F32 <Dd>, <Dn>, <Dm>[0], $$\#<rotate>$
```

## 128-bit SIMD vector of half-precision floating-point (S == 0 && Q == 1)

```
VCMLA\{<q>\}.F16 < Qd>, < Qn>, < Dm>[<index>], #<rotate>
```

#### 128-bit SIMD vector of single-precision floating-point (S == 1 && Q == 1)

```
VCMLA{\langle q \rangle}.F32 \langle Qd \rangle, \langle Qn \rangle, \langle Dm \rangle[0], \#\langle rotate \rangle
```

```
if InITBlock() then UNPREDICTABLE;
if !HaveFCADDExt() then UNDEFINED;
if Q == '1' && (Vd<0> == '1' || Vn<0> == '1') then UNDEFINED;
d = UInt(D:Vd); n = UInt(N:Vn);
m = if S=='1' then UInt(M:Vm) else UInt(Vm);
esize = 16 << UInt(S);
if !HaveFP16Ext() && esize == 16 then UNDEFINED;
elements = 64 DIV esize;
regs = if Q == '0' then 1 else 2;
index = if S=='1' then 0 else UInt(M);</pre>
```

# **Assembler Symbols**

| <a></a> | See Standard assembler syntax t | Galda  |
|---------|---------------------------------|--------|
| <q></q> | See Standard assembler syntax i | ieias. |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Qn> Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <Qn>\*2.

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

<Dn> Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.

<Dm> For the half-precision scalar variant: is the 64-bit name of the second SIMD&FP source register, encoded in the "Vm" field.

For the single-precision scalar variant: is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.

<index> Is the element index in the range 0 to 1, encoded in the "M" field.

<rotate> Is the rotation to be applied to elements in the second SIMD&FP source register, encoded in "rot":

| rot | <rotate></rotate> |
|-----|-------------------|
| 00  | 0                 |
| 01  | 90                |
| 10  | 180               |
| 11  | 270               |
|     |                   |

```
EncodingSpecificOperations();
CheckAdvSIMDEnabled();
for r = 0 to regs-1
    operand1 = D[n+r];
    operand2 = \underline{\text{Din}}[m];
    operand3 = \underline{D}[d+r];
    for e = 0 to (elements DIV 2)-1
        case rot of
             when '00'
                 element1 = Elem[operand2,index*2,esize];
                 element2 = Elem[operand1,e*2,esize];
                 element3 = Elem[operand2,index*2+1,esize];
                 element4 = Elem[operand1,e*2,esize];
             when '01'
                 element1 = FPNeg(Elem[operand2,index*2+1,esize]);
                 element2 = Elem[operand1,e*2+1,esize];
                 element3 = Elem[operand2,index*2,esize];
                 element4 = Elem[operand1,e*2+1,esize];
             when '10'
                 element1 = FPNeg(Elem[operand2,index*2,esize]);
                 element2 = Elem[operand1,e*2,esize];
                 element3 = \underline{FPNeg}(\underline{Elem}[operand2,index*2+1,esize]);
                 element4 = Elem[operand1,e*2,esize];
             when '11'
                 element1 = Elem[operand2,index*2+1,esize];
                 element2 = Elem[operand1,e*2+1,esize];
                 element3 = FPNeg(Elem[operand2,index*2,esize]);
                 element4 = Elem[operand1,e*2+1,esize];
        result1 = FPMulAdd(Elem[operand3,e*2,esize],element2,element1, StandardFPSCRValue());
        result2 = FPMulAdd(Elem[operand3,e*2+1,esize],element4,element3,StandardFPSCRValue());
        Elem[D[d+r],e*2,esize] = result1;
        \underline{\text{Elem}}[\underline{D}[d+r], e*2+1, esize] = result2;
```

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

#### **VCMP**

Vector Compare compares two floating-point registers, or one floating-point register and zero. It writes the result to the *FPSCR* flags. These are normally transferred to the *PSTATE*. {N, Z, C, V} Condition flags by a subsequent VMRS instruction.

It raises an Invalid Operation exception only if either operand is a signaling NaN.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$  and  $\underline{A2}$ ) and T32 ( $\underline{T1}$  and  $\underline{T2}$ ).

# Α1

|   | 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|---|---|---|---|---|---|---|---|
|   |    | != 1 | 111 |    | 1  | 1  | 1  | 0  | 1  | D  | 1  | 1  | 0  | 1  | 0  | 0  |    | ٧  | 'd |    | 1  | 0  | Siz | ze | 0 | 1 | М | 0 |   | V | n |   |
| Ī |    | CO   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |    | F |   |   |   |   |   |   |   |

# Half-precision scalar (size == 01) (Armv8.2)

```
VCMP{<c>}{<q>}.F16 <Sd>, <Sm>
```

# Single-precision scalar (size == 10)

```
VCMP{<c>}{<q>}.F32 <Sd>, <Sm>
```

# Double-precision scalar (size == 11)

```
VCMP{<c>}{<q>}.F64 <Dd>, <Dm>

if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;
if size == '01' && cond != '1110' then UNPREDICTABLE;
quiet_nan_exc = (E == '1'); with_zero = FALSE;
case size of
    when '01' esize = 16; d = UInt(Vd:D); m = UInt(Vm:M);
    when '10' esize = 32; d = UInt(Vd:D); m = UInt(Vm:M);
    when '11' esize = 64; d = UInt(D:Vd); m = UInt(M:Vm);
```

# **CONSTRAINED UNPREDICTABLE behavior**

If size == '01' && cond != '1110', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

#### **A2**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7 | 6 | 5   | 4 | 3   | 2   | 1   | 0   |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|-----|---|-----|-----|-----|-----|
|    | != 1 | 111 |    | 1  | 1  | 1  | 0  | 1  | D  | 1  | 1  | 0  | 1  | 0  | 1  |    | V  | 'd |    | 1  | 0  | si | ze | 0 | 1 | (0) | 0 | (0) | (0) | (0) | (0) |
|    | СО   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | Е |   |     |   |     |     |     |     |

# Half-precision scalar (size == 01) (Armv8.2)

```
VCMP{<c>}{<q>}.F16 <Sd>, #0.0
```

#### Single-precision scalar (size == 10)

```
VCMP{\langle c \rangle} {\langle q \rangle}.F32 {\langle sd \rangle}, #0.0
```

#### **Double-precision scalar (size == 11)**

```
VCMP{<c>}{<q>}.F64 <Dd>, #0.0
if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;
if size == '01' && cond != '1110' then UNPREDICTABLE;
quiet_nan_exc = (E == '1'); with_zero = TRUE;
case size of
   when '01' esize = 16; d = UInt(Vd:D);
   when '10' esize = 32; d = UInt(Vd:D);
   when '11' esize = 64; d = UInt(D:Vd);
```

# **CONSTRAINED UNPREDICTABLE behavior**

If size == '01' && cond != '1110', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|-----|----|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 0  | 1  | 1  | 1 | 0 | 1 | D | 1 | 1 | 0 | 1 | 0 | 0 |    | V  | d  |    | 1  | 0  | Siz | ze | 0 | 1 | М | 0 |   | V | n |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |    |    |    |    |    |    |     |    | F |   |   |   |   |   |   |   |

# Half-precision scalar (size == 01) (Armv8.2)

```
VCMP{<c>}{<q>}.F16 <Sd>, <Sm>
```

#### Single-precision scalar (size == 10)

```
VCMP{<c>}{<q>}.F32 <Sd>, <Sm>
```

## **Double-precision scalar (size == 11)**

```
VCMP{<c>}{<q>}.F64 <Dd>, <Dm>

if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;
if size == '01' && <u>InITBlock()</u> then UNPREDICTABLE;
quiet_nan_exc = (E == '1'); with_zero = FALSE;
case size of
   when '01' esize = 16; d = <u>UInt(Vd:D)</u>; m = <u>UInt(Vm:M)</u>;
   when '10' esize = 32; d = <u>UInt(Vd:D)</u>; m = <u>UInt(Vm:M)</u>;
   when '11' esize = 64; d = <u>UInt(D:Vd)</u>; m = <u>UInt(M:Vm)</u>;
```

# **CONSTRAINED UNPREDICTABLE behavior**

If size == '01' && InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.

• The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

#### **T2**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7 | 6 | 5   | 4 | 3   | 2   | 1   | 0   |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|----|----|---|---|-----|---|-----|-----|-----|-----|
| 1  | 1  | 1  | 0  | 1  | 1  | 1 | 0 | 1 | D | 1 | 1 | 0 | 1 | 0 | 1 |    | V  | ď  |    | 1  | 0  | Si | ze | 0 | 1 | (0) | 0 | (0) | (0) | (0) | (0) |
|    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |    |    |    |    |    |    |    |    | E |   |     |   |     |     |     |     |

# Half-precision scalar (size == 01) (Armv8.2)

```
VCMP{<c>}{<q>}.F16 < Sd>, #0.0
```

#### Single-precision scalar (size == 10)

```
VCMP{<c>}{<q>}.F32 < Sd>, #0.0
```

#### **Double-precision scalar (size == 11)**

```
VCMP{<c>}{<q>}.F64 <Dd>, #0.0
if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;
if size == '01' && <u>InITBlock</u>() then UNPREDICTABLE;
quiet_nan_exc = (E == '1'); with_zero = TRUE;
case size of
   when '01' esize = 16; d = <u>UInt(Vd:D);</u>
   when '10' esize = 32; d = <u>UInt(Vd:D);</u>
   when '11' esize = 64; d = <u>UInt(D:Vd);</u>
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If size == '01' && InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

# **Assembler Symbols**

| <c></c>   | See Standard assembler syntax fields.                                                |
|-----------|--------------------------------------------------------------------------------------|
| <q></q>   | See Standard assembler syntax fields.                                                |
| <sd></sd> | Is the 32-bit name of the SIMD&FP destination register, encoded in the "Vd:D" field. |
| <sm></sm> | Is the 32-bit name of the SIMD&FP source register, encoded in the "Vm:M" field.      |
| <dd></dd> | Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field. |
| <dm></dm> | Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.      |

#### NaNs

The IEEE 754 standard specifies that the result of a comparison is precisely one of <, ==, > or unordered. If either or both of the operands are NaNs, they are unordered, and all three of (Operand1 < Operand2), (Operand1 == Operand2) and (Operand1 > Operand2) are false. This results in the *FPSCR* flags being set as N=0, Z=0, C=1 and V=1.

VCMPE raises an Invalid Operation exception if either operand is any type of NaN, and is suitable for testing for <, <=, >, >=, and other predicates that raise an exception when the operands are unordered.

```
if ConditionPassed() then
    EncodingSpecificOperations();    CheckVFPEnabled(TRUE);
bits(4) nzcv;
case esize of
    when 16
        bits(16) op16 = if with_zero then FPZero('0') else S[m]<15:0>;
        nzcv = FPCompare(S[d]<15:0>, op16, quiet_nan_exc, FPSCR);
when 32
        bits(32) op32 = if with_zero then FPZero('0') else S[m];
        nzcv = FPCompare(S[d], op32, quiet_nan_exc, FPSCR);
when 64
        bits(64) op64 = if with_zero then FPZero('0') else D[m];
        nzcv = FPCompare(D[d], op64, quiet_nan_exc, FPSCR);
```

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

#### **VCMPE**

Vector Compare, raising Invalid Operation on NaN compares two floating-point registers, or one floating-point register and zero. It writes the result to the *FPSCR* flags. These are normally transferred to the *PSTATE*. {N, Z, C, V} Condition flags by a subsequent VMRS instruction.

It raises an Invalid Operation exception if either operand is any type of NaN.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$  and  $\underline{A2}$ ) and T32 ( $\underline{T1}$  and  $\underline{T2}$ ).

## **A1**

| 31 | 30 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|---------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|---|---|---|---|---|---|---|---|
|    | != 1111 |    | 1  | 1  | 1  | 0  | 1  | D  | 1  | 1  | 0  | 1  | 0  | 0  |    | V  | d  |    | 1  | 0  | Siz | ze | 1 | 1 | М | 0 |   | V | m |   |
|    | cond    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |    | F |   |   |   |   |   |   |   |

# Half-precision scalar (size == 01) (Armv8.2)

```
VCMPE{<c>}{<q>}.F16 <Sd>, <Sm>
```

# Single-precision scalar (size == 10)

```
VCMPE{<c>}{<q>}.F32 <Sd>, <Sm>
```

# Double-precision scalar (size == 11)

```
VCMPE { < c > } { < q > } . F64 < Dd > , < Dm >

if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;

if size == '01' && cond != '1110' then UNPREDICTABLE;

quiet_nan_exc = (E == '1'); with_zero = FALSE;

case size of
    when '01' esize = 16; d = UInt(Vd:D); m = UInt(Vm:M);
    when '10' esize = 32; d = UInt(Vd:D); m = UInt(Vm:M);

when '11' esize = 64; d = UInt(D:Vd); m = UInt(M:Vm);
```

# **CONSTRAINED UNPREDICTABLE behavior**

If size == '01' && cond != '1110', then one of the following behaviors must occur:

- · The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

#### **A2**

|   | 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8  | 7 | 6 | 5   | 4 | 3   | 2   | 1   | 0   |
|---|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|---|---|-----|---|-----|-----|-----|-----|
| ſ |    | != 1 | 111 |    | 1  | 1  | 1  | 0  | 1  | D  | 1  | 1  | 0  | 1  | 0  | 1  |    | V  | d  |    | 1  | 0  | Siz | ze | 1 | 1 | (0) | 0 | (0) | (0) | (0) | (0) |
|   |    | СО   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |    | Е |   |     |   |     |     |     |     |

# Half-precision scalar (size == 01) (Armv8.2)

```
VCMPE\{<c>\}\{<q>\}.F16 <Sd>, #0.0
```

#### Single-precision scalar (size == 10)

```
VCMPE{<c>}{<q>}.F32 <Sd>, #0.0
```

#### **Double-precision scalar (size == 11)**

```
VCMPE { < c > } { < q > } . F64 < Dd > , #0.0
if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;
if size == '01' && cond != '1110' then UNPREDICTABLE;
quiet_nan_exc = (E == '1'); with_zero = TRUE;
case size of
    when '01' esize = 16; d = UInt(Vd:D);
    when '10' esize = 32; d = UInt(Vd:D);
    when '11' esize = 64; d = UInt(D:Vd);
```

# **CONSTRAINED UNPREDICTABLE behavior**

If size == '01' && cond != '1110', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|-----|----|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 0  | 1  | 1  | 1 | 0 | 1 | D | 1 | 1 | 0 | 1 | 0 | 0 |    | V  | d  |    | 1  | 0  | Siz | ze | 1 | 1 | М | 0 |   | V | m |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |    |    |    |    |    |    |     |    | П |   |   |   |   |   |   |   |

# Half-precision scalar (size == 01) (Armv8.2)

```
VCMPE\{<c>\}\{<q>\}.F16 <Sd>, <Sm>
```

#### Single-precision scalar (size == 10)

```
VCMPE{<c>}{<q>}.F32 <Sd>, <Sm>
```

## **Double-precision scalar (size == 11)**

```
VCMPE{<c>}{<q>}.F64 <Dd>, <Dm>

if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;

if size == '01' && InITBlock() then UNPREDICTABLE;

quiet_nan_exc = (E == '1'); with_zero = FALSE;

case size of
   when '01' esize = 16; d = UInt(Vd:D); m = UInt(Vm:M);
   when '10' esize = 32; d = UInt(Vd:D); m = UInt(Vm:M);
   when '11' esize = 64; d = UInt(D:Vd); m = UInt(M:Vm);
```

# **CONSTRAINED UNPREDICTABLE behavior**

If size == '01' && InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.

The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

#### **T2**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8  | 7 | 6 | 5   | 4 | 3   | 2   | 1   | 0   |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|-----|----|---|---|-----|---|-----|-----|-----|-----|
| 1  | 1  | 1  | 0  | 1  | 1  | 1 | 0 | 1 | D | 1 | 1 | 0 | 1 | 0 | 1 |    | V  | d  |    | 1  | 0  | Siz | ze | 1 | 1 | (0) | 0 | (0) | (0) | (0) | (0) |
|    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |    |    |    |    |    |    |     |    | Е |   |     |   |     |     |     |     |

# Half-precision scalar (size == 01) (Armv8.2)

```
VCMPE\{<c>\}\{<q>\}.F16 <Sd>, #0.0
```

#### Single-precision scalar (size == 10)

```
VCMPE\{<c>\}\{<q>\}.F32 <Sd>, #0.0
```

### **Double-precision scalar (size == 11)**

```
VCMPE{<c>}{<q>}.F64 <Dd>, #0.0
if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;
if size == '01' && <u>InITBlock</u>() then UNPREDICTABLE;
quiet_nan_exc = (E == '1'); with_zero = TRUE;
case size of
   when '01' esize = 16; d = <u>UInt(Vd:D);</u>
   when '10' esize = 32; d = <u>UInt(Vd:D);</u>
   when '11' esize = 64; d = <u>UInt(D:Vd);</u>
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If size == '01' && InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

# **Assembler Symbols**

| <c></c>   | See Standard assembler syntax fields.                                                |
|-----------|--------------------------------------------------------------------------------------|
| <q></q>   | See Standard assembler syntax fields.                                                |
| <sd></sd> | Is the 32-bit name of the SIMD&FP destination register, encoded in the "Vd:D" field. |
| <sm></sm> | Is the 32-bit name of the SIMD&FP source register, encoded in the "Vm:M" field.      |
| <dd></dd> | Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field. |
| <dm></dm> | Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.      |

# NaNs

The IEEE 754 standard specifies that the result of a comparison is precisely one of <, =, > or unordered. If either or both of the operands are NaNs, they are unordered, and all three of (Operand1 < Operand2), (Operand1 = Operand2) and (Operand1 > Operand2) are false. This results in the *FPSCR* flags being set as N=0, Z=0, C=1 and V=1.

VCMPE raises an Invalid Operation exception if either operand is any type of NaN, and is suitable for testing for <, <=, >, >=, and other predicates that raise an exception when the operands are unordered.

```
if ConditionPassed() then
    EncodingSpecificOperations();    CheckVFPEnabled(TRUE);
bits(4) nzcv;
case esize of
    when 16
        bits(16) op16 = if with_zero then FPZero('0') else S[m]<15:0>;
        nzcv = FPCompare(S[d]<15:0>, op16, quiet_nan_exc, FPSCR);
when 32
        bits(32) op32 = if with_zero then FPZero('0') else S[m];
        nzcv = FPCompare(S[d], op32, quiet_nan_exc, FPSCR);
when 64
        bits(64) op64 = if with_zero then FPZero('0') else D[m];
        nzcv = FPCompare(D[d], op64, quiet_nan_exc, FPSCR);
```

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

### **VCNT**

Vector Count Set Bits counts the number of bits that are one in each element in a vector, and places the results in a second vector.

The operand vector elements must be 8-bit fields.

The result vector elements are 8-bit integers.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|-------|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 1  | О  | 1  | 1  | size  | 0  | 0  |    | V  | 'd |    | 0  | 1  | 0 | 1 | 0 | Q | М | 0 |   | Vı | n |   |

# 64-bit SIMD vector (Q == 0)

```
VCNT{\langle c \rangle}{\langle q \rangle}.8 \langle Dd \rangle, \langle Dm \rangle // (Encoded as Q = 0)
```

#### 128-bit SIMD vector (Q == 1)

```
VCNT{<c>}{<q>}.8 <Qd>, <Qm> // (Encoded as Q = 1)

if size != '00' then UNDEFINED;
if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;
esize = 8; elements = 8;
d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

#### T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 2  | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0_ |
|----|----|----|----|----|----|---|---|---|---|---|---|------|---|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|----|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 1 | D | 1 | 1 | size | 0 | 0 |    | V  | d  |    | 0  | 1  | 0 | 1 | 0 | Q | М | 0 |   | ١V | m |    |

# 64-bit SIMD vector (Q == 0)

```
VCNT{\langle c \rangle} {\langle q \rangle}.8 \langle Dd \rangle, \langle Dm \rangle // (Encoded as Q = 0)
```

#### 128-bit SIMD vector (Q == 1)

```
VCNT{<c>}{<q>}.8 <Qd>, <Qm> // (Encoded as Q = 1)

if size != '00' then UNDEFINED;
if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;
esize = 8; elements = 8;
d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

# **Assembler Symbols**

```
For encoding A1: see Standard assembler syntax fields. This encoding must be unconditional.
For encoding T1: see Standard assembler syntax fields.
```

<q> See Standard assembler syntax fields.

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Qm> Is the 128-bit name of the SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

<Dm> Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.

VCNT Page 711

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

VCNT Page 712

# VCVT (between double-precision and single-precision)

Convert between double-precision and single-precision does one of the following:

- Converts the value in a double-precision register to single-precision and writes the result to a single-precision register.
- Converts the value in a single-precision register to double-precision and writes the result to a double-precision register.

Depending on settings in the *CPACR*, *NSACR*, *HCPTR*, and *FPEXC* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30    | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|-------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|---|---|---|---|---|---|---|---|
|    | != 11 | 111 |    | 1  | 1  | 1  | 0  | 1  | О  | 1  | 1  | 0  | 1  | 1  | 1  |    | V  | d  |    | 1  | 0  | 1   | Χ   | 1 | 1 | М | 0 |   | V | m |   |
|    | cor   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | siz | ze. |   |   |   |   |   |   |   |   |

## Single-precision to double-precision (size == 10)

```
VCVT{<c>}{<q>}.F64.F32 < Dd>, <Sm>
```

# **Double-precision to single-precision (size == 11)**

```
VCVT{<c>}{<q>}.F32.F64 <Sd>, <Dm>
double_to_single = (size == '11');
d = if double_to_single then UInt(Vd:D) else UInt(D:Vd);
m = if double_to_single then UInt(M:Vm) else UInt(Vm:M);
```

# **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|-------|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 0  | 1  | 1  | 1 | 0 | 1 | D | 1 | 1 | 0 | 1 | 1 | 1 |    | Vd    |    | 1  | 0  | 1 | Χ | 1 | 1 | М | 0 |   | V | m |   |

size

#### Single-precision to double-precision (size == 10)

```
VCVT{<c>}{<q>}.F64.F32 <Dd>, <Sm>
```

# Double-precision to single-precision (size == 11)

```
VCVT{<c>}{<q>}.F32.F64 <Sd>, <Dm>
double_to_single = (size == '11');
d = if double_to_single then UInt(Vd:D) else UInt(D:Vd);
m = if double_to_single then UInt(M:Vm) else UInt(Vm:M);
```

# **Assembler Symbols**

| <c></c>   | See Standard assembler syntax fields.                                                |
|-----------|--------------------------------------------------------------------------------------|
| <q></q>   | See Standard assembler syntax fields.                                                |
| <sd></sd> | Is the 32-bit name of the SIMD&FP destination register, encoded in the "Vd:D" field. |
| <dm></dm> | Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.      |
| <dd></dd> | Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field. |
| <sm></sm> | Is the 32-bit name of the SIMD&FP source register, encoded in the "Vm:M" field.      |

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

# VCVT (between half-precision and single-precision, Advanced SIMD)

Vector Convert between half-precision and single-precision converts each element in a vector from single-precision to half-precision floating-point, or from half-precision to single-precision, and places the results in a second vector.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (  $\underline{A1}$  ) and T32 (  $\underline{T1}$  ) .

# **A1**

|   | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0      |
|---|----|----|----|----|----|----|----|----|----|----|----|----|-------|----|----|----|----|----|----|----|----|---|----|---|---|---|---|---|---|---|--------|
| Γ | 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 1  | D  | 1  | 1  | size  | 1  | 0  |    | V  | ď  |    | 0  | 1  | 1 | ор | 0 | 0 | М | 0 |   | V | m | $\Box$ |

### Half-precision to single-precision (op == 1)

```
VCVT{\langle c \rangle} {\langle q \rangle}.F32.F16 \langle Qd \rangle, \langle Dm \rangle // (Encoded as op = 1)
```

#### Single-precision to half-precision (op == 0)

```
VCVT{<c>}{<q>}.F16.F32 <Dd>, <Qm> // (Encoded as op = 0)

if size != '01' then UNDEFINED;
half_to_single = (op == '1');
if half_to_single && Vd<0> == '1' then UNDEFINED;
if !half_to_single && Vm<0> == '1' then UNDEFINED;
esize = 16; elements = 4;
m = UInt(M:Vm); d = UInt(D:Vd);
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 2  | 2 | 1 | 0 | 15 | 14 13 | 3 12 | 11 | 10 | 9 | 8  | 7 | 6 | 5 | 4 | 3 | 2  | 1   | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|------|---|---|---|----|-------|------|----|----|---|----|---|---|---|---|---|----|-----|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 1 | D | 1 | 1 | size | , | 1 | 0 |    | Vd    |      | 0  | 1  | 1 | ор | 0 | 0 | M | 0 |   | Vı | m _ |   |

### Half-precision to single-precision (op == 1)

```
VCVT{\langle c \rangle}{\langle q \rangle}.F32.F16 \langle Qd \rangle, \langle Dm \rangle // (Encoded as op = 1)
```

### Single-precision to half-precision (op == 0)

```
VCVT{<c>}{<q>}.F16.F32 <Dd>, <Qm> // (Encoded as op = 0)

if size != '01' then UNDEFINED;
half_to_single = (op == '1');
if half_to_single && Vd<0> == '1' then UNDEFINED;
if !half_to_single && Vm<0> == '1' then UNDEFINED;
esize = 16; elements = 4;
m = UInt(M:Vm); d = UInt(D:Vd);
```

# **Assembler Symbols**

```
<c> For encoding A1: see Standard assembler syntax fields. This encoding must be unconditional.
```

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Dm> Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

# VCVT (between floating-point and integer, Advanced SIMD)

Vector Convert between floating-point and integer converts each element in a vector from floating-point to integer, or from integer to floating-point, and places the results in a second vector.

The vector elements are the same type, and are floating-point numbers or integers. Signed and unsigned integers are distinct.

The floating-point to integer operation uses the Round towards Zero rounding mode. The integer to floating-point operation uses the Round to Nearest rounding mode.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

|   | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|---|----|----|----|----|----|----|----|----|----|----|----|----|-------|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| Г | 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 1  | D  | 1  | 1  | size  | 1  | 1  |    | V  | 'd |    | 0  | 1  | 1 | O | р | Q | М | 0 |   | Vı | m |   |

### 64-bit SIMD vector (Q == 0)

```
VCVT{<c>}{<q>}.<dt1>.<dt2> <Dd>, <Dm>
```

#### 128-bit SIMD vector (Q == 1)

```
VCVT{<c>}{<q>}.<dt1>.<dt2> <Qd>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;

if (size == '01' && !HaveFP16Ext()) || size IN {'00', '11'} then UNDEFINED;

to_integer = (op<1> == '1'); unsigned = (op<0> == '1');

case size of
   when '01' esize = 16; elements = 4;
   when '10' esize = 32; elements = 2;

d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

#### **T1**

| _15 | 5 1 | 4 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 2  | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|-----|-----|---|----|----|----|----|---|---|---|---|---|---|------|---|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1   |     | 1 | 1  | 1  | 1  | 1  | 1 | 1 | 1 | D | 1 | 1 | size | 1 | 1 |    | ٧  | ′d |    | 0  | 1  | 1 | O | d | Ø | М | 0 |   | Vı | n |   |

#### 64-bit SIMD vector (Q == 0)

```
VCVT{<c>}{<q>}.<dt1>.<dt2> <Dd>, <Dm>
```

# 128-bit SIMD vector (Q == 1)

```
VCVT{<c>}{<q>}.<dt1>.<dt2> <Qd>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;

if (size == '01' && !HaveFP16Ext()) || size IN {'00', '11'} then UNDEFINED;

if size == '01' && InITBlock() then UNPREDICTABLE;

to_integer = (op<1> == '1'); unsigned = (op<0> == '1');

case size of
   when '01' esize = 16; elements = 4;
   when '10' esize = 32; elements = 2;

d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

## CONSTRAINED UNPREDICTABLE behavior

If size == '01' && InITBlock(), then one of the following behaviors must occur:

• The instruction is UNDEFINED.

- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

# **Assembler Symbols**

<c> For encoding A1: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<dt1> Is the data type for the elements of the destination vector, encoded in "size:op":

| size | op | <dt1></dt1> |
|------|----|-------------|
| 01   | 0x | F16         |
| 01   | 10 | S16         |
| 01   | 11 | U16         |
| 10   | 0x | F32         |
| 10   | 10 | S32         |
| 10   | 11 | U32         |

<dt2>
Is the data type for the elements of the source vector, encoded in "size:op":

| size | op | <dt2></dt2> |
|------|----|-------------|
| 01   | 00 | S16         |
| 01   | 01 | U16         |
| 01   | 1x | F16         |
| 10   | 00 | S32         |
| 10   | 01 | U32         |
| 10   | 1x | F32         |
|      |    |             |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Qm> Is the 128-bit name of the SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

<Dm> Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations(); CheckAdvSIMDEnabled();
bits(esize) result;
for r = 0 to regs-1
    for e = 0 to elements-1
    op1 = Elem[D[m+r], e, esize];
    if to_integer then
        result = FPToFixed(op1, 0, unsigned, StandardFPSCRValue(), FPRounding ZERO);
    else
        result = FixedToFP(op1, 0, unsigned, StandardFPSCRValue(), FPRounding TIEEVEN);
    Elem[D[d+r], e, esize] = result;
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# **VCVT** (floating-point to integer, floating-point)

Convert floating-point to integer with Round towards Zero converts a value in a register from floating-point to a 32-bit integer, using the Round towards Zero rounding mode, and places the result in a second register.

VCVT (between floating-point and fixed-point, floating-point) describes conversions between floating-point and 16-bit integers.

Depending on settings in the *CPACR*, *NSACR*, *HCPTR*, and *FPEXC* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

|         | 31 | 30 | 29 | 28                     | 27 | 26   | 25 | 24                  | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 13 | 12 | 11 | 10 | 9 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0_ |
|---------|----|----|----|------------------------|----|------|----|---------------------|----|----|----|----|----|----|----|----|----|-------|----|----|----|-----|---|---|---|---|---|---|---|----|
| != 1111 |    | 1  | 1  | 1 0 1 D 1 1 1 1 0 x Vd |    | Vd   |    | 1 0 size 1 1 M 0 Vm |    |    | m  |    |    |    |    |    |    |       |    |    |    |     |   |   |   |   |   |   |   |    |
|         |    | СО | nd |                        |    | opc2 |    |                     |    |    |    |    |    |    |    |    |    |       |    |    |    | ор  |   |   |   |   |   |   |   |    |

```
VCVT{<c>}{<q>}.U32.F16 <Sd>, <Sm>
Half-precision scalar (opc2 == 101 && size == 01)
(Armv8.2)
 VCVT{<c>}{<q>}.S32.F16 <Sd>, <Sm>
Single-precision scalar (opc2 == 100 && size == 10)
 VCVT{<c>}{<q>}.U32.F32 <Sd>, <Sm>
Single-precision scalar (opc2 == 101 && size == 10)
 VCVT{<c>}{<q>}.S32.F32 <Sd>, <Sm>
Double-precision scalar (opc2 == 100 && size == 11)
 VCVT{<c>}{<q>}.U32.F64 < Sd>, < Dm>
Double-precision scalar (opc2 == 101 && size == 11)
 VCVT{<c>}{<q>}.S32.F64 <Sd>, <Dm>
 if opc2 != '000' && opc2 != '10x' then SEE "Related encodings";
 if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;
 if size == '01' && cond != '1110' then UNPREDICTABLE;
 to integer = (opc2<2> == '1');
 if to integer then
     unsigned = (opc2<0> == '0');
     rounding = if op == '1' then FPRounding ZERO else FPRoundingMode(FPSCR);
     d = UInt(Vd:D);
      case size of
          when '01' esize = 16; m = UInt(Vm:M);
          when '10' esize = 32; m = UInt(Vm:M);
```

## **CONSTRAINED UNPREDICTABLE behavior**

unsigned = (op == '0');

m = <u>UInt</u>(Vm:M);
case size of

rounding = FPRoundingMode(FPSCR);

Half-precision scalar (opc2 == 100 && size == 01)

(Armv8.2)

If size == '01' && cond != '1110', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.

when '11' esize = 64; m = UInt(M:Vm);

when '01' esize = 16; d = <u>UInt</u>(Vd:D); when '10' esize = 32; d = <u>UInt</u>(Vd:D); when '11' esize = 64; d = <u>UInt</u>(D:Vd);

• The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

T1

else

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1    | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8  | 7  | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|------|---|----|----|----|----|----|----|-----|----|----|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 0  | 1  | 1  | 1 | 0 | 1 | D | 1 | 1 | 1 | 1 | 0    | Χ |    | V  | d  |    | 1  | 0  | Siz | ze | 1  | 1 | М | 0 |   | V | m |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   | - | opci | 2 |    |    |    |    |    |    |     |    | go |   |   |   |   |   |   |   |

```
(Armv8.2)
 VCVT{<c>}{<q>}.U32.F16 <Sd>, <Sm>
Half-precision scalar (opc2 == 101 && size == 01)
(Armv8.2)
 VCVT{<c>}{<q>}.S32.F16 <Sd>, <Sm>
Single-precision scalar (opc2 == 100 && size == 10)
 VCVT{<c>}{<q>}.U32.F32 <Sd>, <Sm>
Single-precision scalar (opc2 == 101 && size == 10)
 VCVT{<c>}{<q>}.S32.F32 <Sd>, <Sm>
Double-precision scalar (opc2 == 100 && size == 11)
 VCVT{<c>}{<q>}.U32.F64 < Sd>, < Dm>
Double-precision scalar (opc2 == 101 && size == 11)
 VCVT{<c>}{<q>}.S32.F64 <Sd>, <Dm>
 if opc2 != '000' && opc2 != '10x' then SEE "Related encodings";
 if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;
 if size == '01' && InITBlock() then UNPREDICTABLE;
 to integer = (opc2<2> == '1');
 if to integer then
     unsigned = (opc2<0> == '0');
     rounding = if op == '1' then FPRounding ZERO else FPRoundingMode(FPSCR);
     d = UInt(Vd:D);
      case size of
          when '01' esize = 16; m = UInt(Vm:M);
          when '10' esize = 32; m = UInt(Vm:M);
          when '11' esize = 64; m = UInt(M:Vm);
```

# **CONSTRAINED UNPREDICTABLE behavior**

unsigned = (op == '0');

m = <u>UInt</u>(Vm:M);
case size of

rounding = FPRoundingMode(FPSCR);

Half-precision scalar (opc2 == 100 && size == 01)

If size == '01' && InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.

when '01' esize = 16; d = <u>UInt</u>(Vd:D);
when '10' esize = 32; d = <u>UInt</u>(Vd:D);
when '11' esize = 64; d = <u>UInt</u>(D:Vd);

· The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

Related encodings: See Floating-point data-processing for the T32 instruction set, or Floating-point data-processing for the A32 instruction set.

## **Assembler Symbols**

else

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
```

<Sd> Is the 32-bit name of the SIMD&FP destination register, encoded in the "Vd:D" field.

<Sm> Is the 32-bit name of the SIMD&FP source register, encoded in the "Vm:M" field.

<Dm> Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.

#### Operation

```
if ConditionPassed() then
    if to_integer then
        case esize of
             when 16
                 S[d] = FPToFixed(S[m]<15:0>, 0, unsigned, FPSCR, rounding);
                 S[d] = FPToFixed(S[m], 0, unsigned, FPSCR, rounding);
             when 64
                 \underline{S}[d] = \underline{FPToFixed}(\underline{D}[m], 0, unsigned, FPSCR, rounding);
    else
        case esize of
             when 16
                 bits(16) fp16 = FixedToFP(S[m], 0, unsigned, FPSCR, rounding);
                 S[d] = Zeros(16):fp16;
             when 32
                 \underline{S}[d] = \underline{FixedToFP}(\underline{S}[m], 0, unsigned, FPSCR, rounding);
             when 64
                 \underline{D}[d] = \underline{FixedToFP}(\underline{S}[m], 0, unsigned, FPSCR, rounding);
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# **VCVT** (integer to floating-point, floating-point)

Convert integer to floating-point converts a 32-bit integer to floating-point using the rounding mode specified by the *FPSCR*, and places the result in a second register.

VCVT (between floating-point and fixed-point, floating-point) describes conversions between floating-point and 16-bit integers.

Depending on settings in the *CPACR*, *NSACR*, *HCPTR*, and *FPEXC* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17   | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8  | 7  | 6 | 5 | 4 | 3 | 2 | 1 | 0_ |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|------|----|----|----|----|----|----|----|-----|----|----|---|---|---|---|---|---|----|
|    | != 1 | 111 |    | 1  | 1  | 1  | 0  | 1  | ם  | 1  | 1  | 1  | 0  | 0    | 0  |    | V  | d  |    | 1  | 0  | siz | ze | ор | 1 | М | 0 |   | V | m |    |
|    | СО   | nd  |    |    |    |    |    |    |    |    |    |    | (  | opc2 | 2  |    |    |    |    |    |    |     |    |    |   |   |   |   |   |   |    |

# Half-precision scalar (size == 01) (Armv8.2)

```
VCVT{<c>}{<q>}.F16.<dt> <Sd>, <Sm>
```

#### Single-precision scalar (size == 10)

```
VCVT{<c>}{<q>}.F32.<dt> <Sd>, <Sm>
```

## Double-precision scalar (size == 11)

```
\label{eq:vcvt} $$ \ensuremath{\text{VCVT}} $$ \ensuremath{$<$c>$} $$ \ensuremath{$<$}$ .F64.<< t> < Dd>, < Sm> \\
```

```
if opc2 != '000' && opc2 != '10x' then SEE "Related encodings";
if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;
if size == '01' && cond != '1110' then UNPREDICTABLE;
to_integer = (opc2<2> == '1');
if to integer then
    unsigned = (opc2<0> == '0');
    rounding = if op == '1' then FPRounding ZERO else FPRoundingMode(FPSCR);
    d = UInt(Vd:D);
    case size of
        when '01' esize = 16; m = UInt(Vm:M);
        when '10' esize = 32; m = \overline{UInt}(Vm:M);
        when '11' esize = 64; m = UInt(M:Vm);
else
    unsigned = (op == '0');
    rounding = FPRoundingMode(FPSCR);
    m = UInt(Vm:M);
    case size of
        when '01' esize = 16; d = UInt(Vd:D);
        when '10' esize = 32; d = UInt(Vd:D);
        when '11' esize = 64; d = UInt(D:Vd);
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If size == '01' && cond != '1110', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

T1



Half-precision scalar (size == 01) (Armv8.2)

```
VCVT{<c>}{<q>}.F16.<dt> <Sd>, <Sm>
```

Single-precision scalar (size == 10)

```
VCVT{<c>}{<q>}.F32.<dt> <Sd>, <Sm>
```

**Double-precision scalar (size == 11)** 

```
VCVT{<c>}{<q>}.F64.<dt> <Dd>, <Sm>
if opc2 != '000' && opc2 != '10x' then SEE "Related encodings";
if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;
if size == '01' && <u>InITBlock</u>() then UNPREDICTABLE;
to integer = (opc2<2> == '1');
if to integer then
    unsigned = (opc2<0> == '0');
    rounding = if op == '1' then FPRounding ZERO else FPRoundingMode(FPSCR);
    d = UInt(Vd:D);
    case size of
        when '01' esize = 16; m = UInt(Vm:M);
        when '10' esize = 32; m = UInt(Vm:M);
        when '11' esize = 64; m = UInt(M:Vm);
else
    unsigned = (op == '0');
    rounding = FPRoundingMode(FPSCR);
    m = UInt(Vm:M);
    case size of
        when '01' esize = 16; d = UInt(Vd:D);
        when '10' esize = 32; d = UInt(Vd:D);
        when '11' esize = 64; d = UInt(D:Vd);
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If size == '01' && InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

Related encodings: See Floating-point data-processing for the T32 instruction set, or Floating-point data-processing for the A32 instruction set.

#### **Assembler Symbols**

| <c></c> | See | Stan | idare | d asse | mbler | syntax | field | S. |
|---------|-----|------|-------|--------|-------|--------|-------|----|
|         | ~   | α.   | 7     | 7      | 1.1   |        | 0 11  |    |

<q> See Standard assembler syntax fields.

<dt> Is the data type for the operand, encoded in "op":

| op | <dt></dt> |
|----|-----------|
| 0  | U32       |
| 1  | S32       |

<Sd> Is the 32-bit name of the SIMD&FP destination register, encoded in the "Vd:D" field.

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

<Sm> Is the 32-bit name of the SIMD&FP source register, encoded in the "Vm:M" field.

## Operation

```
if <a href="ConditionPassed">ConditionPassed</a>() then
     if to integer then
          case esize of
               when 16
                     \underline{S}[d] = \underline{FPToFixed}(\underline{S}[m] < 15:0>, 0, unsigned, FPSCR, rounding);
                when 32
                     \underline{S}[d] = \underline{FPToFixed}(\underline{S}[m], 0, unsigned, FPSCR, rounding);
                when 64
                     S[d] = FPToFixed(D[m], 0, unsigned, FPSCR, rounding);
     else
          case esize of
               when 16
                    bits(16) fp16 = \underline{\text{FixedToFP}}(\underline{\text{S}}[m], 0, unsigned, FPSCR, rounding);
                     \underline{S}[d] = \underline{Zeros}(16):fp16;
                when 32
                     \underline{S}[d] = \underline{FixedToFP}(\underline{S}[m], 0, unsigned, FPSCR, rounding);
                when 64
                   \underline{D}[d] = \underline{FixedToFP}(\underline{S}[m], 0, unsigned, FPSCR, rounding);
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

## VCVT (between floating-point and fixed-point, Advanced SIMD)

Vector Convert between floating-point and fixed-point converts each element in a vector from floating-point to fixed-point, or from fixed-point to floating-point, and places the results in a second vector.

The vector elements are the same type, and are floating-point numbers or integers. Signed and unsigned integers are distinct.

The floating-point to fixed-point operation uses the Round towards Zero rounding mode. The fixed-point to floating-point operation uses the Round to Nearest rounding mode.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

|   | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| ſ | 1  | 1  | 1  | 1  | 0  | 0  | 1  | U  | 1  | D  |    |    | im | m6 |    |    |    | ٧  | ′d |    | 1  | 1  | 0 | р | 0 | Q | М | 1 |   | Vı | n |   |

#### 64-bit SIMD vector (imm6 != 000xxx && Q == 0)

```
VCVT{<c>}{<q>}.<dt1>.<dt2> <Dd>, <Dm>, #<fbits>
```

#### 128-bit SIMD vector (imm6 != 000xxx && Q == 1)

```
VCVT{<c>}{<q>}.<dt1>.<dt2> <Qd>, <Qm>, #<fbits>

if imm6 == '000xxx' then SEE "Related encodings";
if op<1> == '0' && !HaveFP16Ext() then UNDEFINED;
if op<1> == '0' && imm6 == '10xxxx' then UNDEFINED;
if imm6 == '0xxxxx' then UNDEFINED;
if Q == '1' && (Vd<0> == '1' | Vm<0> == '1') then UNDEFINED;
to_fixed = (op<0> == '1'); frac_bits = 64 - UInt(imm6);
unsigned = (U == '1');
case op<1> of
    when '0' esize = 16; elements = 4;
    when '1' esize = 32; elements = 2;
```

#### T1

| 15 | 5 ′ | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3  | 2  | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|-----|----|----|----|----|----|---|---|---|---|---|---|----|----|---|---|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|
| 1  |     | 1  | 1  | U  | 1  | 1  | 1 | 1 | 1 | D |   |   | im | m6 |   |   |    | ٧  | ′d |    | 1  | 1  | op | ) | 0 | Q | М | 1 |   | V | m |   |

#### 64-bit SIMD vector (imm6 != 000xxx && Q == 0)

```
VCVT{<c>}{<q>}.<dt1>.<dt2> <Dd>, <Dm>, #<fbits>
```

VCVT{<c>}{<q>}.<dt1>.<dt2> <Qd>, <Qm>, #<fbits>

## 128-bit SIMD vector (imm6 != 000xxx && Q == 1)

```
if imm6 == '000xxx' then SEE "Related encodings";
if op<1> == '0' && !HaveFP16Ext() then UNDEFINED;
if op<1> == '0' && imm6 == '10xxxx' then UNDEFINED;
if imm6 == '0xxxxx' then UNDEFINED;
if Q == '1' && (Vd<0> == '1' | Vm<0> == '1') then UNDEFINED;
```

```
unsigned = (U == '1');
case op<1> of
    when '0' esize = 16; elements = 4;
    when '1' esize = 32; elements = 2;
d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

to\_fixed = (op<0> == '1'); frac\_bits = 64 - <u>UInt</u>(imm6);

 $d = \underbrace{\text{UInt}}(D:Vd); \quad m = \underbrace{\text{UInt}}(M:Vm); \quad \text{regs} = \text{if } Q == \text{'0'} \text{ then } 1 \text{ else } 2;$ 

Related encodings: See Advanced SIMD one register and modified immediate for the T32 instruction set, or Advanced SIMD one register and modified immediate for the A32 instruction set.

## **Assembler Symbols**

<c> For encoding A1: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<dt1> Is the data type for the elements of the destination vector, encoded in "op:U":

| op  | U | <dt1></dt1> |
|-----|---|-------------|
| 0.0 | Х | F16         |
| 01  | 0 | S16         |
| 01  | 1 | U16         |
| 10  | X | F32         |
| 11  | 0 | S32         |
| 11  | 1 | U32         |

<dt2> Is the data type for the elements of the source vector, encoded in "op:U":

| op  | U | <dt2></dt2> |
|-----|---|-------------|
| 0.0 | 0 | S16         |
| 00  | 1 | U16         |
| 01  | Х | F16         |
| 10  | 0 | S32         |
| 10  | 1 | U32         |
| 11  | Х | F32         |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Qm> Is the 128-bit name of the SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

<Dm> Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.

The number of fraction bits in the fixed point number, in the range 1 to 32 for 32-bit elements, or in the range 1 to 16 for 16-bit elements:

• (64 - <fbits>) is encoded in imm6.

An assembler can permit an <fbits> value of 0. This is encoded as floating-point to integer or integer to floating-point instruction, see *VCVT* (between floating-point and integer, Advanced SIMD).

#### Operation

<fbits>

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

## VCVT (between floating-point and fixed-point, floating-point)

Convert between floating-point and fixed-point converts a value in a register from floating-point to fixed-point, or from fixed-point to floating-point. Software can specify the fixed-point value as either signed or unsigned.

The fixed-point value can be 16-bit or 32-bit. Conversions from fixed-point values take their operand from the low-order bits of the source register and ignore any remaining bits. Signed conversions to fixed-point values sign-extend the result value to the destination register width. Unsigned conversions to fixed-point values zero-extend the result value to the destination register width.

The floating-point to fixed-point operation uses the Round towards Zero rounding mode. The fixed-point to floating-point operation uses the Round to Nearest rounding mode.

Depending on settings in the *CPACR*, *NSACR*, *HCPTR*, and *FPEXC* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

```
31 30 29
                                        19
                                           18
                                              17 16 15 14
                                                            13
                                                                      10
  != 1111
                              D
                                  1
                                        1
                                           op
                                               1
                                                                       0
                                                                                SX
                                                                                    1
                                                                                        i
                                                                                           0
                                                                                                  imm4
   cond
```

```
Half-precision scalar (op == 0 && sf == 01)
(Armv8.2)
```

```
VCVT{<c>}{<q>}.F16.<dt> <Sdm>, <Sdm>, #<fbits>
```

#### Half-precision scalar (op == 1 && sf == 01) (Armv8.2)

```
VCVT{<c>}{<q>}.<dt>.F16 <Sdm>, <Sdm>, #<fbits>
```

## Single-precision scalar (op == 0 && sf == 10)

```
\label{eq:vcvt} $$ \ensuremath{$\text{VCVT}$$} <c>} {<q>} .$$ F32.$ <dt> <$dm>, <$dm>, #<fbits>
```

#### Single-precision scalar (op == 1 && sf == 10)

```
VCVT{<c>}{<q>}.<dt>.F32 <Sdm>, <Sdm>, #<fbits>
```

#### Double-precision scalar (op == 0 && sf == 11)

```
VCVT{<c>}{<q>}.F64.<dt> <Ddm>, <Ddm>, #<fbits>
```

## Double-precision scalar (op == 1 && sf == 11)

```
VCVT{<c>}{<q>}.<dt>.F64 <Ddm>, <Ddm>, #<fbits>

if sf == '00' || (sf == '01' && !HaveFP16Ext()) then UNDEFINED;
if sf == '01' && cond != '1110' then UNPREDICTABLE;
to_fixed = (op == '1'); unsigned = (U == '1');
size = if sx == '0' then 16 else 32;
frac_bits = size - UInt(imm4:i);
case sf of
   when '01' fp_size = 16; d = UInt(Vd:D);
   when '10' fp_size = 32; d = UInt(Vd:D);
   when '11' fp_size = 64; d = UInt(D:Vd);

if frac bits < 0 then UNPREDICTABLE;</pre>
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If frac bits < 0, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The value in the destination register is UNKNOWN.

**T1** 

|   | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6 | 5 | 4 | 3 | 2   | 1  | 0_ |
|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|----|----|----|----|----|----|---|---|----|---|---|---|---|-----|----|----|
| Γ | 1  | 1  | 1  | 0  | 1  | 1  | 1 | 0 | 1 | D | 1 | 1 | 1 | ор | 1 | U |    | V  | 'd |    | 1  | 0  | S | f | sx | 1 | i | 0 |   | imr | n4 |    |

```
Half-precision scalar (op == 0 && sf == 01)
(Armv8.2)
```

```
VCVT{<c>}{<q>}.F16.<dt> <Sdm>, <Sdm>, #<fbits>
```

#### Half-precision scalar (op == 1 && sf == 01) (Armv8.2)

```
VCVT{<c>}{<q>}.<dt>.F16 <Sdm>, <Sdm>, #<fbits>
```

#### Single-precision scalar (op == 0 && sf == 10)

```
VCVT{<c>}{<q>}.F32.<dt> <Sdm>, <Sdm>, #<fbits>
```

#### Single-precision scalar (op == 1 && sf == 10)

```
VCVT{<c>}{<q>}.<dt>.F32 <Sdm>, <Sdm>, #<fbits>
```

## Double-precision scalar (op == 0 && sf == 11)

```
VCVT{<c>}{<q>}.F64.<dt> <Ddm>, <Ddm>, #<fbits>
```

#### Double-precision scalar (op == 1 && sf == 11)

```
VCVT{<c>}{<q>}.<dt>.F64 <Ddm>, <Ddm>, #<fbits>

if sf == '00' || (sf == '01' && !HaveFP16Ext()) then UNDEFINED;
if sf == '01' && <u>InITBlock()</u> then UNPREDICTABLE;
to_fixed = (op == '1'); unsigned = (U == '1');
size = if sx == '0' then 16 else 32;
frac_bits = size - <u>UInt(imm4:i);</u>
case sf of
   when '01' fp_size = 16; d = <u>UInt(Vd:D);</u>
   when '10' fp_size = 32; d = <u>UInt(Vd:D);</u>
   when '11' fp_size = 64; d = <u>UInt(D:Vd);</u>
```

## CONSTRAINED UNPREDICTABLE behavior

if frac bits < 0 then UNPREDICTABLE;

If frac bits < 0, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The value in the destination register is UNKNOWN.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*, and particularly *VCVT* (between floating-point and fixed-point).

## **Assembler Symbols**

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<dt> Is the data type for the fixed-point number, encoded in "U:sx":

| U | SX | <dt></dt> |
|---|----|-----------|
| 0 | 0  | S16       |
| 0 | 1  | S32       |
| 1 | 0  | U16       |
| 1 | 1  | U32       |

<Sdm> Is the 32-bit name of the SIMD&FP destination and source register, encoded in the "Vd:D" field.

<Ddm> Is the 64-bit name of the SIMD&FP destination and source register, encoded in the "D:Vd" field.

<fbits> The number of fraction bits in the fixed-point number:

- If <dt> is S16 or U16, <fbits> must be in the range 0-16. (16 <fbits>) is encoded in [imm4, i]
- If <dt> is S32 or U32, <fbits> must be in the range 1-32. (32 <fbits>) is encoded in [imm4, i].

#### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations(); CheckVFPEnabled(TRUE);
    if to fixed then
        bits(size) result;
        case fp size of
            when 16
                 result = FPToFixed(S[d]<15:0>, frac_bits, unsigned, FPSCR, FPRounding ZERO);
                 S[d] = Extend (result, 32, unsigned);
                 result = FPToFixed(S[d], frac bits, unsigned, FPSCR, FPRounding ZERO);
                 S[d] = Extend(result, 32, unsigned);
                 result = FPToFixed(D[d], frac_bits, unsigned, FPSCR, FPRounding ZERO);
                 D[d] = Extend(result, 64, unsigned);
    else
        case fp_size of
            when 16
                 bits(16) fp16 = FixedToFP(S[d]<size-1:0>, frac bits, unsigned, FPSCR, FPRounding TIEEVEN)
                 S[d] = Zeros(16):fp16;
            when 32
                 \underline{S}[d] = \underline{FixedToFP}(\underline{S}[d] < size-1:0), frac_bits, unsigned, FPSCR, \underline{FPRounding\ TIEEVEN};
            when 64
                 D[d] = FixedToFP(D[d] < size-1:0>, frac bits, unsigned, FPSCR, FPRounding TIEEVEN);
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

## VCVTA (Advanced SIMD)

Vector Convert floating-point to integer with Round to Nearest with Ties to Away converts each element in a vector from floating-point to integer using the Round to Nearest with Ties to Away rounding mode, and places the results in a second vector.

The operand vector elements are floating-point numbers.

The result vector elements are 32-bit integers. Signed and unsigned integers are distinct.

Depending on settings in the *CPACR*, *NSACR*, *HCPTR*, and *FPEXC* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 18 | 8 17 | 7 1 | 6 | 15 | 14 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|-------|------|-----|---|----|-------|----|----|----|---|---|----|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 1  | D  | 1  | 1  | size  | 1    | •   | 1 |    | Vd    |    | 0  | 0  | 0 | 0 | ор | Q | М | 0 |   | V | m |   |
|    |    |    |    |    |    |    |    |    |    |    |    |       |      |     |   |    |       |    |    |    | R | M |    |   |   |   |   |   |   |   |

## 64-bit SIMD vector (Q == 0)

```
VCVTA{<q>}.<dt>.<dt2> <Dd>, <Dm>
```

#### 128-bit SIMD vector (Q == 1)

```
VCVTA{<q>}.<dt>.<dt>< <Qd>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;
if (size == '01' && !HaveFP16Ext()) || size IN {'00', '11'} then UNDEFINED;
rounding = FPDecodeRM(RM); unsigned = (op == '1');
case size of
   when '01' esize = 16; elements = 4;
   when '10' esize = 32; elements = 2;
d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3   | 2  | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|-----|----|---|---|----|----|----|----|----|----|---|---|----|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 1 | D | 1 | 1 | siz | ze | 1 | 1 |    | ٧  | ⁄d |    | 0  | 0  | 0 | 0 | ор | Q | М | 0 |   | Vı | m |   |
|    |    |    |    |    |    |   |   |   |   |   |   |     |    |   |   |    |    |    |    |    |    | ) |   |    |   |   |   |   |    |   |   |

RM

#### 64-bit SIMD vector (Q == 0)

```
VCVTA{<q>}.<dt>.<dt2> <Dd>, <Dm>
```

#### 128-bit SIMD vector (Q == 1)

```
VCVTA{<q>}.<dt>.<dt>.<dt>.<Qm>

if InITBlock() then UNPREDICTABLE;
if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;
if (size == '01' && !HaveFP16Ext()) || size IN {'00', '11'} then UNDEFINED;
rounding = FPDecodeRM(RM); unsigned = (op == '1');
case size of
    when '01' esize = 16; elements = 4;
    when '10' esize = 32; elements = 2;
d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

## **CONSTRAINED UNPREDICTABLE behavior**

If InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

## **Assembler Symbols**

<q> See Standard assembler syntax fields.

<dt> Is the data type for the elements of the destination, encoded in "op":

| op | <dt></dt> |
|----|-----------|
| 0  | S32       |
| 1  | U32       |

<dt2> Is the data type for the elements of the source vector, encoded in "size":

| size | <dt2></dt2> |
|------|-------------|
| 01   | F16         |
| 10   | F32         |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Qm> Is the 128-bit name of the SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

<Dm> Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.

## Operation

Internal version only: isa v00 96, pseudocode r8p5 00bet2 rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# **VCVTA** (floating-point)

Convert floating-point to integer with Round to Nearest with Ties to Away converts a value in a register from floating-point to a 32-bit integer using the Round to Nearest with Ties to Away rounding mode, and places the result in a second register.

Depending on settings in the *CPACR*, *NSACR*, *HCPTR*, and *FPEXC* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8   | 7  | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1  | 0  | 1  | D  | 1  | 1  | 1  | 1  | 0  | 0  |    | V  | ď  |    | 1  | 0  | != | 00  | ор | 1 | М | 0 |   | V | m |   |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    | R  | М  |    |    |    |    |    |    | si | ze. |    |   |   |   |   |   |   |   |

# Half-precision scalar (size == 01) (Armv8.2)

```
VCVTA{<q>}.<dt>.F16 <Sd>, <Sm>
```

#### Single-precision scalar (size == 10)

```
VCVTA{\langle q \rangle}.\langle dt \rangle.F32 \langle Sd \rangle, \langle Sm \rangle
```

### **Double-precision scalar (size == 11)**

```
VCVTA{<q>}.<dt>.F64 <Sd>, <Dm>

if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;
rounding = FPDecodeRM(RM); unsigned = (op == '0');
d = UInt(Vd:D);
case size of
   when '01' esize = 16; m = UInt(Vm:M);
   when '10' esize = 32; m = UInt(Vm:M);
   when '11' esize = 64; m = UInt(M:Vm);
```

## T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 13 | 12 | 11 | 10 | 9    | 8  | 7  | 6 | 5 | 4 | 3 | 2 | 1 | 0_ |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|-------|----|----|----|------|----|----|---|---|---|---|---|---|----|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 0 | 1 | D | 1 | 1 | 1 | 1 | 0 | 0 |    | Vd    |    | 1  | 0  | != ( | 00 | ор | 1 | М | 0 |   | V | m |    |
|    |    |    |    |    |    |   |   |   |   |   |   |   |   | R | М |    |       |    |    |    | Siz  | e  |    |   |   |   |   |   |   |    |

# Half-precision scalar (size == 01) (Armv8.2)

```
VCVTA{<q>}.<dt>.F16 <Sd>, <Sm>
```

#### Single-precision scalar (size == 10)

```
VCVTA{\langle q \rangle}.\langle dt \rangle.F32 \langle Sd \rangle, \langle Sm \rangle
```

#### **Double-precision scalar (size == 11)**

```
VCVTA{<q>}.<dt>.F64 <Sd>, <Dm>

if InitBlock() then UNPREDICTABLE;
if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;
rounding = FPDecodeRM(RM); unsigned = (op == '0');
d = UInt(Vd:D);
case size of
   when '01' esize = 16; m = UInt(Vm:M);
   when '10' esize = 32; m = UInt(Vm:M);
   when '11' esize = 64; m = UInt(M:Vm);
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

#### **Assembler Symbols**

<q> See Standard assembler syntax fields.

<dt> Is the data type for the elements of the destination, encoded in "op":

| op | <dt></dt> |
|----|-----------|
| 0  | U32       |
| 1  | S32       |
|    |           |

<Sd> Is the 32-bit name of the SIMD&FP destination register, encoded in the "Vd:D" field.

<Sm> Is the 32-bit name of the SIMD&FP source register, encoded in the "Vm:M" field.

<Dm> Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.

## Operation

```
EncodingSpecificOperations(); CheckVFPEnabled(TRUE);
case esize of
  when 16
        S[d] = FPToFixed(S[m]<15:0>, 0, unsigned, FPSCR, rounding);
  when 32
        S[d] = FPToFixed(S[m], 0, unsigned, FPSCR, rounding);
  when 64
        S[d] = FPToFixed(D[m], 0, unsigned, FPSCR, rounding);
```

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

#### **VCVTB**

Convert to or from a half-precision value in the bottom half of a single-precision register does one of the following:

- Converts the half-precision value in the bottom half of a single-precision register to single-precision and writes the result to a single-precision register.
- Converts the half-precision value in the bottom half of a single-precision register to double-precision and writes the result to a double-precision register.
- Converts the single-precision value in a single-precision register to half-precision and writes the result into the bottom half of a single-precision register, preserving the other half of the destination register.
- Converts the double-precision value in a double-precision register to half-precision and writes the result into the bottom half of a single-precision register, preserving the other half of the destination register.

Depending on settings in the *CPACR*, *NSACR*, *HCPTR*, and *FPEXC* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0_ |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|----|---|---|---|---|---|---|---|----|
|    | != 1 | 111 |    | 1  | 1  | 1  | 0  | 1  | ם  | 1  | 1  | 0  | 0  | 1  | ор |    | V  | ď  |    | 1  | 0  | 1 | SZ | 0 | 1 | М | 0 |   | V | m |    |
|    | СО   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |    | Т |   |   |   |   |   |   |    |

#### Half-precision to single-precision (op == 0 && sz == 0)

```
VCVTB{<c>}{<q>}.F32.F16 <Sd>, <Sm>
```

#### Half-precision to double-precision (op == 0 && sz == 1)

```
VCVTB{<c>}{<q>}.F64.F16 <Dd>, <Sm>
```

#### Single-precision to half-precision (op == 1 && sz == 0)

```
VCVTB{<c>}{<q>}.F16.F32 <Sd>, <Sm>
```

# Double-precision to half-precision (op == 1 && sz == 1)

d = UInt(Vd:D); m = UInt(Vm:M);

```
VCVTB{<c>}{<q>}.F16.F64 <Sd>, <Dm>
uses_double = (sz == '1'); convert_from_half = (op == '0');
lowbit = (if T == '1' then 16 else 0);
if uses_double then
    if convert_from_half then
        d = <u>UInt</u>(D:Vd); m = <u>UInt</u>(Vm:M);
    else
        d = <u>UInt</u>(Vd:D); m = <u>UInt</u>(M:Vm);
else
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0  | 15 | 14 13 | 12 | 11 | 10 | 9 | 8  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|----|----|-------|----|----|----|---|----|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 0  | 1  | 1  | 1 | 0 | 1 | D | 1 | 1 | 0 | 0 | 1 | ор |    | Vd    |    | 1  | 0  | 1 | SZ | 0 | 1 | М | 0 |   | V | m |   |

VCVTB Page 735

#### Half-precision to single-precision (op == 0 && sz == 0)

```
VCVTB\{<c>\}\{<q>\}.F32.F16 <Sd>, <Sm>
```

#### Half-precision to double-precision (op == 0 && sz == 1)

```
VCVTB{<c>}{<q>}.F64.F16 <Dd>, <Sm>
```

#### Single-precision to half-precision (op == 1 && sz == 0)

```
VCVTB{<c>}{<q>}.F16.F32 <Sd>, <Sm>
```

#### Double-precision to half-precision (op == 1 && sz == 1)

```
VCVTB{<c>}{<q>}.F16.F64 <Sd>, <Dm>

uses_double = (sz == '1'); convert_from_half = (op == '0');
lowbit = (if T == '1' then 16 else 0);
if uses_double then
    if convert_from_half then
        d = UInt(D:Vd); m = UInt(Vm:M);
    else
        d = UInt(Vd:D); m = UInt(M:Vm);
else
    d = UInt(Vd:D); m = UInt(Vm:M);
```

## **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<Sd> Is the 32-bit name of the SIMD&FP destination register, encoded in the "Vd:D" field.
<Dm> Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.
<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.
<Sm> Is the 32-bit name of the SIMD&FP source register, encoded in the "Vm:M" field.
```

#### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations(); CheckVFPEnabled(TRUE);
bits(16) hp;
if convert_from_half then
    hp = S[m] < lowbit+15:lowbit>;
    if uses_double then
        D[d] = FPConvert(hp, FPSCR);
    else
        S[d] = FPConvert(hp, FPSCR);
else
    if uses_double then
        hp = FPConvert(D[m], FPSCR);
else
    if uses_double then
        hp = FPConvert(S[m], FPSCR);
    s[d] < lowbit+15:lowbit> = hp;
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5 ; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

VCVTB Page 736

## VCVTM (Advanced SIMD)

Vector Convert floating-point to integer with Round towards -Infinity converts each element in a vector from floating-point to integer using the Round towards -Infinity rounding mode, and places the results in a second vector.

The operand vector elements are floating-point numbers.

The result vector elements are 32-bit integers. Signed and unsigned integers are distinct.

Depending on settings in the *CPACR*, *NSACR*, *HCPTR*, and *FPEXC* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|-------|----|----|----|----|----|----|----|----|---|---|----|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 1  | D  | 1  | 1  | size  | 1  | 1  |    | V  | 'd |    | 0  | 0  | 1 | 1 | ор | Q | М | 0 |   | V | m |   |
|    |    |    |    |    |    |    |    |    |    |    |    |       |    |    |    |    |    |    |    |    | R | M |    |   |   |   |   |   |   |   |

## 64-bit SIMD vector (Q == 0)

```
VCVTM{<q>}.<dt>.<dt2> <Dd>, <Dm>
```

## 128-bit SIMD vector (Q == 1)

```
VCVTM{<q>}.<dt>.<dt2> <Qd>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;

if (size == '01' && !HaveFP16Ext()) || size IN {'00', '11'} then UNDEFINED;

rounding = FPDecodeRM(RM); unsigned = (op == '1');

case size of
    when '01' esize = 16; elements = 4;
    when '10' esize = 32; elements = 2;

d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3   | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|-----|---|---|---|----|----|----|----|----|----|---|---|----|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 1 | D | 1 | 1 | siz | e | 1 | 1 |    | ٧  | ′d |    | 0  | 0  | 1 | 1 | ор | Q | М | 0 |   | V | m |   |
|    |    |    |    |    |    |   |   |   |   |   |   |     |   |   |   |    |    |    |    |    |    | R | M |    |   |   |   |   |   |   |   |

#### 64-bit SIMD vector (Q == 0)

```
VCVTM{<q>}.<dt>.<dt2> <Dd>, <Dm>
```

#### 128-bit SIMD vector (Q == 1)

```
VCVTM{<q>}.<dt>.<dt>.<dt>.<q>>

if InITBlock() then UNPREDICTABLE;
if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;
if (size == '01' && !HaveFP16Ext()) || size IN {'00', '11'} then UNDEFINED;
rounding = FPDecodeRM(RM); unsigned = (op == '1');
case size of
   when '01' esize = 16; elements = 4;
   when '10' esize = 32; elements = 2;
d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

## **CONSTRAINED UNPREDICTABLE behavior**

If InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

## **Assembler Symbols**

<q> See Standard assembler syntax fields.

<dt> Is the data type for the elements of the destination, encoded in "op":

| op | <dt></dt> |
|----|-----------|
| 0  | S32       |
| 1  | U32       |

<dt2> Is the data type for the elements of the source vector, encoded in "size":

| size | <dt2></dt2> |
|------|-------------|
| 01   | F16         |
| 10   | F32         |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Qm> Is the 128-bit name of the SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

<Dm> Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.

## Operation

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# **VCVTM** (floating-point)

Convert floating-point to integer with Round towards -Infinity converts a value in a register from floating-point to a 32-bit integer using the Round towards -Infinity rounding mode, and places the result in a second register.

Depending on settings in the *CPACR*, *NSACR*, *HCPTR*, and *FPEXC* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (  $\underline{A1}$  ) and T32 (  $\underline{T1}$  ) .

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9       | 8   | 7  | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---------|-----|----|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1  | 0  | 1  | D  | 1  | 1  | 1  | 1  | 1  | 1  |    | V  | d  |    | 1  | 0  | <u></u> | 00  | ор | 1 | М | 0 |   | V | m |   |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    | R  | М  |    |    |    |    |    |    | Si      | ze. |    |   |   |   |   |   |   |   |

# Half-precision scalar (size == 01) (Armv8.2)

```
VCVTM{\langle q \rangle}.\langle dt \rangle.F16 \langle Sd \rangle, \langle Sm \rangle
```

## Single-precision scalar (size == 10)

```
VCVTM{\langle q \rangle}.\langle dt \rangle.F32 \langle Sd \rangle, \langle Sm \rangle
```

### **Double-precision scalar (size == 11)**

```
VCVTM{<q>}.<dt>.F64 <Sd>, <Dm>

if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;
rounding = FPDecodeRM(RM); unsigned = (op == '0');
d = UInt(Vd:D);
case size of
   when '01' esize = 16; m = UInt(Vm:M);
   when '10' esize = 32; m = UInt(Vm:M);
   when '11' esize = 64; m = UInt(M:Vm);
```

## T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 13 | 12 | 11 | 10 | 9 8   | 7  | 6 | 5 | 4 | 3 | 2 | 1 | 0_ |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|-------|----|----|----|-------|----|---|---|---|---|---|---|----|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 0 | 1 | D | 1 | 1 | 1 | 1 | 1 | 1 |    | Vd    |    | 1  | 0  | != 00 | ор | 1 | М | 0 |   | V | m |    |
|    |    |    |    |    |    |   |   |   |   |   |   |   |   | R | M |    |       |    |    |    | size  |    |   |   |   |   |   |   |    |

# Half-precision scalar (size == 01) (Armv8.2)

```
VCVTM{\langle q \rangle}.\langle dt \rangle.F16 \langle Sd \rangle, \langle Sm \rangle
```

#### Single-precision scalar (size == 10)

```
VCVTM{<q>}.<dt>.F32 <Sd>, <Sm>
```

#### **Double-precision scalar (size == 11)**

```
VCVTM{<q>}.<dt>.F64 <Sd>, <Dm>

if InitBlock() then UNPREDICTABLE;
if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;
rounding = FPDecodeRM(RM); unsigned = (op == '0');
d = UInt(Vd:D);
case size of
   when '01' esize = 16; m = UInt(Vm:M);
   when '10' esize = 32; m = UInt(Vm:M);
   when '11' esize = 64; m = UInt(M:Vm);
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

#### **Assembler Symbols**

<q> See Standard assembler syntax fields.

<dt> Is the data type for the elements of the destination, encoded in "op":

| op | <dt></dt> |
|----|-----------|
| 0  | U32       |
| 1  | S32       |
|    |           |

<Sd> Is the 32-bit name of the SIMD&FP destination register, encoded in the "Vd:D" field.

<Sm> Is the 32-bit name of the SIMD&FP source register, encoded in the "Vm:M" field.

<Dm> Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.

## Operation

```
EncodingSpecificOperations(); CheckVFPEnabled(TRUE);
case esize of
   when 16
        S[d] = FPToFixed(S[m]<15:0>, 0, unsigned, FPSCR, rounding);
   when 32
        S[d] = FPToFixed(S[m], 0, unsigned, FPSCR, rounding);
   when 64
        S[d] = FPToFixed(D[m], 0, unsigned, FPSCR, rounding);
```

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

## VCVTN (Advanced SIMD)

Vector Convert floating-point to integer with Round to Nearest converts each element in a vector from floating-point to integer using the Round to Nearest rounding mode, and places the results in a second vector.

The operand vector elements are floating-point numbers.

The result vector elements are 32-bit integers. Signed and unsigned integers are distinct.

Depending on settings in the *CPACR*, *NSACR*, *HCPTR*, and *FPEXC* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 18 | 17 | 16 | 15 | 14 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|-------|----|----|----|-------|----|----|----|---|---|----|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 1  | D  | 1  | 1  | size  | 1  | 1  |    | Vd    |    | 0  | 0  | 0 | 1 | ор | Q | М | 0 |   | V | m |   |
|    |    |    |    |    |    |    |    |    |    |    |    |       |    |    |    |       |    |    |    | R | M |    |   |   |   |   |   |   |   |

#### 64-bit SIMD vector (Q == 0)

```
VCVTN{<q>}.<dt>.<dt2> <Dd>, <Dm>
```

## 128-bit SIMD vector (Q == 1)

```
VCVTN{<q>}.<dt>.<dt2> <Qd>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;

if (size == '01' && !HaveFP16Ext()) || size IN {'00', '11'} then UNDEFINED;

rounding = FPDecodeRM(RM); unsigned = (op == '1');

case size of
    when '01' esize = 16; elements = 4;
    when '10' esize = 32; elements = 2;

d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3   | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|-----|---|---|---|----|----|----|----|----|----|---|---|----|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 1 | D | 1 | 1 | siz | e | 1 | 1 |    | V  | 'd |    | 0  | 0  | 0 | 1 | ор | Q | М | 0 |   | V | m |   |
|    |    |    |    |    |    |   |   |   |   |   |   |     |   |   |   |    |    |    |    |    |    | R | M |    |   |   |   |   |   |   |   |

#### 64-bit SIMD vector (Q == 0)

```
VCVTN{<q>}.<dt>.<dt2> <Dd>, <Dm>
```

#### 128-bit SIMD vector (Q == 1)

```
VCVTN{<q>}.<dt>.<dt>.<dt>.<q>}.<dt>.<dt>.<dt>.<qm>

if InITBlock() then UNPREDICTABLE;
if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;
if (size == '01' && !HaveFP16Ext()) || size IN {'00', '11'} then UNDEFINED;
rounding = FPDecodeRM(RM); unsigned = (op == '1');
case size of
   when '01' esize = 16; elements = 4;
   when '10' esize = 32; elements = 2;
d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

## **CONSTRAINED UNPREDICTABLE behavior**

If InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

## **Assembler Symbols**

<q> See Standard assembler syntax fields.

<dt> Is the data type for the elements of the destination, encoded in "op":

| op | <dt></dt> |
|----|-----------|
| 0  | S32       |
| 1  | U32       |

<dt2> Is the data type for the elements of the source vector, encoded in "size":

| size | <dt2></dt2> |
|------|-------------|
| 01   | F16         |
| 10   | F32         |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Qm> Is the 128-bit name of the SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

<Dm> Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.

## Operation

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# **VCVTN** (floating-point)

Convert floating-point to integer with Round to Nearest converts a value in a register from floating-point to a 32-bit integer using the Round to Nearest rounding mode, and places the result in a second register.

Depending on settings in the *CPACR*, *NSACR*, *HCPTR*, and *FPEXC* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1  | 0  | 1  | О  | 1  | 1  | 1  | 1  | 0  | 1  |    | ٧  | ′d |    | 1  | 0  | != | 00 | ор | 1 | М | 0 |   | ٧ | m |   |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    | R  | M  |    |    |    |    |    |    | si | ze |    |   |   |   |   |   |   |   |

# Half-precision scalar (size == 01) (Armv8.2)

```
VCVTN{<q>}.<dt>.F16 <Sd>, <Sm>
```

## Single-precision scalar (size == 10)

```
VCVTN{<q>}.<dt>.F32 <Sd>, <Sm>
```

### **Double-precision scalar (size == 11)**

```
VCVTN{<q>}.<dt>.F64 <Sd>, <Dm>

if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;
rounding = FPDecodeRM(RM); unsigned = (op == '0');
d = UInt(Vd:D);
case size of
   when '01' esize = 16; m = UInt(Vm:M);
   when '10' esize = 32; m = UInt(Vm:M);
   when '11' esize = 64; m = UInt(M:Vm);
```

## T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8   | 7  | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|----|-----|----|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 0 | 1 | D | 1 | 1 | 1 | 1 | 0 | 1 |    | V  | d  |    | 1  | 0  | != | 00  | ор | 1 | М | 0 |   | V | m |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   |   | R | M |    |    |    |    |    |    | Si | ze. |    |   |   |   |   |   |   |   |

# Half-precision scalar (size == 01) (Armv8.2)

```
VCVTN{<q>}.<dt>.F16 <Sd>, <Sm>
```

#### Single-precision scalar (size == 10)

```
VCVTN{<q>}.<dt>.F32 <Sd>, <Sm>
```

#### **Double-precision scalar (size == 11)**

```
VCVTN{<q>}.<dt>.F64 <Sd>, <Dm>

if InitBlock() then UNPREDICTABLE;
if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;
rounding = FPDecodeRM(RM); unsigned = (op == '0');
d = UInt(Vd:D);
case size of
   when '01' esize = 16; m = UInt(Vm:M);
   when '10' esize = 32; m = UInt(Vm:M);
   when '11' esize = 64; m = UInt(M:Vm);
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

#### **Assembler Symbols**

<q> See Standard assembler syntax fields.

<dt> Is the data type for the elements of the destination, encoded in "op":

| op | <dt></dt> |
|----|-----------|
| 0  | U32       |
| 1  | S32       |
|    |           |

<Sd> Is the 32-bit name of the SIMD&FP destination register, encoded in the "Vd:D" field.

<Sm> Is the 32-bit name of the SIMD&FP source register, encoded in the "Vm:M" field.

<Dm> Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.

## Operation

```
EncodingSpecificOperations(); CheckVFPEnabled(TRUE);
case esize of
   when 16
        S[d] = FPToFixed(S[m]<15:0>, 0, unsigned, FPSCR, rounding);
   when 32
        S[d] = FPToFixed(S[m], 0, unsigned, FPSCR, rounding);
   when 64
        S[d] = FPToFixed(D[m], 0, unsigned, FPSCR, rounding);
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

## VCVTP (Advanced SIMD)

Vector Convert floating-point to integer with Round towards +Infinity converts each element in a vector from floating-point to integer using the Round towards +Infinity rounding mode, and places the results in a second vector.

The operand vector elements are floating-point numbers.

The result vector elements are 32-bit integers. Signed and unsigned integers are distinct.

Depending on settings in the *CPACR*, *NSACR*, *HCPTR*, and *FPEXC* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19  | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|---|---|----|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 1  | D  | 1  | 1  | siz | e  | 1  | 1  |    | V  | d  |    | 0  | 0  | 1 | 0 | ор | Q | М | 0 |   | V | m |   |
|    |    |    |    |    |    |    |    |    |    |    |    |     |    |    |    |    |    |    |    |    |    | R | M |    |   |   |   |   |   |   |   |

## 64-bit SIMD vector (Q == 0)

```
VCVTP{<q>}.<dt>.<dt2> <Dd>, <Dm>
```

## 128-bit SIMD vector (Q == 1)

```
VCVTP{<q>}.<dt>.<dt2> <Qd>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;
if (size == '01' && !HaveFP16Ext()) || size IN {'00', '11'} then UNDEFINED;
rounding = FPDecodeRM(RM); unsigned = (op == '1');
case size of
    when '01' esize = 16; elements = 4;
    when '10' esize = 32; elements = 2;
d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3   | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|-----|---|---|---|----|----|----|----|----|----|---|---|----|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 1 | D | 1 | 1 | siz | e | 1 | 1 |    | ٧  | ′d |    | 0  | 0  | 1 | 0 | ор | Ø | М | 0 |   | V | m |   |
|    |    |    |    |    |    |   |   |   |   |   |   |     |   |   |   |    |    |    |    |    |    | R | М |    |   |   |   |   |   |   |   |

#### 64-bit SIMD vector (Q == 0)

```
VCVTP{<q>}.<dt>.<dt2> <Dd>, <Dm>
```

#### 128-bit SIMD vector (Q == 1)

```
VCVTP{<q>}.<dt>.<dt>< Qd>, <Qm>

if InITBlock() then UNPREDICTABLE;
if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;
if (size == '01' && !HaveFP16Ext()) || size IN {'00', '11'} then UNDEFINED;
rounding = FPDecodeRM(RM); unsigned = (op == '1');
case size of
    when '01' esize = 16; elements = 4;
    when '10' esize = 32; elements = 2;
d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

## **CONSTRAINED UNPREDICTABLE behavior**

If InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

## **Assembler Symbols**

<q> See Standard assembler syntax fields.

<dt> Is the data type for the elements of the destination, encoded in "op":

| op | <dt></dt> |
|----|-----------|
| 0  | S32       |
| 1  | U32       |

<dt2> Is the data type for the elements of the source vector, encoded in "size":

| size | <dt2></dt2> |
|------|-------------|
| 01   | F16         |
| 10   | F32         |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Qm> Is the 128-bit name of the SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

<Dm> Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.

## Operation

Internal version only: isa v00 96, pseudocode r8p5 00bet2 rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# **VCVTP** (floating-point)

Convert floating-point to integer with Round towards +Infinity converts a value in a register from floating-point to a 32-bit integer using the Round towards +Infinity rounding mode, and places the result in a second register.

Depending on settings in the *CPACR*, *NSACR*, *HCPTR*, and *FPEXC* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (  $\underline{A1}$  ) and T32 (  $\underline{T1}$  ) .

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8   | 7  | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1  | 0  | 1  | D  | 1  | 1  | 1  | 1  | 1  | 0  |    | V  | ď  |    | 1  | 0  | != | 00  | ор | 1 | М | 0 |   | V | m |   |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    | R  | М  |    |    |    |    |    |    | si | ze. |    |   |   |   |   |   |   |   |

# Half-precision scalar (size == 01) (Armv8.2)

```
VCVTP{<q>}.<dt>.F16 <Sd>, <Sm>
```

#### Single-precision scalar (size == 10)

```
VCVTP{<q>}.<dt>.F32 <Sd>, <Sm>
```

#### Double-precision scalar (size == 11)

```
VCVTP{<q>}.<dt>.F64 <Sd>, <Dm>

if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;
rounding = FPDecodeRM(RM); unsigned = (op == '0');
d = UInt(Vd:D);
case size of
   when '01' esize = 16; m = UInt(Vm:M);
   when '10' esize = 32; m = UInt(Vm:M);
   when '11' esize = 64; m = UInt(M:Vm);
```

## T1



# Half-precision scalar (size == 01) (Armv8.2)

```
VCVTP{<q>}.<dt>.F16 <Sd>, <Sm>
```

#### Single-precision scalar (size == 10)

```
VCVTP{<q>}.<dt>.F32 <Sd>, <Sm>
```

#### **Double-precision scalar (size == 11)**

```
VCVTP{<q>}.<dt>.F64 <Sd>, <Dm>

if InITBlock() then UNPREDICTABLE;
if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;
rounding = FPDecodeRM(RM); unsigned = (op == '0');
d = UInt(Vd:D);
case size of
   when '01' esize = 16; m = UInt(Vm:M);
   when '10' esize = 32; m = UInt(Vm:M);
   when '11' esize = 64; m = UInt(M:Vm);
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

#### **Assembler Symbols**

<q> See Standard assembler syntax fields.

<dt> Is the data type for the elements of the destination, encoded in "op":

| op | <dt></dt> |
|----|-----------|
| 0  | U32       |
| 1  | S32       |
|    |           |

<Sd> Is the 32-bit name of the SIMD&FP destination register, encoded in the "Vd:D" field.

<Sm> Is the 32-bit name of the SIMD&FP source register, encoded in the "Vm:M" field.

<Dm> Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.

# Operation

```
EncodingSpecificOperations(); CheckVFPEnabled(TRUE);
case esize of
   when 16
        S[d] = FPToFixed(S[m]<15:0>, 0, unsigned, FPSCR, rounding);
   when 32
        S[d] = FPToFixed(S[m], 0, unsigned, FPSCR, rounding);
   when 64
        S[d] = FPToFixed(D[m], 0, unsigned, FPSCR, rounding);
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

# **VCVTR**

Convert floating-point to integer converts a value in a register from floating-point to a 32-bit integer, using the rounding mode specified by the *FPSCR* and places the result in a second register.

VCVT (between floating-point and fixed-point, floating-point) describes conversions between floating-point and 16-bit integers.

Depending on settings in the *CPACR*, *NSACR*, *HCPTR*, and *FPEXC* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17  | 16 | 15 | 14 13 | 12 | 11 | 10 | 9   | 8 | 7  | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|-------|----|----|----|-----|---|----|---|---|---|---|---|---|---|
|    | != 1 | 111 |    | 1  | 1  | 1  | 0  | 1  | D  | 1  | 1  | 1  | 1  | 0   | Х  |    | Vd    |    | 1  | 0  | siz | е | 0  | 1 | М | 0 |   | V | m |   |
|    | СО   | nd  |    |    |    |    |    |    |    |    |    |    | (  | pc2 | 2  |    |       |    |    |    |     |   | ор |   |   |   |   |   |   |   |

```
VCVTR{<c>}{<q>}.S32.F16 <Sd>, <Sm>
Single-precision scalar (opc2 == 100 && size == 10)
 VCVTR{<c>}{<q>}.U32.F32 <Sd>, <Sm>
Single-precision scalar (opc2 == 101 && size == 10)
 VCVTR{<c>}{<q>}.S32.F32 <Sd>, <Sm>
Double-precision scalar (opc2 == 100 && size == 11)
 VCVTR{<c>}{<q>}.U32.F64 <Sd>, <Dm>
Double-precision scalar (opc2 == 101 && size == 11)
 VCVTR{<c>}{<q>}.S32.F64 <Sd>, <Dm>
 if opc2 != '000' && opc2 != '10x' then SEE "Related encodings";
 if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;
 if size == '01' && cond != '1110' then UNPREDICTABLE;
 to integer = (opc2<2> == '1');
 if to integer then
     unsigned = (opc2<0> == '0');
     rounding = if op == '1' then FPRounding ZERO else FPRoundingMode(FPSCR);
     d = UInt(Vd:D);
     case size of
          when '01' esize = 16; m = UInt(Vm:M);
          when '10' esize = 32; m = UInt(Vm:M);
          when '11' esize = 64; m = UInt(M:Vm);
 else
     unsigned = (op == '0');
     rounding = FPRoundingMode(FPSCR);
     m = UInt(Vm:M);
      case size of
          when '01' esize = 16; d = UInt(Vd:D);
          when '10' esize = 32; d = \overline{UInt}(Vd:D);
```

## CONSTRAINED UNPREDICTABLE behavior

Half-precision scalar (opc2 == 100 && size == 01)

VCVTR{<c>}{<q>}.U32.F16 <Sd>, <Sm>

Half-precision scalar (opc2 == 101 && size == 01)

(Armv8.2)

(Armv8.2)

If size == '01' && cond != '1110', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.

when '11' esize = 64; d =  $\overline{\text{UInt}}$  (D:Vd);

• The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

T1



```
VCVTR{<c>}{<q>}.U32.F16 <Sd>, <Sm>
Half-precision scalar (opc2 == 101 && size == 01)
(Armv8.2)
 VCVTR{<c>}{<q>}.S32.F16 <Sd>, <Sm>
Single-precision scalar (opc2 == 100 && size == 10)
 VCVTR{<c>}{<q>}.U32.F32 <Sd>, <Sm>
Single-precision scalar (opc2 == 101 && size == 10)
 VCVTR{<c>}{<q>}.S32.F32 <Sd>, <Sm>
Double-precision scalar (opc2 == 100 && size == 11)
 VCVTR{<c>}{<q>}.U32.F64 <Sd>, <Dm>
Double-precision scalar (opc2 == 101 && size == 11)
 VCVTR{<c>}{<q>}.S32.F64 <Sd>, <Dm>
 if opc2 != '000' && opc2 != '10x' then SEE "Related encodings";
 if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;
 if size == '01' && InITBlock() then UNPREDICTABLE;
 to integer = (opc2<2> == '1');
 if to integer then
     unsigned = (opc2<0> == '0');
     rounding = if op == '1' then FPRounding ZERO else FPRoundingMode(FPSCR);
     d = UInt(Vd:D);
     case size of
          when '01' esize = 16; m = UInt(Vm:M);
          when '10' esize = 32; m = UInt(Vm:M);
          when '11' esize = 64; m = UInt(M:Vm);
 else
     unsigned = (op == '0');
     rounding = FPRoundingMode(FPSCR);
     m = UInt(Vm:M);
```

# **CONSTRAINED UNPREDICTABLE behavior**

Half-precision scalar (opc2 == 100 && size == 01)

(Armv8.2)

If size == '01' && InITBlock(), then one of the following behaviors must occur:

• The instruction is UNDEFINED.

case size of

• The instruction executes as if it passes the Condition code check.

when '01' esize = 16; d = <u>UInt</u>(Vd:D);
when '10' esize = 32; d = <u>UInt</u>(Vd:D);
when '11' esize = 64; d = <u>UInt</u>(D:Vd);

• The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

Related encodings: See Floating-point data-processing for the T32 instruction set, or Floating-point data-processing for the A32 instruction set.

## **Assembler Symbols**

- <c> See Standard assembler syntax fields.
- <q> See Standard assembler syntax fields.
- <Sd> Is the 32-bit name of the SIMD&FP destination register, encoded in the "Vd:D" field.

<Sm> Is the 32-bit name of the SIMD&FP source register, encoded in the "Vm:M" field.

Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.

## Operation

<Dm>

```
if ConditionPassed() then
    if to_integer then
        case esize of
             when 16
                 S[d] = FPToFixed(S[m]<15:0>, 0, unsigned, FPSCR, rounding);
                 S[d] = FPToFixed(S[m], 0, unsigned, FPSCR, rounding);
             when 64
                 \underline{S}[d] = \underline{FPToFixed}(\underline{D}[m], 0, unsigned, FPSCR, rounding);
    else
        case esize of
             when 16
                 bits(16) fp16 = FixedToFP(S[m], 0, unsigned, FPSCR, rounding);
                 S[d] = Zeros(16):fp16;
             when 32
                 \underline{S}[d] = \underline{FixedToFP}(\underline{S}[m], 0, unsigned, FPSCR, rounding);
             when 64
                 \underline{D}[d] = \underline{FixedToFP}(\underline{S}[m], 0, unsigned, FPSCR, rounding);
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

## **VCVTT**

Convert to or from a half-precision value in the top half of a single-precision register does one of the following:

- Converts the half-precision value in the top half of a single-precision register to single-precision and writes the result to a single-precision register.
- Converts the half-precision value in the top half of a single-precision register to double-precision and writes the result to a double-precision register.
- Converts the single-precision value in a single-precision register to half-precision and writes the result into the top half of a single-precision register, preserving the other half of the destination register.
- Converts the double-precision value in a double-precision register to half-precision and writes the result into the top half of a single-precision register, preserving the other half of the destination register.

Depending on settings in the *CPACR*, *NSACR*, *HCPTR*, and *FPEXC* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|----|---|---|---|---|---|---|---|---|
|    | != 1 | 111 |    | 1  | 1  | 1  | 0  | 1  | D  | 1  | 1  | 0  | 0  | 1  | ор |    | V  | ď  |    | 1  | 0  | 1 | sz | 1 | 1 | М | 0 |   | V | n |   |
|    | СО   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |    | Т |   |   |   |   |   |   |   |

#### Half-precision to single-precision (op == 0 && sz == 0)

```
VCVTT{<c>}{<q>}.F32.F16 <Sd>, <Sm>
```

#### Half-precision to double-precision (op == 0 && sz == 1)

```
VCVTT{<c>}{<q>}.F64.F16 <Dd>, <Sm>
```

#### Single-precision to half-precision (op == 1 && sz == 0)

```
VCVTT{<c>}{<q>}.F16.F32 <Sd>, <Sm>
```

#### Double-precision to half-precision (op == 1 && sz == 1)

```
VCVTT{<c>}{<q>}.F16.F64 <Sd>, <Dm>

uses_double = (sz == '1'); convert_from_half = (op == '0');
lowbit = (if T == '1' then 16 else 0);
if uses_double then
    if convert_from_half then
        d = UInt(D:Vd); m = UInt(Vm:M);
    else
        d = UInt(Vd:D); m = UInt(M:Vm);
else
    d = UInt(Vd:D); m = UInt(Vm:M);
```

#### **T1**

| _15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0  | 15 | 14 13 | 12 | 11 | 10 | 9 | 8  | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|-----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|----|----|-------|----|----|----|---|----|---|---|---|---|---|----|---|---|
| 1   | 1  | 1  | 0  | 1  | 1  | 1 | 0 | 1 | D | 1 | 1 | 0 | 0 | 1 | ор |    | Vd    |    | 1  | 0  | 1 | SZ | 1 | 1 | М | 0 |   | ۷n | า |   |

VCVTT Page 753

#### Half-precision to single-precision (op == 0 && sz == 0)

```
VCVTT{<c>}{<q>}.F32.F16 <Sd>, <Sm>
```

## Half-precision to double-precision (op == 0 && sz == 1)

```
VCVTT{<c>}{<q>}.F64.F16 < Dd>, <Sm>
```

#### Single-precision to half-precision (op == 1 && sz == 0)

```
VCVTT{<c>}{<q>}.F16.F32 <Sd>, <Sm>
```

#### Double-precision to half-precision (op == 1 && sz == 1)

```
VCVTT{<c>}{<q>}.F16.F64 <Sd>, <Dm>

uses_double = (sz == '1'); convert_from_half = (op == '0');
lowbit = (if T == '1' then 16 else 0);
if uses_double then
    if convert_from_half then
        d = UInt(D:Vd); m = UInt(Vm:M);
    else
        d = UInt(Vd:D); m = UInt(M:Vm);
else
    d = UInt(Vd:D); m = UInt(Vm:M);
```

## **Assembler Symbols**

```
See Standard assembler syntax fields.
See Standard assembler syntax fields.
Sd> Is the 32-bit name of the SIMD&FP destination register, encoded in the "Vd:D" field.
Sd> Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.
Sd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.
Sm> Is the 32-bit name of the SIMD&FP source register, encoded in the "Vm:M" field.
```

#### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations(); CheckVFPEnabled(TRUE);
bits(16) hp;
if convert_from_half then
    hp = S[m] < lowbit+15:lowbit>;
    if uses_double then
        D[d] = FPConvert(hp, FPSCR);
    else
        S[d] = FPConvert(hp, FPSCR);
else
    if uses_double then
        hp = FPConvert(D[m], FPSCR);
else
    hp = FPConvert(S[m], FPSCR);
S[d] < lowbit+15:lowbit> = hp;
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

VCVTT Page 754

#### **VDIV**

Divide divides one floating-point value by another floating-point value and writes the result to a third floating-point register.

Depending on settings in the *CPACR*, *NSACR*, *HCPTR*, and *FPEXC* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

## **A1**

| 31 30 29 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|---|---|---|---|---|---|---|---|
| != 1111     | 1  | 1  | 1  | 0  | 1  | D  | 0  | 0  |    | V  | 'n |    |    | ٧  | 'd |    | 1  | 0  | Siz | ze | Ν | 0 | М | 0 |   | V | m |   |
|             |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |    |   |   |   |   |   |   |   |   |

cond

# Half-precision scalar (size == 01) (Armv8.2)

```
VDIV{<c>}{<q>}.F16 {<Sd>,} <Sn>, <Sm>
```

#### Single-precision scalar (size == 10)

```
VDIV{<c>}{<q>}.F32 {<Sd>,} <Sn>, <Sm>
```

## Double-precision scalar (size == 11)

```
VDIV{<c>}{<q>}.F64 {<Dd>,} <Dn>, <Dm>

if FPSCR.Len != '000' || FPSCR.Stride != '00' then UNDEFINED;

if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;

if size == '01' && cond != '1110' then UNPREDICTABLE;

case size of

when '01' esize = 16; d = UInt(Vd:D); n = UInt(Vn:N); m = UInt(Vm:M);

when '10' esize = 32; d = UInt(Vd:D); n = UInt(Vn:N); m = UInt(Vm:M);

when '11' esize = 64; d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If size == '01' && cond != '1110', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8  | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|-----|----|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 0  | 1  | 1  | 1 | 0 | 1 | D | 0 | 0 |   | V | 'n |   |    | V  | 'd |    | 1  | 0  | Siz | ze | Ν | 0 | М | 0 |   | Vı | m |   |

VDIV Page 755

# Half-precision scalar (size == 01) (Armv8.2)

```
VDIV{<c>}{<q>}.F16 {<Sd>,} <Sn>, <Sm>
```

## Single-precision scalar (size == 10)

```
VDIV{<c>}{<q>}.F32 {<Sd>,} <Sn>, <Sm>
```

#### Double-precision scalar (size == 11)

```
VDIV{<c>}{<q>}.F64 {<Dd>,} <Dn>, <Dm>

if size == '01' && InITBlock() then UNPREDICTABLE;
if FPSCR.Len != '000' || FPSCR.Stride != '00' then UNDEFINED;
if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;
case size of
   when '01' esize = 16; d = UInt(Vd:D); n = UInt(Vn:N); m = UInt(Vm:M);
   when '10' esize = 32; d = UInt(Vd:D); n = UInt(Vn:N); m = UInt(Vm:M);
   when '11' esize = 64; d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);
```

# **CONSTRAINED UNPREDICTABLE behavior**

If size == '01' && InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

# **Assembler Symbols**

| <c></c>   | See Standard assembler syntax fields.                                                  |
|-----------|----------------------------------------------------------------------------------------|
| <q></q>   | See Standard assembler syntax fields.                                                  |
| <sd></sd> | Is the 32-bit name of the SIMD&FP destination register, encoded in the "Vd:D" field.   |
| <sn></sn> | Is the 32-bit name of the first SIMD&FP source register, encoded in the "Vn:N" field.  |
| <sm></sm> | Is the 32-bit name of the second SIMD&FP source register, encoded in the "Vm:M" field. |
| <dd></dd> | Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.   |
| <dn></dn> | Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.  |
| <dm></dm> | Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field. |

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();    CheckVFPEnabled(TRUE);
    case esize of
    when 16
        S[d] = Zeros(16) : FPDiv(S[n]<15:0>, S[m]<15:0>, FPSCR);
    when 32
        S[d] = FPDiv(S[n], S[m], FPSCR);
    when 64
        D[d] = FPDiv(D[n], D[m], FPSCR);
```

 $In ternal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ time stamp:\ 2019-03-28T07:59$ 

 $Copyright \ @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

VDIV Page 756

# **VDUP** (general-purpose register)

Duplicate general-purpose register to vector duplicates an element from a general-purpose register into every element of the destination vector. The destination vector elements can be 8-bit, 16-bit, or 32-bit fields. The source element is the least significant 8, 16, or 32 bits of the general-purpose

register. There is no distinction between data types.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3   | 2   | 1   | 0_  |
|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|-----|-----|-----|-----|
|    | != 1 | 1111 |    | 1  | 1  | 1  | 0  | 1  | В  | Ø  | 0  |    | ٧  | 'd |    |    | F  | ₹t |    | 1  | 0  | 1 | 1 | D | 0 | Е | 1 | (0) | (0) | (0) | (0) |
|    | CO   | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |     |     |     |     |

## Α1

```
VDUP{<c>}{<q>}.<size> <Qd>, <Rt> // (Encoded as Q = 1)
VDUP{<c>}{<q>}.<size> <Dd>, <Rt> // (Encoded as Q = 0)

if Q == '1' && Vd<0> == '1' then UNDEFINED;
d = UInt(D:Vd); t = UInt(Rt); regs = if Q == '0' then 1 else 2;
case B:E of
   when '00' esize = 32; elements = 2;
   when '01' esize = 16; elements = 4;
   when '10' esize = 8; elements = 8;
   when '11' UNDEFINED;
if t == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3   | 2   | 1   | 0   |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|-----|-----|-----|-----|
| 1  | 1  | 1  | 0  | 1  | 1  | 1 | 0 | 1 | В | Q | 0 |   | ٧ | /d |   |    | F  | ₹t |    | 1  | 0  | 1 | 1 | D | 0 | Е | 1 | (0) | (0) | (0) | (0) |

**T1** 

```
VDUP{<c>}{<q>}.<size> <Qd>, <Rt> // (Encoded as Q = 1)
VDUP{<c>}{<q>}.<size> <Dd>, <Rt> // (Encoded as Q = 0)

if Q == '1' && Vd<0> == '1' then UNDEFINED;
d = UInt(D:Vd); t = UInt(Rt); regs = if Q == '0' then 1 else 2;
case B:E of
   when '00' esize = 32; elements = 2;
   when '01' esize = 16; elements = 4;
   when '10' esize = 8; elements = 8;
   when '11' UNDEFINED;
if t == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

## **Assembler Symbols**

- <c> See Standard assembler syntax fields. Arm strongly recommends that any VDUP instruction is unconditional, see Conditional execution.
- <q> See Standard assembler syntax fields.
- <size> The data size for the elements of the destination vector. It must be one of:

```
Encoded as [b, e] = 0b10.

16
Encoded as [b, e] = 0b01.

32
Encoded as [b, e] = 0b00.

<Qd>
The destination vector for a quadword operation.

<Dd>
The destination vector for a doubleword operation.

The Arm source register.
```

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - $\circ$   $\;$  The values of the data supplied in any of its registers.
  - $\circ~$  The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# **VDUP** (scalar)

Duplicate vector element to vector duplicates a single element of a vector into every element of the destination vector.

The scalar, and the destination vector elements, can be any one of 8-bit, 16-bit, or 32-bit fields. There is no distinction between data types.

For more information about scalars see Advanced SIMD scalars.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| ; | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| Г | 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 1  | D  | 1  | 1  |    | im | m4 |    |    | V  | ′d |    | 1  | 1  | 0 | 0 | 0 | Q | М | 0 |   | V | m |   |

#### (Q == 0)

```
VDUP\{\langle c \rangle\} \{\langle q \rangle\}.\langle size \rangle \langle Dd \rangle, \langle Dm[x] \rangle
```

#### (Q == 1)

```
VDUP{<c>}{<q>}.<size> <Qd>, <Dm[x]>
```

```
if imm4 == 'x000' then UNDEFINED;
if Q == '1' && Vd<0> == '1' then UNDEFINED;
case imm4 of
   when 'xxx1' esize = 8; elements = 8; index = UInt(imm4<3:1>);
   when 'xxx10' esize = 16; elements = 4; index = UInt(imm4<3:2>);
   when 'x100' esize = 32; elements = 2; index = UInt(imm4<3>);
d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

# T1

|   | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| ſ | 1  | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 1 | D | 1 | 1 |   | im | m4 |   |    | V  | ′d |    | 1  | 1  | 0 | 0 | 0 | Q | М | 0 |   | Vı | n |   |

# (Q == 0)

```
VDUP\{\langle c \rangle\} \{\langle q \rangle\}.\langle size \rangle \langle Dd \rangle, \langle Dm[x] \rangle
```

# (Q == 1)

```
\label{eq:vdup} $$VDUP{<c>}{<q>}.<size> <Qd>, <Dm[x]>
```

```
if imm4 == 'x000' then UNDEFINED;
if Q == '1' && Vd<0> == '1' then UNDEFINED;
case imm4 of
   when 'xxx1' esize = 8; elements = 8; index = UInt(imm4<3:1>);
   when 'xxx1' esize = 16; elements = 4; index = UInt(imm4<3:2>);
   when 'xx10' esize = 32; elements = 2; index = UInt(imm4<3>);
d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

# **Assembler Symbols**

<c> For encoding A1: see Standard assembler syntax fields. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<size> The data size. It must be one of:

VDUP (scalar) Page 759

```
Encoded as imm4<0> = '1'. imm4<3:1> encodes the index[x] of the scalar.

16
Encoded as imm4<1:0> = '10'. imm4<3:2> encodes the index [x] of the scalar.

32
Encoded as imm4<2:0> = '100'. imm4<3> encodes the index [x] of the scalar.

4Qd>
Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>*2.

4Dd>
Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

4Dm[x]>
The scalar. For details of how [x] is encoded, see the description of <size>.
```

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

VDUP (scalar) Page 760

#### **VEOR**

Vector Bitwise Exclusive OR performs a bitwise Exclusive OR operation between two registers, and places the result in the destination register. The operand and result registers can be quadword or doubleword. They must all be the same size.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

## **A1**

|   | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| ſ | 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 0  | D  | 0  | 0  |    | ٧  | 'n |    |    | V  | ′d |    | 0  | 0  | 0 | 1 | Ν | Q | М | 1 |   | V | m |   |

## 64-bit SIMD vector (Q == 0)

```
VEOR{<c>}{<q>}{.<dt>} {<Dd>,} <Dn>, <Dm>
```

#### 128-bit SIMD vector (Q == 1)

```
VEOR{<c>}{<q>}{.<dt>} {<Qd>,} <Qn>, <Qm>
if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;
d = <u>UInt(D:Vd);</u> n = <u>UInt(N:Vn);</u> m = <u>UInt(M:Vm);</u> regs = if Q == '0' then 1 else 2;
```

## **T1**

| _15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0_ |
|-----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|----|
| 1   | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 0 | D | 0 | 0 |   | ٧ | 'n |   |    | ٧  | ⁄d |    | 0  | 0  | 0 | 1 | N | Q | М | 1 |   | ۱V | n |    |

## 64-bit SIMD vector (Q == 0)

```
VEOR{<c>}{<q>}{.<dt>} {<Dd>,} <Dn>, <Dm>
```

## 128-bit SIMD vector (Q == 1)

```
VEOR{<c>}{<q>}{.<dt>} {<Qd>,} <Qn>, <Qm>
if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

# **Assembler Symbols**

```
<c>
                   For encoding A1: see Standard assembler syntax fields. This encoding must be unconditional.
                   For encoding T1: see Standard assembler syntax fields.
                   See Standard assembler syntax fields.
q>
< dt >
                   An optional data type. It is ignored by assemblers, and does not affect the encoding.
<Od>
                   Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>*2.
                   Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <Qn>*2.
<On>
<Om>
                   Is the 128-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field as <Qm>*2.
                   Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.
<Dd>
<Dn>
                   Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.
<Dm>
                   Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.
```

VEOR Page 761

```
if ConditionPassed() then
    EncodingSpecificOperations();    CheckAdvSIMDEnabled();
    for r = 0 to regs-1
        D[d+r] = D[n+r] EOR D[m+r];
```

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - $\circ$   $\;$  The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

VEOR Page 762

# **VEXT** (byte elements)

Vector Extract extracts elements from the bottom end of the second operand vector and the top end of the first, concatenates them and places the result in the destination vector.

The elements of the vectors are treated as being 8-bit fields. There is no distinction between data types.

The following figure shows an example of the operation of VEXT doubleword operation for imm = 3.



Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

This instruction is used by the pseudo-instruction <u>VEXT (multibyte elements)</u>.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10  | 9  | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 1  | D  | 1  | 1  |    | ٧  | 'n |    |    | V  | ′d |    |    | imi | m4 |   | N | Q | М | 0 |   | V | m |   |

## 64-bit SIMD vector (Q == 0)

```
VEXT{<c>}{<q>}.8 {<Dd>,} <Dn>, <Dm>, #<imm>
```

## 128-bit SIMD vector (Q == 1)

```
VEXT{<c>}{<q>}.8 {<Qd>,} <Qn>, <Qm>, #<imm>

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;
if Q == '0' && imm4<3> == '1' then UNDEFINED;
quadword_operation = (Q == '1'); position = 8 * UInt(imm4);
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);
```

#### **T1**

| _1 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6  | 5 | 4 | 3 | 2             | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10  | 9  | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0      |  |
|----|----|----|----|----|----|----|---|---|---|----|---|---|---|---------------|----|---|----|----|----|----|----|-----|----|---|---|---|---|---|---|----|---|--------|--|
| Г  | 1  | 1  | 1  | 0  | 1  | 1  | 1 | 1 | 1 | TD | 1 | 1 |   | $\overline{}$ | /n |   |    | V  | /d |    |    | imr | m4 |   | Ν | S | М | 0 |   | Vı | n | $\Box$ |  |

#### 64-bit SIMD vector (Q == 0)

```
VEXT{<c>}{<q>}.8 {<Dd>,} <Dn>, <Dm>, #<imm>
```

## 128-bit SIMD vector (Q == 1)

```
VEXT{<c>}{<q>}.8 {<Qd>,} <Qn>, <Qm>, #<imm>

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;

if Q == '0' && imm4<3> == '1' then UNDEFINED;

quadword_operation = (Q == '1'); position = 8 * UInt(imm4);

d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);
```

# **Assembler Symbols**

| <c></c>     | For encoding A1: see Standard assembler syntax fields. This encoding must be unconditional.                                                                                                                              |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             | For encoding T1: see Standard assembler syntax fields.                                                                                                                                                                   |
| <q></q>     | See Standard assembler syntax fields.                                                                                                                                                                                    |
| <qd></qd>   | Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <qd>*2.</qd>                                                                                                                     |
| <qn></qn>   | Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <qn>*2.</qn>                                                                                                                    |
| <qm></qm>   | Is the 128-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field as <qm>*2.</qm>                                                                                                                   |
| <dd></dd>   | Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.                                                                                                                                     |
| <dn></dn>   | Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.                                                                                                                                    |
| <dm></dm>   | Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.                                                                                                                                   |
| <imm></imm> | For the 64-bit SIMD vector variant: is the location of the extracted result in the concatenation of the operands, as a number of bytes from the least significant end, in the range 0 to 7, encoded in the "imm4" field. |
|             | For the 128-bit SIMD vector variant; is the location of the extracted result in the concatenation of the operands, as a number of                                                                                        |

bytes from the least significant end, in the range 0 to 15, encoded in the "imm4" field.

# Operation

```
if ConditionPassed() then
    if quadword_operation then
         \underline{Q}[d>>1] = (\underline{Q}[m>>1]:\underline{Q}[n>>1]) < position+127:position>;
    else
         \underline{D}[d] = (\underline{D}[m]:\underline{D}[n]) < position + 63: position >;
```

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
    The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

## **VFMA**

Vector Fused Multiply Accumulate multiplies corresponding elements of two vectors, and accumulates the results into the elements of the destination vector. The instruction does not round the result of the multiply before the accumulation.

Depending on settings in the *CPACR*, *NSACR*, *HCPTR*, and *FPEXC* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$  and  $\underline{A2}$ ) and T32 ( $\underline{T1}$  and  $\underline{T2}$ ).

## **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | D  | 0  | sz |    | V  | 'n |    |    | ٧  | ′d |    | 1  | 1  | 0 | 0 | N | Ø | М | 1 |   | ٧ | m |   |
|    |    |    |    |    |    |    |    |    |    | οn |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

# 64-bit SIMD vector (Q == 0)

```
VFMA{<c>}{<q>}.<dt> <Dd>, <Dn>, <Dm>
```

### 128-bit SIMD vector (Q == 1)

```
VFMA{<c>}{<q>}. <dt> <Qd>, <Qn>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;

if sz == '1' && !HaveFP16Ext() then UNDEFINED;

advsimd = TRUE; op1_neg = (op == '1');

case sz of
    when '0' esize = 32; elements = 2;
    when '1' esize = 16; elements = 4;

d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);

regs = if Q == '0' then 1 else 2;
```

## **A2**

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8  | 7 | 6  | 5 | 4 | 3 | 2 | 1 | 0_ |
|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|---|----|---|---|---|---|---|----|
|    | != 1 | 1111 |    | 1  | 1  | 1  | 0  | 1  | D  | 1  | 0  |    | ٧  | 'n |    |    | V  | 'd |    | 1  | 0  | Siz | ze | Z | 0  | М | 0 |   | V | m |    |
|    | СО   | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |    |   | ор |   |   |   |   |   |    |

# Half-precision scalar (size == 01) (Armv8.2)

```
VFMA\{<c>\}\{<q>\}.F16 <Sd>, <Sn>, <Sm>
```

# Single-precision scalar (size == 10)

```
VFMA\{<c>\}\{<q>\}.F32 <Sd>, <Sn>, <Sm>
```

 $VFMA{\langle c \rangle} {\langle q \rangle}.F64 \langle Dd \rangle, \langle Dn \rangle, \langle Dm \rangle$ 

# Double-precision scalar (size == 11)

```
if FPSCR.Len != '000' || FPSCR.Stride != '00' then UNDEFINED;
if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;
if size == '01' && cond != '1110' then UNPREDICTABLE;
advsimd = FALSE; op1_neg = (op == '1');
case size of
   when '01' esize = 16; d = UInt(Vd:D); n = UInt(Vn:N); m = UInt(Vm:M);
   when '10' esize = 32; d = UInt(Vd:D); n = UInt(Vn:N); m = UInt(Vm:M);
   when '11' esize = 64; d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);
```

## **CONSTRAINED UNPREDICTABLE behavior**

If size == '01' && cond != '1110', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

**T1** 

| _1: | 5 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5  | 4  | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-----|---|----|----|----|----|----|---|---|---|---|----|----|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1   |   | 1  | 1  | 0  | 1  | 1  | 1 | 1 | 0 | D | 0  | SZ |   | ٧ | 'n |   |    | ٧  | ′d |    | 1  | 1  | 0 | 0 | N | Q | М | 1 |   | V | m |   |
|     |   |    |    |    |    |    |   |   |   |   | ор |    |   |   |    |   |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

# 64-bit SIMD vector (Q == 0)

```
VFMA\{<c>\}\{<q>\}.<dt> <Dd>, <Dn>, <Dm>
```

# 128-bit SIMD vector (Q == 1)

```
VFMA{<c>}{<q>}. <dt> <Qd>, <Qn>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;

if sz == '1' && !HaveFP16Ext() then UNDEFINED;

if sz == '1' && InITBlock() then UNPREDICTABLE;

advsimd = TRUE; opl_neg = (op == '1');

case sz of
   when '0' esize = 32; elements = 2;
   when '1' esize = 16; elements = 4;

d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);

regs = if Q == '0' then 1 else 2;
```

# **CONSTRAINED UNPREDICTABLE behavior**

If sz == '1' && InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

**T2** 

| _ 1: | 5 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0_ |
|------|---|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|-----|----|---|---|---|---|---|---|---|----|
|      |   | 1  | 1  | 0  | 1  | 1  | 1 | 0 | 1 | D | 1 | 0 |   | V | /n |   |    | ٧  | ′d |    | 1  | 0  | Siz | ze | Ν | 0 | М | 0 |   | V | m |    |
|      |   |    |    |    |    |    |   |   |   |   |   |   |   |   |    |   |    |    |    |    |    |    |     |    |   |   |   |   |   |   |   |    |

op

# Half-precision scalar (size == 01) (Armv8.2)

```
VFMA\{<c>\}\{<q>\}.F16 <Sd>, <Sn>, <Sm>
```

# Single-precision scalar (size == 10)

```
VFMA{<c>}{<q>}.F32 <Sd>, <Sn>, <Sm>
```

#### Double-precision scalar (size == 11)

```
VFMA{<c>}{<q>}.F64 <Dd>, <Dn>, <Dm>

if FPSCR.Len != '000' || FPSCR.Stride != '00' then UNDEFINED;
if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;
if size == '01' && InITBlock() then UNPREDICTABLE;
advsimd = FALSE; op1_neg = (op == '1');
case size of
   when '01' esize = 16; d = UInt(Vd:D); n = UInt(Vn:N); m = UInt(Vm:M);
   when '10' esize = 32; d = UInt(Vd:D); n = UInt(Vn:N); m = UInt(Vm:M);
   when '11' esize = 64; d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If size == '01' && InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

#### **Assembler Symbols**

<Dn>

<c> For encoding A1: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding A2, T1 and T2: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<dt> Is the data type for the elements of the vectors, encoded in "sz":

| SZ | <dt></dt> |
|----|-----------|
| 0  | F32       |
| 1  | F16       |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Qn> Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <Qn>\*2.

<Qm> Is the 128-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.

<Dm> Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.

<Sd> Is the 32-bit name of the SIMD&FP destination register, encoded in the "Vd:D" field.

<Sn> Is the 32-bit name of the first SIMD&FP source register, encoded in the "Vn:N" field.

<Sm> Is the 32-bit name of the second SIMD&FP source register, encoded in the "Vm:M" field.

```
if ConditionPassed() then
     EncodingSpecificOperations(); CheckAdvSIMDOrVFPEnabled(TRUE, advsimd);
     if advsimd then // Advanced SIMD instruction
           for r = 0 to regs-1
                for e = 0 to elements-1
                     bits(esize) op1 = \underline{Elem}[\underline{D}[n+r], e, esize];
                      if opl_neg then opl = \underline{FPNeg} (opl);
                      \underline{\text{Elem}}[\underline{D}[d+r], e, esize] = \underline{\text{FPMulAdd}}(\underline{\text{Elem}}[\underline{D}[d+r], e, esize],
                                                      op1, Elem[D[m+r],e,esize], StandardFPSCRValue());
     else // VFP instruction
           case esize of
                when 16
                      op16 = if op1_neg then FPNeg(S[n]<15:0>) else S[n]<15:0>;
                      \underline{S}[d] = \underline{Zeros}(\overline{16}) : \underline{FPMulAdd}(\underline{S}[d]<15:0>, op16, \underline{S}[m]<15:0>, FPSCR);
                when 32
                      op32 = if op1 neg then FPNeg(S[n]) else S[n];
                      S[d] = FPMulAdd(S[d], op32, S[m], FPSCR);
                when 64
                      op64 = if op1_neg then \underline{FPNeg}(\underline{D}[n]) else \underline{D}[n];
                      \underline{D}[d] = \underline{FPMulAdd}(\underline{D}[d], op64, \underline{D}[m], FPSCR);
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

# VFMAL (vector)

Vector Floating-point Multiply-Add Long to accumulator (vector). This instruction multiplies corresponding values in the vectors in the two source SIMD&FP registers, and accumulates the product to the corresponding vector element of the destination SIMD&FP register. The instruction does not round the result of the multiply before the accumulation.

Depending on settings in the *CPACR*, *NSACR*, *HCPTR*, and *FPEXC* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

In Armv8.2 and Armv8.3, this is an OPTIONAL instruction. From Armv8.4 it is mandatory for all implementations to support it. *ID\_ISAR6*.FHM indicates whether this instruction is supported.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

# A1 (Armv8.2)

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 0  | 0  | 0  | D  | 1  | 0  |    | ٧  | 'n |    |    | ٧  | 'd |    | 1  | 0  | 0 | 0 | N | Q | М | 1 |   | V | m |   |
|    |    |    |    |    |    |    |    | 0  |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

# 64-bit SIMD vector (Q == 0)

```
VFMAL\{ < q > \} .F16 < Dd > , < Sn > , < Sm >
```

## 128-bit SIMD vector (Q == 1)

```
\label{eq:vfmal} $$ VFMAL\{ < q > \} .F16 < Qd > , < Dn > , < Dm > $$
```

```
if !HaveFP16MulNoRoundingToFP32Ext() then UNDEFINED;
if Q == '1' && Vd<0> == '1' then UNDEFINED;

integer d = UInt(D:Vd);
integer n = if Q == '1' then UInt(N:Vn) else UInt(Vn:N);
integer m = if Q == '1' then UInt(M:Vm) else UInt(Vm:M);
integer esize = 32;
integer regs = if Q=='1' then 2 else 1;
integer datasize = if Q=='1' then 64 else 32;
boolean sub op = S=='1';
```

# T1 (Armv8.2)

| 15 | 14 | 13 | 12 | - 11 | 10 | 9 | 0 | - / | О | 5  | 4  | 3 |   | ı  | U | 15 | 14 | 13 | 12 | - 11 | 10 | 9 | 0 |   | O | 5 | 4 | 3 |    | ı |  |
|----|----|----|----|------|----|---|---|-----|---|----|----|---|---|----|---|----|----|----|----|------|----|---|---|---|---|---|---|---|----|---|--|
| 1  | 1  | 1  | 1  | 1    | 1  | 0 | 0 | 0   | D | 1  | Х  |   | ٧ | n' |   |    | V  | 'd |    | 1    | 0  | 0 | 0 | Ν | Q | М | 1 |   | Vr | n |  |
|    |    |    |    |      |    |   |   | S   |   | 01 | 02 |   |   |    |   |    |    |    |    |      |    |   |   |   |   |   |   |   |    |   |  |

## 64-bit SIMD vector (op2 == 10 && Q == 0)

```
VFMAL\{ < q > \}.F16 < Dd > , < Sn > , < Sm >
```

## 128-bit SIMD vector (op2 == 11 && Q == 1)

```
VFMAL{<q>}.F16 <Qd>, <Dn>, <Dm>
if InITBlock() then UNPREDICTABLE;
if !HaveFP16MulNoRoundingToFP32Ext() then UNDEFINED;
if Q == '1' && Vd<0> == '1' then UNDEFINED;

integer d = UInt(D:Vd);
integer n = if Q == '1' then UInt(N:Vn) else UInt(Vn:N);
integer m = if Q == '1' then UInt(M:Vm) else UInt(Vm:M);
integer esize = 32;
integer regs = if Q=='1' then 2 else 1;
integer datasize = if Q=='1' then 64 else 32;
boolean sub_op = S=='1';
```

#### **Assembler Symbols**

| <q></q>   | See Standard assembler syntax fields.                                                                |
|-----------|------------------------------------------------------------------------------------------------------|
| <qd></qd> | Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <qd>*2.</qd> |
| <dn></dn> | Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.                |
| <dm></dm> | Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.               |
| <dd></dd> | Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.                 |
| <sn></sn> | Is the 32-bit name of the first SIMD&FP source register, encoded in the "Vn:N" field.                |
| <sm></sm> | Is the 32-bit name of the second SIMD&FP source register, encoded in the "Vm:M" field.               |

# Operation

```
CheckAdvSIMDEnabled();
bits(datasize) operand1;
bits(datasize) operand2;
bits(64) operand3;
bits(64) result;
bits(esize DIV 2) element1;
bits(esize DIV 2) element2;
if Q=='0' then
    operand1 = S[n] < datasize-1:0>;
    operand2 = S[m] < datasize-1:0>;
else
   operand1 = D[n] < datasize-1:0>;
    operand2 = D[m] < datasize-1:0>;
for r = 0 to regs-1
    operand3 = D[d+r];
    for e = 0 to 1
        element1 = Elem[operand1, 2*r+e, esize DIV 2];
        element2 = Elem[operand2, 2*r+e, esize DIV 2];
        if sub_op then element1 = FPNeg(element1);
        Elem[result, e, esize] = FPMulAddH(Elem[operand3, e, esize], element1, element2, StandardFPSCRVal
    D[d+r] = result;
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

# VFMAL (by scalar)

Vector Floating-point Multiply-Add Long to accumulator (by scalar). This instruction multiplies the vector elements in the first source SIMD&FP register by the specified value in the second source SIMD&FP register, and accumulates the product to the corresponding vector element of the destination SIMD&FP register. The instruction does not round the result of the multiply before the accumulation.

Depending on settings in the *CPACR*, *NSACR*, *HCPTR*, and *FPEXC* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

In Armv8.2 and Armv8.3, this is an OPTIONAL instruction. From Armv8.4 it is mandatory for all implementations to support it. *ID ISAR6*.FHM indicates whether this instruction is supported.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

# A1 (Armv8.2)

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1  | 0  | 0  | D  | 0  | 0  |    | ٧  | 'n |    |    | ٧  | ⁄d |    | 1  | 0  | 0 | 0 | N | Q | М | 1 |   | V | m |   |
|    |    |    |    |    |    |    |    |    |    |    | S  |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

## 64-bit SIMD vector (Q == 0)

```
VFMAL{\langle q \rangle}.F16 \langle Dd \rangle, \langle Sn \rangle, \langle Sm \rangle[\langle index \rangle]
```

## 128-bit SIMD vector (Q == 1)

```
VFMAL{<q>}.F16 <Qd>, <Dn>, <Dm>[<index>]
```

```
if !HaveFP16MulNoRoundingToFP32Ext() then UNDEFINED;
if Q == '1' && Vd<0> == '1' then UNDEFINED;

integer d = UInt(D:Vd);
integer n = if Q == '1' then UInt(N:Vn) else UInt(Vn:N);
integer m = if Q == '1' then UInt(Vm<2:0>) else UInt(Vm<2:0>:M);

integer index = if Q == '1' then UInt(M:Vm<3>) else UInt(Vm<3>);
integer esize = 32;
integer regs = if Q=='1' then 2 else 1;
integer datasize = if Q=='1' then 64 else 32;
boolean sub_op = S=='1';
```

# T1 (Armv8.2)

| _15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 0 | 15 | 14 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0_ |
|-----|----|----|----|----|----|---|---|---|---|---|---|---|----|-----|----|-------|----|----|----|---|---|---|---|---|---|---|----|---|----|
| 1   | 1  | 1  | 1  | 1  | 1  | 1 | 0 | 0 | D | 0 | 0 |   | Vn | )   |    | Vd    |    | 1  | 0  | 0 | 0 | N | Q | М | 1 |   | Vr | n |    |

## 64-bit SIMD vector (Q == 0)

```
VFMAL{\langle q \rangle}.F16 < Dd \rangle, < Sn \rangle, < Sm \rangle [< index \rangle]
```

# 128-bit SIMD vector (Q == 1)

```
VFMAL{<q>}.F16 <Qd>, <Dn>, <Dm>[<index>]

if InITBlock() then UNPREDICTABLE;
if !HaveFP16MulNoRoundingToFF32Ext() then UNDEFINED;
if Q == '1' && Vd<0> == '1' then UNDEFINED;

integer d = UInt(D:Vd);
integer n = if Q == '1' then UInt(N:Vn) else UInt(Vn:N);
integer m = if Q == '1' then UInt(Vm<2:0>) else UInt(Vm<2:0>:M);

integer index = if Q == '1' then UInt(M:Vm<3>) else UInt(Vm<3>);
integer esize = 32;
integer regs = if Q=='1' then 2 else 1;
integer datasize = if Q=='1' then 64 else 32;
boolean sub_op = S=='1';
```

# **Assembler Symbols**

| <q></q>         | See Standard assembler syntax fields.                                                                          |
|-----------------|----------------------------------------------------------------------------------------------------------------|
| <qd></qd>       | Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <qd>*2.</qd>           |
| <dn></dn>       | Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.                          |
| <dm></dm>       | Is the 64-bit name of the second SIMD&FP source register, encoded in the "Vm<2:0>" field.                      |
| <dd></dd>       | Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.                           |
| <sn></sn>       | Is the 32-bit name of the first SIMD&FP source register, encoded in the "Vn:N" field.                          |
| <sm></sm>       | Is the 32-bit name of the second SIMD&FP source register, encoded in the "Vm<2:0>:M" field.                    |
| <index></index> | For the 64-bit SIMD vector variant: is the element index in the range 0 to 1, encoded in the "Vm<3>" field.    |
|                 | For the 128-bit SIMD vector variant: is the element index in the range 0 to 3, encoded in the "M:Vm<3>" field. |

# Operation

```
CheckAdvSIMDEnabled();
bits(datasize) operand1;
bits(datasize) operand2;
bits(64) operand3;
bits(64) result;
bits(esize DIV 2) element1;
bits(esize DIV 2) element2;
if Q=='0' then
   operand1 = S[n] < datasize-1:0>;
    operand2 = S[m] < datasize-1:0>;
else
    operand1 = D[n] < datasize-1:0>;
    operand2 = D[m] < datasize-1:0>;
element2 = Elem[operand2, index, esize DIV 2];
for r = 0 to regs-1
    operand3 = D[d+r];
    for e = 0 to 1
        element1 = Elem[operand1, 2*r+e, esize DIV 2];
        if sub op then element1 = FPNeg(element1);
        Elem[result, e, esize] = FPMulAddH(Elem[operand3, e, esize], element1, element2, StandardFPSCRVal
    D[d+r] = result;
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5 ; Build timestamp: 2019-03-28T07:59

| $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ |
|----------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                        |
|                                                                                                                                        |
|                                                                                                                                        |
|                                                                                                                                        |
|                                                                                                                                        |
|                                                                                                                                        |
|                                                                                                                                        |
|                                                                                                                                        |
|                                                                                                                                        |
|                                                                                                                                        |
|                                                                                                                                        |
|                                                                                                                                        |
|                                                                                                                                        |
|                                                                                                                                        |
|                                                                                                                                        |
|                                                                                                                                        |
|                                                                                                                                        |
|                                                                                                                                        |
|                                                                                                                                        |
|                                                                                                                                        |
|                                                                                                                                        |
|                                                                                                                                        |
|                                                                                                                                        |
|                                                                                                                                        |
|                                                                                                                                        |
|                                                                                                                                        |
|                                                                                                                                        |
|                                                                                                                                        |
|                                                                                                                                        |
|                                                                                                                                        |
|                                                                                                                                        |
|                                                                                                                                        |
|                                                                                                                                        |
|                                                                                                                                        |
|                                                                                                                                        |
|                                                                                                                                        |
|                                                                                                                                        |
|                                                                                                                                        |
|                                                                                                                                        |
|                                                                                                                                        |
|                                                                                                                                        |
|                                                                                                                                        |
|                                                                                                                                        |
|                                                                                                                                        |
|                                                                                                                                        |
|                                                                                                                                        |
|                                                                                                                                        |
|                                                                                                                                        |
|                                                                                                                                        |
|                                                                                                                                        |
|                                                                                                                                        |
|                                                                                                                                        |
|                                                                                                                                        |

## **VFMS**

Vector Fused Multiply Subtract negates the elements of one vector and multiplies them with the corresponding elements of another vector, adds the products to the corresponding elements of the destination vector, and places the results in the destination vector. The instruction does not round the result of the multiply before the addition.

Depending on settings in the *CPACR*, *NSACR*, *HCPTR*, and *FPEXC* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$  and  $\underline{A2}$ ) and T32 ( $\underline{T1}$  and  $\underline{T2}$ ).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | D  | 1  | sz |    | ٧  | 'n |    |    | ٧  | ′d |    | 1  | 1  | 0 | 0 | Ν | Ø | М | 1 |   | V | m |   |
|    |    |    |    |    |    |    |    |    |    | ор |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

## 64-bit SIMD vector (Q == 0)

```
VFMS{<c>}{<q>}.<dt> <Dd>, <Dn>, <Dm>
```

#### 128-bit SIMD vector (Q == 1)

```
VFMS{<c>}{<q>}.<dt> <Qd>, <Qn>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;

if sz == '1' && !HaveFP16Ext() then UNDEFINED;

advsimd = TRUE; op1_neg = (op == '1');

case sz of
    when '0' esize = 32; elements = 2;
    when '1' esize = 16; elements = 4;

d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);

regs = if Q == '0' then 1 else 2;
```

# **A2**

| _ | 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8  | 7 | 6  | 5 | 4 | 3 | 2 | 1 | 0 |
|---|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|---|----|---|---|---|---|---|---|
|   |    | != 1 | 111 |    | 1  | 1  | 1  | 0  | 1  | ᄓ  | 1  | 0  |    | V  | 'n |    |    | ٧  | ′d |    | 1  | 0  | Siz | ze | Ν | 1  | М | 0 |   | V | m |   |
|   |    | СО   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |    |   | ор |   |   |   |   |   |   |

# Half-precision scalar (size == 01) (Armv8.2)

```
VFMS\{<c>\}\{<q>\}.F16 <Sd>, <Sn>, <Sm>
```

# Single-precision scalar (size == 10)

```
VFMS{<c>}{<q>}.F32 <Sd>, <Sn>, <Sm>
```

# Double-precision scalar (size == 11)

```
VFMS{<c>}{<q>}.F64 <Dd>, <Dn>, <Dm>

if FPSCR.Len != '000' || FPSCR.Stride != '00' then UNDEFINED;
if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;
if size == '01' && cond != '1110' then UNPREDICTABLE;
advsimd = FALSE; op1_neg = (op == '1');
case size of
   when '01' esize = 16; d = UInt(Vd:D); n = UInt(Vn:N); m = UInt(Vm:M);
   when '10' esize = 32; d = UInt(Vd:D); n = UInt(Vn:N); m = UInt(Vm:M);
   when '11' esize = 64; d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);
```

## **CONSTRAINED UNPREDICTABLE behavior**

If size == '01' && cond != '1110', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

**T1** 



# 64-bit SIMD vector (Q == 0)

```
VFMS{<c>}{<q>}.<dt> <Dd>, <Dn>, <Dm>
```

# 128-bit SIMD vector (Q == 1)

```
VFMS{<c>}{<q>}.<dt> <Qd>, <Qn>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;

if sz == '1' && !HaveFP16Ext() then UNDEFINED;

if sz == '1' && InITBlock() then UNPREDICTABLE;

advsimd = TRUE; opl_neg = (op == '1');

case sz of
   when '0' esize = 32; elements = 2;
   when '1' esize = 16; elements = 4;

d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);

regs = if Q == '0' then 1 else 2;
```

# **CONSTRAINED UNPREDICTABLE behavior**

If sz == '1' && InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

**T2** 

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|-----|----|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 0  | 1  | 1  | 1 | 0 | 1 | D | 1 | 0 |   | ٧ | 'n |   |    | ٧  | ⁄d |    | 1  | 0  | siz | ze | N | 1 | М | 0 |   | V | m |   |

op

# Half-precision scalar (size == 01) (Armv8.2)

```
VFMS{<c>}{<q>}.F16 <Sd>, <Sn>, <Sm>
```

# Single-precision scalar (size == 10)

```
VFMS{<c>}{<q>}.F32 <Sd>, <Sn>, <Sm>
```

#### Double-precision scalar (size == 11)

```
VFMS{<c>}{<q>}.F64 <Dd>, <Dn>, <Dm>

if FPSCR.Len != '000' || FPSCR.Stride != '00' then UNDEFINED;
if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;
if size == '01' && InITBlock() then UNPREDICTABLE;
advsimd = FALSE; op1_neg = (op == '1');
case size of
    when '01' esize = 16; d = UInt(Vd:D); n = UInt(Vn:N); m = UInt(Vm:M);
    when '10' esize = 32; d = UInt(Vd:D); n = UInt(Vn:N); m = UInt(Vm:M);
    when '11' esize = 64; d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If size == '01' && InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

#### **Assembler Symbols**

<Dn>

<c> For encoding A1: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding A2, T1 and T2: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<dt> Is the data type for the elements of the vectors, encoded in "sz":

| SZ | <dt></dt> |
|----|-----------|
| 0  | F32       |
| 1  | F16       |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Qn> Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <Qn>\*2.

<Qm> Is the 128-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.

<Dm> Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.

<Sd> Is the 32-bit name of the SIMD&FP destination register, encoded in the "Vd:D" field.

<Sn> Is the 32-bit name of the first SIMD&FP source register, encoded in the "Vn:N" field.

<Sm> Is the 32-bit name of the second SIMD&FP source register, encoded in the "Vm:M" field.

```
if <a href="ConditionPassed">ConditionPassed</a>() then
     EncodingSpecificOperations(); CheckAdvSIMDOrVFPEnabled(TRUE, advsimd);
     if advsimd then // Advanced SIMD instruction
           for r = 0 to regs-1
                 for e = 0 to elements-1
                      bits(esize) op1 = \underline{Elem}[\underline{D}[n+r], e, esize];
                       if opl_neg then opl = \underline{FPNeg} (opl);
                       \underline{\text{Elem}}[\underline{D}[d+r], e, esize] = \underline{\text{FPMulAdd}}(\underline{\text{Elem}}[\underline{D}[d+r], e, esize],
                                                        op1, Elem[D[m+r],e,esize], StandardFPSCRValue());
     else // VFP instruction
           case esize of
                 when 16
                       op16 = if op1_neg then FPNeg(S[n]<15:0>) else S[n]<15:0>;
                       \underline{S}[d] = \underline{Zeros}(\overline{16}) : \underline{FPMulAdd}(\underline{S}[d]<15:0>, op16, \underline{S}[m]<15:0>, FPSCR);
                 when 32
                       op32 = if op1 neg then FPNeg(S[n]) else S[n];
                       S[d] = FPMulAdd(S[d], op32, S[m], FPSCR);
                 when 64
                       op64 = if op1_neg then \underline{FPNeg}(\underline{D}[n]) else \underline{D}[n];
                       \underline{D}[d] = \underline{FPMulAdd}(\underline{D}[d], op64, \underline{D}[m], FPSCR);
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

# VFMSL (vector)

Vector Floating-point Multiply-Subtract Long from accumulator (vector). This instruction negates the values in the vector of one SIMD&FP register, multiplies these with the corresponding values in another vector, and accumulates the product to the corresponding vector element of the destination SIMD&FP register. The instruction does not round the result of the multiply before the accumulation.

Depending on settings in the *CPACR*, *NSACR*, *HCPTR*, and *FPEXC* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

In Armv8.2 and Armv8.3, this is an OPTIONAL instruction. From Armv8.4 it is mandatory for all implementations to support it. *ID\_ISAR6*.FHM indicates whether this instruction is supported.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

# A1 (Armv8.2)

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 0  | 0  | 1  | D  | 1  | 0  |    | ٧  | 'n |    |    | ٧  | 'd |    | 1  | 0  | 0 | 0 | N | Q | М | 1 |   | V | m |   |
|    |    |    |    |    |    |    |    | 9  |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

# 64-bit SIMD vector (Q == 0)

```
VFMSL{\langle q \rangle}.F16 \langle Dd \rangle, \langle Sn \rangle, \langle Sm \rangle
```

 $VFMSL{\langle q \rangle}.F16 \langle Qd \rangle, \langle Dn \rangle, \langle Dm \rangle$ 

## 128-bit SIMD vector (Q == 1)

boolean sub op = S=='1';

```
if !HaveFP16MulNoRoundingToFP32Ext() then UNDEFINED;
if Q == '1' && Vd<0> == '1' then UNDEFINED;

integer d = UInt(D:Vd);
integer n = if Q == '1' then UInt(N:Vn) else UInt(Vn:N);
integer m = if Q == '1' then UInt(M:Vm) else UInt(Vm:M);
integer esize = 32;
integer regs = if Q=='1' then 2 else 1;
integer datasize = if Q=='1' then 64 else 32;
```

# T1 (Armv8.2)

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0_ |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|----|
| 1  | 1  | 1  | 1  | 1  | 1  | 0 | 0 | 1 | О | 1 | 0 |   | V | 'n |   |    | V  | ′d |    | 1  | 0  | 0 | 0 | Ν | Q | М | 1 |   | ٧١ | n |    |

## 64-bit SIMD vector (Q == 0)

```
VFMSL{\langle q \rangle}.F16 \langle Dd \rangle, \langle Sn \rangle, \langle Sm \rangle
```

# 128-bit SIMD vector (Q == 1)

```
VFMSL{<q>}.F16 <Qd>, <Dn>, <Dm>
if InITBlock() then UNPREDICTABLE;
if !HaveFP16MulNoRoundingToFP32Ext() then UNDEFINED;
if Q == '1' && Vd<0> == '1' then UNDEFINED;

integer d = UInt(D:Vd);
integer n = if Q == '1' then UInt(N:Vn) else UInt(Vn:N);
integer m = if Q == '1' then UInt(M:Vm) else UInt(Vm:M);
integer esize = 32;
integer regs = if Q=='1' then 2 else 1;
integer datasize = if Q=='1' then 64 else 32;
boolean sub_op = S=='1';
```

#### **Assembler Symbols**

| <q></q>   | See Standard assembler syntax fields.                                                                |
|-----------|------------------------------------------------------------------------------------------------------|
| <qd></qd> | Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <qd>*2.</qd> |
| <dn></dn> | Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.                |
| <dm></dm> | Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.               |
| <dd></dd> | Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.                 |
| <sn></sn> | Is the 32-bit name of the first SIMD&FP source register, encoded in the "Vn:N" field.                |
| <sm></sm> | Is the 32-bit name of the second SIMD&FP source register, encoded in the "Vm:M" field.               |
|           |                                                                                                      |

# Operation

```
CheckAdvSIMDEnabled();
bits(datasize) operand1;
bits(datasize) operand2;
bits(64) operand3;
bits(64) result;
bits(esize DIV 2) element1;
bits(esize DIV 2) element2;
if Q=='0' then
    operand1 = S[n] < datasize-1:0>;
    operand2 = S[m] < datasize-1:0>;
else
   operand1 = D[n] < datasize-1:0>;
    operand2 = D[m] < datasize-1:0>;
for r = 0 to regs-1
    operand3 = D[d+r];
    for e = 0 to 1
        element1 = Elem[operand1, 2*r+e, esize DIV 2];
        element2 = Elem[operand2, 2*r+e, esize DIV 2];
        if sub_op then element1 = FPNeg(element1);
        Elem[result, e, esize] = FPMulAddH(Elem[operand3, e, esize], element1, element2, StandardFPSCRVal
    D[d+r] = result;
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

# VFMSL (by scalar)

Vector Floating-point Multiply-Subtract Long from accumulator (by scalar). This instruction multiplies the negated vector elements in the first source SIMD&FP register by the specified value in the second source SIMD&FP register, and accumulates the product to the corresponding vector element of the destination SIMD&FP register. The instruction does not round the result of the multiply before the accumulation.

Depending on settings in the *CPACR*, *NSACR*, *HCPTR*, and *FPEXC* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

In Armv8.2 and Armv8.3, this is an OPTIONAL instruction. From Armv8.4 it is mandatory for all implementations to support it. *ID ISAR6*.FHM indicates whether this instruction is supported.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

# A1 (Armv8.2)

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1  | 0  | 0  | D  | 0  | 1  |    | ٧  | 'n |    |    | ٧  | 'd |    | 1  | 0  | 0 | 0 | Ν | Q | М | 1 |   | V | m |   |
|    |    |    |    |    |    |    |    |    |    |    | S  |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

## 64-bit SIMD vector (Q == 0)

```
VFMSL{\langle q \rangle}.F16 \langle Dd \rangle, \langle Sn \rangle, \langle Sm \rangle[\langle index \rangle]
```

## 128-bit SIMD vector (Q == 1)

```
\label{eq:vfmsl} $$ VFMSL\{<q>\}.F16 < Qd>, < Dn>, < Dm>[< index>]
```

```
if !HaveFP16MulNoRoundingToFP32Ext() then UNDEFINED;
if Q == '1' && Vd<0> == '1' then UNDEFINED;

integer d = UInt(D:Vd);
integer n = if Q == '1' then UInt(N:Vn) else UInt(Vn:N);
integer m = if Q == '1' then UInt(Vm<2:0>) else UInt(Vm<2:0>:M);

integer index = if Q == '1' then UInt(M:Vm<3>) else UInt(Vm<3>);
integer esize = 32;
integer regs = if Q=='1' then 2 else 1;
integer datasize = if Q=='1' then 64 else 32;
boolean sub_op = S=='1';
```

# T1 (Armv8.2)

| _15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 1 | 0 | 15 | 14 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0_ |
|-----|----|----|----|----|----|---|---|---|---|---|---|---|-----|---|----|-------|----|----|----|---|---|---|---|---|---|---|----|---|----|
| 1   | 1  | 1  | 1  | 1  | 1  | 1 | 0 | 0 | D | 0 | 1 |   | Vn  |   |    | Vd    |    | 1  | 0  | 0 | 0 | N | Q | М | 1 |   | Vr | n |    |

## 64-bit SIMD vector (Q == 0)

```
VFMSL{\langle q \rangle}.F16 \langle Dd \rangle, \langle Sn \rangle, \langle Sm \rangle[\langle index \rangle]
```

# 128-bit SIMD vector (Q == 1)

```
VFMSL{<q>}.F16 <Qd>, <Dn>, <Dm>[<index>]

if InITBlock() then UNPREDICTABLE;
if !HaveFP16MulNoRoundingToFF32Ext() then UNDEFINED;
if Q == '1' && Vd<0> == '1' then UNDEFINED;

integer d = UInt(D:Vd);
integer n = if Q == '1' then UInt(N:Vn) else UInt(Vn:N);
integer m = if Q == '1' then UInt(Vm<2:0>) else UInt(Vm<2:0>:M);

integer index = if Q == '1' then UInt(M:Vm<3>) else UInt(Vm<3>);
integer esize = 32;
integer regs = if Q=='1' then 2 else 1;
integer datasize = if Q=='1' then 64 else 32;
boolean sub_op = S=='1';
```

# **Assembler Symbols**

| <q></q>         | See Standard assembler syntax fields.                                                                          |
|-----------------|----------------------------------------------------------------------------------------------------------------|
| <qd></qd>       | Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <qd>*2.</qd>           |
| <dn></dn>       | Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.                          |
| <dm></dm>       | Is the 64-bit name of the second SIMD&FP source register, encoded in the "Vm<2:0>" field.                      |
| <dd></dd>       | Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.                           |
| <sn></sn>       | Is the 32-bit name of the first SIMD&FP source register, encoded in the "Vn:N" field.                          |
| <sm></sm>       | Is the 32-bit name of the second SIMD&FP source register, encoded in the "Vm<2:0>:M" field.                    |
| <index></index> | For the 64-bit SIMD vector variant: is the element index in the range 0 to 1, encoded in the "Vm<3>" field.    |
|                 | For the 128-bit SIMD vector variant: is the element index in the range 0 to 3, encoded in the "M:Vm<3>" field. |

# Operation

```
CheckAdvSIMDEnabled();
bits(datasize) operand1;
bits(datasize) operand2;
bits(64) operand3;
bits(64) result;
bits(esize DIV 2) element1;
bits(esize DIV 2) element2;
if Q=='0' then
   operand1 = S[n] < datasize-1:0>;
    operand2 = S[m] < datasize-1:0>;
else
    operand1 = D[n] < datasize-1:0>;
    operand2 = D[m] < datasize-1:0>;
element2 = Elem[operand2, index, esize DIV 2];
for r = 0 to regs-1
    operand3 = D[d+r];
    for e = 0 to 1
        element1 = Elem[operand1, 2*r+e, esize DIV 2];
        if sub op then element1 = FPNeg(element1);
        Elem[result, e, esize] = FPMulAddH(Elem[operand3, e, esize], element1, element2, StandardFPSCRVal
    D[d+r] = result;
```

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

## **VFNMA**

Vector Fused Negate Multiply Accumulate negates one floating-point register value and multiplies it by another floating-point register value, adds the negation of the floating-point value in the destination register to the product, and writes the result back to the destination register. The instruction does not round the result of the multiply before the addition.

Depending on settings in the *CPACR*, *NSACR*, *HCPTR*, and *FPEXC* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

## **A1**

| 31 30 29 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8  | 7 | 6  | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|---|----|---|---|---|---|---|---|
| != 1111     | 1  | 1  | 1  | 0  | 1  | О  | 0  | 1  |    | V  | 'n |    |    | ٧  | 'd |    | 1  | 0  | Siz | ze | Ν | 1  | М | 0 |   | ٧ | m |   |
| cond        |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |    |   | go |   |   |   |   |   |   |

# Half-precision scalar (size == 01) (Armv8.2)

```
VFNMA\{<c>\}\{<q>\}.F16 <Sd>, <Sn>, <Sm>
```

## Single-precision scalar (size == 10)

```
VFNMA\{<c>\}\{<q>\}.F32 <Sd>, <Sn>, <Sm>
```

 $VFNMA\{<c>\}\{<q>\}.F64 < Dd>, < Dn>, < Dm>$ 

# Double-precision scalar (size == 11)

```
if FPSCR.Len != '000' || FPSCR.Stride != '00' then UNDEFINED;
if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;
if size == '01' && cond != '1110' then UNPREDICTABLE;
op1_neg = (op == '1');
```

```
op1_neg = (op == '1');
case size of
    when '01' esize = 16; d = <u>UInt</u>(Vd:D); n = <u>UInt</u>(Vn:N); m = <u>UInt</u>(Vm:M);
    when '10' esize = 32; d = <u>UInt</u>(Vd:D); n = <u>UInt</u>(Vn:N); m = <u>UInt</u>(Vm:M);
    when '11' esize = 64; d = <u>UInt</u>(D:Vd); n = <u>UInt</u>(N:Vn); m = <u>UInt</u>(M:Vm);
```

# **CONSTRAINED UNPREDICTABLE behavior**

If size == '01' && cond != '1110', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

# **T1**

| _15 | 5 1 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8  | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0_ |
|-----|-----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|----|----|----|----|----|----|-----|----|---|---|---|---|---|----|---|----|
| 1   |     | 1  | 1  | 0  | 1  | 1  | 1 | 0 | 1 | D | 0 | 1 |   | Vı | n |   |    | V  | d  |    | 1  | 0  | Siz | ze | Ν | 1 | М | 0 |   | Vı | m |    |

op

# Half-precision scalar (size == 01) (Armv8.2)

```
VFNMA\{<c>\}\{<q>\}.F16 <Sd>, <Sn>, <Sm>
```

# Single-precision scalar (size == 10)

```
VFNMA{<c>}{<q>}.F32 <Sd>, <Sn>, <Sm>
```

#### Double-precision scalar (size == 11)

```
VFNMA{<c>}{<q>}.F64 <Dd>, <Dn>, <Dm>

if FPSCR.Len != '000' || FPSCR.Stride != '00' then UNDEFINED;

if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;

if size == '01' && InITBlock() then UNPREDICTABLE;

op1_neg = (op == '1');

case size of
    when '01' esize = 16; d = UInt(Vd:D); n = UInt(Vn:N); m = UInt(Vm:M);
    when '10' esize = 32; d = UInt(Vd:D); n = UInt(Vn:N); m = UInt(Vm:M);

when '11' esize = 64; d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If size == '01' && InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

#### **Assembler Symbols**

| <c></c>   | See Standard assembler syntax fields.                                                  |
|-----------|----------------------------------------------------------------------------------------|
| <q></q>   | See Standard assembler syntax fields.                                                  |
| <sd></sd> | Is the 32-bit name of the SIMD&FP destination register, encoded in the "Vd:D" field.   |
| <sn></sn> | Is the 32-bit name of the first SIMD&FP source register, encoded in the "Vn:N" field.  |
| <sm></sm> | Is the 32-bit name of the second SIMD&FP source register, encoded in the "Vm:M" field. |
| <dd></dd> | Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.   |
| <dn></dn> | Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.  |
| <dm></dm> | Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field. |

# Operation

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5 ; Build timestamp: 2019-03-28T07:59

 $Copyright \ @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

## **VFNMS**

Vector Fused Negate Multiply Subtract multiplies together two floating-point register values, adds the negation of the floating-point value in the destination register to the product, and writes the result back to the destination register. The instruction does not round the result of the multiply before the addition.

Depending on settings in the *CPACR*, *NSACR*, *HCPTR*, and *FPEXC* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

## **A1**

| 31 30 29 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8  | 7 | 6  | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|---|----|---|---|---|---|---|---|
| != 1111     | 1  | 1  | 1  | 0  | 1  | О  | 0  | 1  |    | V  | 'n |    |    | ٧  | 'd |    | 1  | 0  | Siz | ze | Ν | 0  | М | 0 |   | ٧ | m |   |
| cond        |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |    |   | go |   |   |   |   |   |   |

# Half-precision scalar (size == 01) (Armv8.2)

```
VFNMS{<c>}{<q>}.F16 <Sd>, <Sn>, <Sm>
```

## Single-precision scalar (size == 10)

```
VFNMS\{<c>\}\{<q>\}.F32 <Sd>, <Sn>, <Sm>
```

# Double-precision scalar (size == 11)

```
VFNMS { < c > } { < q > } . F64 < Dd > , < Dm > , < Dm > 

if FPSCR.Len != '000' || FPSCR.Stride != '00' then UNDEFINED;
if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;
if size == '01' && cond != '1110' then UNPREDICTABLE;
op1_neg = (op == '1');
case size of
    when '01' esize = 16; d = UInt(Vd:D); n = UInt(Vn:N); m = UInt(Vm:M);
    when '10' esize = 32; d = UInt(Vd:D); n = UInt(Vn:N); m = UInt(Vm:M);
    when '11' esize = 64; d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);
```

# **CONSTRAINED UNPREDICTABLE behavior**

If size == '01' && cond != '1110', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

# **T1**



op

# Half-precision scalar (size == 01) (Armv8.2)

```
VFNMS\{<c>\}\{<q>\}.F16 <Sd>, <Sn>, <Sm>
```

# Single-precision scalar (size == 10)

```
VFNMS{<c>}{<q>}.F32 <Sd>, <Sn>, <Sm>
```

#### Double-precision scalar (size == 11)

```
VFNMS{<c>}{<q>}.F64 < Dd>, < Dn>, < Dm>

if FPSCR.Len != '000' || FPSCR.Stride != '00' then UNDEFINED;
if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;
if size == '01' && InITBlock() then UNPREDICTABLE;
op1_neg = (op == '1');
case size of
   when '01' esize = 16; d = UInt(Vd:D); n = UInt(Vn:N); m = UInt(Vm:M);
   when '10' esize = 32; d = UInt(Vd:D); n = UInt(Vn:N); m = UInt(Vm:M);
   when '11' esize = 64; d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);
```

## **CONSTRAINED UNPREDICTABLE behavior**

If size == '01' && InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

#### **Assembler Symbols**

| <c></c>   | See Standard assembler syntax fields.                                                  |
|-----------|----------------------------------------------------------------------------------------|
| <q></q>   | See Standard assembler syntax fields.                                                  |
| <sd></sd> | Is the 32-bit name of the SIMD&FP destination register, encoded in the "Vd:D" field.   |
| <sn></sn> | Is the 32-bit name of the first SIMD&FP source register, encoded in the "Vn:N" field.  |
| <sm></sm> | Is the 32-bit name of the second SIMD&FP source register, encoded in the "Vm:M" field. |
| <dd></dd> | Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.   |
| <dn></dn> | Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.  |
| <dm></dm> | Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field. |

## Operation

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5 ; Build timestamp: 2019-03-28T07:59

 $Copyright \ @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

#### VHADD

Vector Halving Add adds corresponding elements in two vectors of integers, shifts each result right one bit, and places the final results in the destination vector. The results of the halving operations are truncated. For rounded results, see *VRHADD*).

The operand and result elements are all the same type, and can be any one of:

- 8-bit, 16-bit, or 32-bit signed integers.
- 8-bit, 16-bit, or 32-bit unsigned integers.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 3 | 1 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21  | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|
| Ľ | 1 | 1  | 1  | 1  | 0  | 0  | 1  | כ  | 0  | D  | Siz | ze | Vn |    |    |    |    | ٧  | ′d |    | 0  | 0  | 0  | 0 | Ν | Ø | М | 0 |   | V | n |   |
|   |   |    |    |    |    |    |    |    |    |    |     |    |    |    |    |    |    |    |    |    |    |    | on |   |   |   |   |   |   |   |   |   |

## 64-bit SIMD vector (Q == 0)

```
VHADD{<c>}{<q>}.<dt> {<Dd>, }<Dn>, <Dm>
```

#### 128-bit SIMD vector (Q == 1)

```
VHADD{<c>}{<q>}.<dt> {<Qd>, }<Qn>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;

if size == '11' then UNDEFINED;

add = (op == '0'); unsigned = (U == '1');

esize = 8 << <u>UInt</u>(size); elements = 64 DIV esize;

d = <u>UInt</u>(D:Vd); n = <u>UInt</u>(N:Vn); m = <u>UInt</u>(M:Vm); regs = if Q == '0' then 1 else 2;
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5   | 4  | 3 | 2  | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|-----|----|---|----|---|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | J  | 1  | 1  | 1 | 1 | 0 | ם | Siz | ze |   | Vn |   |   |    | ٧  | /d |    | 0  | 0  | 0 | 0 | Ν | Q | М | 0 |   | ٧١ | n |   |
|    |    |    |    |    |    |   |   |   |   |     |    |   |    |   |   |    |    |    |    |    |    |   |   |   |   |   |   |   |    |   |   |

## op

## 64-bit SIMD vector (Q == 0)

```
VHADD{<c>}{<q>}.<dt> {<Dd>, }<Dn>, <Dm>
```

#### 128-bit SIMD vector (Q == 1)

```
VHADD{<c>}{<q>}.<dt> {<Qd>, }<Qn>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;
if size == '11' then UNDEFINED;
add = (op == '0'); unsigned = (U == '1');
esize = 8 << UInt(size); elements = 64 DIV esize;
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;</pre>
```

# **Assembler Symbols**

- <c> For encoding A1: see *Standard assembler syntax fields*. This encoding must be unconditional.
  - For encoding T1: see Standard assembler syntax fields
- <q> See Standard assembler syntax fields.
- <dt> Is the data type for the elements of the operands, encoded in "U:size":

VHADD Page 787

| U | size | <dt></dt> |
|---|------|-----------|
| 0 | 00   | S8        |
| 0 | 01   | S16       |
| 0 | 10   | S32       |
| 1 | 00   | U8        |
| 1 | 01   | U16       |
| 1 | 10   | U32       |

| <qd></qd> | Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <qd>*2.</qd>   |
|-----------|--------------------------------------------------------------------------------------------------------|
| <qn></qn> | Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <qn>*2.</qn>  |
| <qm></qm> | Is the 128-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field as <qm>*2.</qm> |
| <dd></dd> | Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.                   |
| <dn></dn> | Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.                  |
| <dm></dm> | Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.                 |

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - $\circ~$  The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

VHADD Page 788

## **VHSUB**

Vector Halving Subtract subtracts the elements of the second operand from the corresponding elements of the first operand, shifts each result right one bit, and places the final results in the destination vector. The results of the halving operations are truncated. There is no rounding version.

The operand and result elements are all the same type, and can be any one of:

- 8-bit, 16-bit, or 32-bit signed integers.
- 8-bit, 16-bit, or 32-bit unsigned integers.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 3 | 0 2 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21  | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|---|-----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|
| 1  | 1 | 1   | 1  | 1  | 0  | 0  | 1  | כ  | 0  | D  | Siz | ze | Vn |    |    |    |    | V  | ′d |    | 0  | 0  | 1  | 0 | Ν | Q | М | 0 |   | V | n |   |
|    |   |     |    |    |    |    |    |    |    |    |     |    |    |    |    |    |    |    |    |    |    |    | οn |   |   |   |   |   |   |   |   |   |

## 64-bit SIMD vector (Q == 0)

```
VHSUB{<c>}{<q>}.<dt> {<Dd>, }<Dn>, <Dm>
```

#### 128-bit SIMD vector (Q == 1)

```
VHSUB{<c>}{<q>}.<dt> {<Qd>, }<Qn>, <Qm>
if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;
if size == '11' then UNDEFINED;
add = (op == '0'); unsigned = (U == '1');
esize = 8 << UInt(size); elements = 64 DIV esize;
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;</pre>
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5   | 4  | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|-----|----|---|---|---|---|----|----|----|----|----|----|----|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | כ  | 1  | 1  | 1 | 1 | 0 | D | Siz | ze |   |   |   |   |    | ٧  | ⁄d |    | 0  | 0  | 1  | 0 | N | Q | М | 0 |   | ٧١ | n |   |
|    |    |    |    |    |    |   |   |   |   |     |    |   |   |   |   |    |    |    |    |    |    | 22 |   |   |   |   |   |   |    |   |   |

# op

## 64-bit SIMD vector (Q == 0)

```
VHSUB{<c>}{<q>}.<dt> {<Dd>, }<Dn>, <Dm>
```

#### 128-bit SIMD vector (Q == 1)

```
VHSUB{<c>}{<q>}.<dt> {<Qd>, }<Qn>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;
if size == '11' then UNDEFINED;
add = (op == '0'); unsigned = (U == '1');
esize = 8 << UInt(size); elements = 64 DIV esize;
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;</pre>
```

# **Assembler Symbols**

- <c> For encoding A1: see Standard assembler syntax fields. This encoding must be unconditional.
  - For encoding T1: see Standard assembler syntax fields.
- <q> See Standard assembler syntax fields.
- <dt> Is the data type for the elements of the operands, encoded in "U:size":

VHSUB Page 789

| U | size | <dt></dt> |
|---|------|-----------|
| 0 | 00   | S8        |
| 0 | 01   | S16       |
| 0 | 10   | S32       |
| 1 | 00   | U8        |
| 1 | 01   | U16       |
| 1 | 10   | U32       |

| <qd></qd> | Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as $<$ Qd> $*$ 2. |
|-----------|--------------------------------------------------------------------------------------------------------|
| <qn></qn> | Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <qn>*2.</qn>  |
| <qm></qm> | Is the 128-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field as $<$ Qm>*2.   |
| <dd></dd> | Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.                   |
| <dn></dn> | Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.                  |
| <dm></dm> | Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.                 |

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - $\circ~$  The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

VHSUB Page 790

#### VINS

Vector move Insertion. This instruction copies the lower 16 bits of the 32-bit source SIMD&FP register into the upper 16 bits of the 32-bit destination SIMD&FP register, while preserving the values in the remaining bits.

Depending on settings in the *CPACR*, *NSACR*, *HCPTR*, and *FPEXC* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

# **A1**

#### (Armv8.2)

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1  | 0  | 1  | D  | 1  | 1  | 0  | 0  | 0  | 0  |    | Vo | t  |    | 1  | 0  | 1 | 0 | 1 | 1 | М | 0 |   | Vı | m |   |

#### Α1

```
VINS{<q>}.F16 <Sd>, <Sm>

if !HaveFP16Ext() then UNDEFINED;
if FPSCR.Len != '000' || FPSCR.Stride != '00' then UNDEFINED;
d = UInt(Vd:D); m = UInt(Vm:M);
```

# T1 (Armv8.2)

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 0 | 1 | D | 1 | 1 | 0 | 0 | 0 | 0 |    | V  | 'd |    | 1  | 0  | 1 | 0 | 1 | 1 | М | 0 |   | V | m |   |

# T1

```
VINS{<q>}.F16 <Sd>, <Sm>

if InITBlock() then UNPREDICTABLE;
if !HaveFP16Ext() then UNDEFINED;
if FPSCR.Len != '000' || FPSCR.Stride != '00' then UNDEFINED;
d = UInt(Vd:D); m = UInt(Vm:M);
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

# **Assembler Symbols**

```
<q> See Standard assembler syntax fields.
<Sd> Is the 32-bit name of the SIMD&FP destination register, encoded in the "Vd:D" field.
<Sm> Is the 32-bit name of the SIMD&FP source register, encoded in the "Vm:M" field.
```

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations(); CheckVFPEnabled(TRUE);
    S[d] = S[m]<15:0>: S[d]<15:0>;
```

VINS Page 791

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5 ; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

VINS Page 792

#### **VJCVT**

Javascript Convert to signed fixed-point, rounding toward Zero. This instruction converts the double-precision floating-point value in the SIMD&FP source register to a 32-bit signed integer using the Round towards Zero rounding mode, and writes the result to the SIMD&FP destination register. If the result is too large to be accommodated as a signed 32-bit integer, then the result is the integer modulo 2<sup>32</sup>, as held in a 32-bit signed integer. Depending on settings in the *CPACR*, *NSACR*, *HCPTR*, and *FPEXC* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

#### (Armv8.3)

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|    | != 1 | 1111 |    | 1  | 1  | 1  | 0  | 1  | D  | 1  | 1  | 1  | 0  | 0  | 1  |    | V  | 'd |    | 1  | 0  | 1 | 1 | 1 | 1 | М | 0 |   | V | m |   |
|    | CC   | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

**A1** 

```
VJCVT{<q>}.S32.F64 <Sd>, <Dm>
```

```
if !HaveFJCVTZSExt() then UNDEFINED;
if cond != '1110' then UNPREDICTABLE;
d = UInt(Vd:D); m = UInt(M:Vm);
```

# T1 (Armv8.3)

### T1

```
VJCVT{<q>}.S32.F64 <Sd>, <Dm>

if !HaveFJCVTZSExt() then UNDEFINED;
if InITBlock() then UNPREDICTABLE;
d = UInt(Vd:D); m = UInt(M:Vm);
```

### **Assembler Symbols**

```
<q> See Standard assembler syntax fields.
```

<Sd> Is the 32-bit name of the SIMD&FP destination register, encoded in the "Vd:D" field.

<Dm> Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.

#### Operation

```
EncodingSpecificOperations();
CheckVFPEnabled(TRUE);
bits(64) fltval = D[m];
bits(32) intval = FPToFixedJS(fltval, FPSCR, FALSE);
S[d] = intval;
```

 $In ternal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ time stamp:\ 2019-03-28T07:59$ 

 $Copyright \\ @ 2010-2019 \\ Arm \\ Limited \\ or \\ its \\ affiliates. \\ All \\ rights \\ reserved. \\ This \\ document \\ is \\ Non-Confidential. \\ All \\ rights \\ reserved. \\ This \\ document \\ is \\ Non-Confidential. \\ All \\ rights \\ reserved. \\ This \\ document \\ is \\ Non-Confidential. \\ All \\ rights \\ reserved. \\ This \\ document \\ is \\ Non-Confidential. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\$ 

VJCVT Page 793

### VLD1 (single element to one lane)

Load single 1-element structure to one lane of one register loads one element from memory into one element of a register. Elements of the register that are not loaded are unchanged. For details of the addressing mode see *Advanced SIMD addressing mode*.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1, A2 and A3) and T32 (T1, T2 and T3).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6   | 5    | 4  | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|----|-----|------|----|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 1  | 0  | 0  | 1  | D  | 1  | 0  |    | R  | 'n |    |    | ٧  | 'd |    | 0  | 0  | 0 | 0 | in | dex | _ali | gn |   | R | m |   |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | si | ze |   |   |    |     |      |    |   |   |   |   |

### Offset (Rm == 1111)

```
VLD1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

#### Post-indexed (Rm == 1101)

```
VLD1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

#### Post-indexed (Rm != 11x1)

```
VLD1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>
if size == '11' then SEE "VLD1 (single element to all lanes)";
if index_align<0> != '0' then UNDEFINED;
ebytes = 1; index = UInt(index_align<3:1>); alignment = 1;
d = UInt(D:Vd); n = UInt(Rn); m = UInt(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 then UNPREDICTABLE;
```

#### **A2**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7   | 6   | 5     | 4  | 3 | 2  | 1 | 0_ |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|-----|-----|-------|----|---|----|---|----|
| 1  | 1  | 1  | 1  | 0  | 1  | 0  | 0  | 1  | D  | 1  | 0  |    | R  | ?n |    |    | V  | ď  |    | 0  | 1  | 0 | 0 | ine | dex | _alio | gn |   | Rı | n |    |

size

### Offset (Rm == 1111)

```
\label{local_vld} $$ VLD1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

### Post-indexed (Rm == 1101)

```
VLD1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

#### Post-indexed (Rm != 11x1)

```
VLD1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>
if size == '11' then SEE "VLD1 (single element to all lanes)";
if index_align<1> != '0' then UNDEFINED;
ebytes = 2; index = UInt(index_align<3:2>);
alignment = if index_align<0> == '0' then 1 else 2;
d = UInt(D:Vd); n = UInt(Rn); m = UInt(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 then UNPREDICTABLE;
```

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6   | 5    | 4  | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|----|-----|------|----|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 1  | 0  | 0  | 1  | D  | 1  | 0  |    | R  | 'n |    |    | ٧  | /d |    | 1  | 0  | 0 | 0 | in | dex | _ali | gn |   | R | m |   |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |    |     |      |    |   |   |   |   |

size

```
Offset (Rm == 1111)
```

```
VLD1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

#### Post-indexed (Rm == 1101)

```
VLD1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

#### Post-indexed (Rm != 11x1)

if n == 15 then UNPREDICTABLE;

```
VLD1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>
if size == '11' then SEE "VLD1 (single element to all lanes)";
if index_align<2> != '0' then UNDEFINED;
if index_align<1:0> != '00' && index_align<1:0> != '11' then UNDEFINED;
ebytes = 4; index = UInt(index_align<3>);
alignment = if index_align<1:0> == '00' then 1 else 4;
d = UInt(D:Vd); n = UInt(Rn); m = UInt(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6                | 5     | 4  | 3 | 2 | 1 | 0_ |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|----|------------------|-------|----|---|---|---|----|
| 1  | 1  | 1  | 1  | 1  | 0  | 0 | 1 | 1 | D | 1 | 0 |   | F | ≀n |   |    | ٧  | ′d |    | 0  | 0  | 0 | 0 | in | dex <sub>.</sub> | _alio | gn |   | R | m |    |

size

### Offset (Rm == 1111)

```
VLD1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

### Post-indexed (Rm == 1101)

```
VLD1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

### Post-indexed (Rm != 11x1)

```
VLD1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>

if size == '11' then SEE "VLD1 (single element to all lanes)";

if index_align<0> != '0' then UNDEFINED;

ebytes = 1; index = UInt(index_align<3:1>); alignment = 1;

d = UInt(D:Vd); n = UInt(Rn); m = UInt(Rm);

wback = (m != 15); register_index = (m != 15 && m != 13);

if n == 15 then UNPREDICTABLE;
```

### **T2**

| 1 | 5 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6   | 5   | 4  | 3 | 2 | 1 | 0 |
|---|---|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|----|-----|-----|----|---|---|---|---|
| Ŀ | 1 | 1  | 1  | 1  | 1  | 0  | 0 | 1 | 1 | D | 1 | 0 |   | R | ₹n |   |    | V  | ⁄d |    | 0  | 1  | 0 | 0 | in | dex | ali | gn |   | R | m |   |

size

```
Offset (Rm == 1111)
```

```
VLD1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

#### Post-indexed (Rm == 1101)

```
VLD1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

#### Post-indexed (Rm != 11x1)

```
VLD1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>
if size == '11' then SEE "VLD1 (single element to all lanes)";
if index_align<1> != '0' then UNDEFINED;
ebytes = 2; index = <u>UInt</u>(index_align<3:2>);
alignment = if index_align<0> == '0' then 1 else 2;
d = <u>UInt</u>(D:Vd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 then UNPREDICTABLE;
```

#### **T3**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6   | 5     | 4  | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|----|-----|-------|----|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 0 | 1 | 1 | D | 1 | 0 |   | R | n? |   |    | ٧  | /d |    | 1  | 0  | 0 | 0 | in | dex | _alio | gn |   | R | m |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   |   |    |   |    |    |    |    | ci | 70 |   |   |    |     |       |    |   |   |   |   |

#### Offset (Rm == 1111)

```
VLD1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

### Post-indexed (Rm == 1101)

```
VLD1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

#### Post-indexed (Rm != 11x1)

```
VLD1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>
```

```
if size == '11' then SEE "VLD1 (single element to all lanes)";
if index_align<2> != '0' then UNDEFINED;
if index_align<1:0> != '00' && index_align<1:0> != '11' then UNDEFINED;
ebytes = 4; index = UInt(index_align<3>);
alignment = if index_align<1:0> == '00' then 1 else 4;
d = UInt(D:Vd); n = UInt(Rn); m = UInt(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 then UNPREDICTABLE;
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

<c> For encoding A1, A2 and A3: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1, T2 and T3: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<size> Is the data size, encoded in "size":

| size | <size></size> |
|------|---------------|
| 0.0  | 8             |
| 01   | 16            |
| 10   | 32            |

```
Is a list containing the single 64-bit name of the SIMD&FP register holding the element.
                    The list must be \{ <Dd > [<index >] \}.
                    The register <Dd> is encoded in the "D:Vd" field.
                    The permitted values and encoding of <index> depend on <size>:
                 <size> == 8
                        <index> is in the range 0 to 7, encoded in the "index align<3:1>" field.
                 <size> == 16
                        <index> is in the range 0 to 3, encoded in the "index align<3:2>" field.
                 <size> == 32
                       <index> is 0 or 1, encoded in the "index align<3>" field.
<Rn>
                    Is the general-purpose base register, encoded in the "Rn" field.
<align>
                    When <size> == 8, <align> must be omitted, otherwise it is the optional alignment.
                    Whenever <align> is omitted, the standard alignment is used, see Unaligned data access, and the encoding depends on <size>:
                       Encoded in the "index align<0>" field as 0.
                 <size> == 16
                       Encoded in the "index align<1:0>" field as 0b00.
                 <size> == 32
                       Encoded in the "index align<2:0>" field as 0b000.
                    Whenever <align> is present, the permitted values and encoding depend on <size>:
                 <size> == 16
                       <align> is 16, meaning 16-bit alignment, encoded in the "index_align<1:0>" field as 0b01.
                        <align> is 32, meaning 32-bit alignment, encoded in the "index align<2:0>" field as 0b011.
                    : is the preferred separator before the <align> value, but the alignment can be specified as @<align>, see Advanced SIMD
                    addressing mode.
<Rm>
                    Is the general-purpose index register containing an offset applied after the access, encoded in the "Rm" field.
```

For more information about the variants of this instruction, see Advanced SIMD addressing mode.

### Operation

t>

```
if ConditionPassed() then
    address = R[n]; iswrite = FALSE;
      - = <u>AArch32.CheckAlignment</u>(address, alignment, <u>AccType VEC</u>, iswrite);
     \underline{\text{Elem}}[\underline{D}[d], \text{index}] = \underline{\text{MemU}}[\text{address,ebytes}];
     if wback then
          if register_index then
               \underline{R}[n] = \underline{R}[n] + \underline{R}[m];
          else
               \underline{R}[n] = \underline{R}[n] + \text{ebytes};
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

## VLD1 (single element to all lanes)

Load single 1-element structure and replicate to all lanes of one register loads one element from memory into every element of one or two vectors. For details of the addressing mode see *Advanced SIMD addressing mode*.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7   | 6  | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|-----|----|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 0  | 1  | 0  | 0  | 1  | D  | 1  | 0  |    | R  | n  |    |    | ٧  | ď  |    | 1  | 1  | 0 | 0 | Siz | ze | Т | а |   | Rı | m |   |

### Offset (Rm == 1111)

```
VLD1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

#### Post-indexed (Rm == 1101)

```
VLD1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

#### Post-indexed (Rm != 11x1)

```
VLD1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}],<Rm>

if size == '11' || (size == '00' && a == '1') then UNDEFINED;
ebytes = 1 << <u>UInt</u>(size); regs = if T == '0' then 1 else 2;
alignment = if a == '0' then 1 else ebytes;
d = <u>UInt</u>(D:Vd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d+regs > 32 then UNPREDICTABLE;
```

### **CONSTRAINED UNPREDICTABLE behavior**

If d+regs > 32, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- One or more of the SIMD and floating-point registers are UNKNOWN. If the instruction specifies writeback, the base register becomes UNKNOWN. This behavior does not affect any general-purpose registers.

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7   | 6  | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|---|---|-----|----|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 0 | 1 | 1 | D | 1 | 0 |   | R | n |   |    | V  | ⁄d |    | 1  | 1  | 0 | 0 | Siz | ze | Т | а |   | Rı | m |   |

```
Offset (Rm == 1111)
```

```
VLD1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

#### Post-indexed (Rm == 1101)

```
VLD1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

#### Post-indexed (Rm != 11x1)

```
VLD1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>

if size == '11' || (size == '00' && a == '1') then UNDEFINED;
ebytes = 1 << <u>UInt</u>(size); regs = if T == '0' then 1 else 2;
alignment = if a == '0' then 1 else ebytes;
d = <u>UInt</u>(D:Vd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d+regs > 32 then UNPREDICTABLE;
```

### **CONSTRAINED UNPREDICTABLE behavior**

If d+regs > 32, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- One or more of the SIMD and floating-point registers are UNKNOWN. If the instruction specifies writeback, the base register becomes UNKNOWN. This behavior does not affect any general-purpose registers.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*, and particularly *VLD1* (single element to all lanes).

### **Assembler Symbols**

t>

<align>

<c> For encoding A1: see Standard assembler syntax fields. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<size> Is the data size, encoded in "size":

| size | <size></size> |
|------|---------------|
| 0.0  | 8             |
| 01   | 16            |
| 10   | 32            |
| 11   | RESERVED      |

Is a list containing the 64-bit names of the SIMD&FP registers.

The list must be one of:

{ <Dd>[] }

Encoded in the "T" field as 0.

{ <Dd>[], <Dd+1>[]}

Encoded in the "T" field as 1.

The register <Dd> is encoded in the "D:Vd" field.

<Rn> Is the general-purpose base register, encoded in the "Rn" field.

When <size> == 8, <align> must be omitted, otherwise it is the optional alignment.

Whenever <align> is omitted, the standard alignment is used, see *Unaligned data access*, and is encoded in the "a" field as 0.

Whenever <align> is present, the permitted values and encoding depend on <size>:

 $\langle \text{size} \rangle == 16$ 

<align> is 16, meaning 16-bit alignment, encoded in the "a" field as 1.

<size> == 32

<align> is 32, meaning 32-bit alignment, encoded in the "a" field as 1.

: is the preferred separator before the <align> value, but the alignment can be specified as @<align>, see Advanced SIMD addressing mode.

<Rm>

Is the general-purpose index register containing an offset applied after the access, encoded in the "Rm" field.

For more information about the variants of this instruction, see Advanced SIMD addressing mode.

### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();    CheckAdvSIMDEnabled();
    address = R[n];    iswrite = FALSE;
    - = AArch32.CheckAlignment(address, alignment, AccType VEC, iswrite);
    bits(64) replicated_element = Replicate(MemU[address,ebytes]);
    for r = 0 to regs-1
        D[d+r] = replicated_element;
    if wback then
        if register_index then
            R[n] = R[n] + R[m];
        else
            R[n] = R[n] + ebytes;
```

Internal version only: isa v00 96, pseudocode r8p5 00bet2 rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

### VLD1 (multiple single elements)

Load multiple single 1-element structures to one, two, three, or four registers loads elements from memory into one, two, three, or four registers, without de-interleaving. Every element of each register is loaded. For details of the addressing mode see *Advanced SIMD addressing mode*. Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1, A2, A3 and A4) and T32 (T1, T2, T3 and T4).

#### **A1**

| 3 | 1 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7   | 6  | 5   | 4  | 3 | 2 | 1 | 0 |
|---|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|-----|----|-----|----|---|---|---|---|
|   | 1 | 1  | 1  | 1  | 0  | 1  | 0  | 0  | 0  | D  | 1  | 0  |    | R  | n. |    |    | V  | ⁄d |    | 0  | 1  | 1 | 1 | Siz | ze | ali | gn |   | R | m |   |

### Offset (Rm == 1111)

```
VLD1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

#### Post-indexed (Rm == 1101)

```
VLD1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

#### Post-indexed (Rm != 11x1)

```
VLD1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>
regs = 1; if align<1> == '1' then UNDEFINED;
alignment = if align == '00' then 1 else 4 << <u>UInt</u>(align);
ebytes = 1 << <u>UInt</u>(size); elements = 8 DIV ebytes;
d = <u>UInt</u>(D:Vd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d+regs > 32 then UNPREDICTABLE;
```

### **CONSTRAINED UNPREDICTABLE behavior**

If d+regs > 32, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- One or more of the SIMD and floating-point registers are UNKNOWN. If the instruction specifies writeback, the base register becomes UNKNOWN. This behavior does not affect any general-purpose registers.

#### **A2**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7   | 6  | 5    | 4  | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|-----|----|------|----|---|----|---|---|
| 1  | 1  | 1  | 1  | 0  | 1  | 0  | 0  | 0  | D  | 1  | 0  |    | F  | ≀n |    |    | ٧  | 'd |    | 1  | 0  | 1 | 0 | Siz | ze | aliç | gn |   | Rı | n |   |

```
VLD1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

#### Post-indexed (Rm == 1101)

```
VLD1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

### Post-indexed (Rm != 11x1)

```
VLD1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>

regs = 2; if align == '11' then UNDEFINED;
alignment = if align == '00' then 1 else 4 << <u>UInt</u>(align);
ebytes = 1 << <u>UInt</u>(size); elements = 8 DIV ebytes;
d = <u>UInt</u>(D:Vd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d+regs > 32 then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If d+regs > 32, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- One or more of the SIMD and floating-point registers are UNKNOWN. If the instruction specifies writeback, the base register becomes UNKNOWN. This behavior does not affect any general-purpose registers.

#### **A3**

| 31 | 1 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7   | 6  | 5   | 4  | 3 | 2 | 1 | 0_ |
|----|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|-----|----|-----|----|---|---|---|----|
| 1  | 1    | 1  | 1  | 0  | 1  | 0  | 0  | 0  | D  | 1  | 0  |    | R  | n  |    |    | V  | ⁄d |    | 0  | 1  | 1 | 0 | Siz | ze | ali | gn |   | R | m |    |

### Offset (Rm == 1111)

```
VLD1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

#### Post-indexed (Rm == 1101)

```
VLD1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

### Post-indexed (Rm != 11x1)

```
VLD1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>
regs = 3; if align<1> == '1' then UNDEFINED;
alignment = if align == '00' then 1 else 4 << <u>UInt</u>(align);
ebytes = 1 << <u>UInt</u>(size); elements = 8 DIV ebytes;
d = <u>UInt</u>(D:Vd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d+regs > 32 then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If d+regs > 32, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- One or more of the SIMD and floating-point registers are UNKNOWN. If the instruction specifies writeback, the base register becomes UNKNOWN. This behavior does not affect any general-purpose registers.

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6  | 5    | 4    | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|----|----|------|------|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 1  | 0  | 0  | 0  | D  | 1  | 0  |    | F  | n  |    |    | V  | ′d |    | 0  | 0  | 1 | 0 | si | ze | alio | an l |   | R | m |   |

```
VLD1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

#### Post-indexed (Rm == 1101)

```
VLD1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

#### Post-indexed (Rm != 11x1)

```
VLD1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>
regs = 4;
alignment = if align == '00' then 1 else 4 << <u>UInt</u>(align);
ebytes = 1 << <u>UInt</u>(size); elements = 8 DIV ebytes;
d = <u>UInt</u>(D:Vd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d+regs > 32 then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If d+regs > 32, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- One or more of the SIMD and floating-point registers are UNKNOWN. If the instruction specifies writeback, the base register becomes UNKNOWN. This behavior does not affect any general-purpose registers.

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6  | 5   | 4  | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|----|----|-----|----|---|----|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 0 | 1 | 0 | D | 1 | 0 |   | R | n. |   |    | ٧  | ′d |    | 0  | 1  | 1 | 1 | si | ze | ali | gn |   | Rı | m |   |

### Offset (Rm == 1111)

```
VLD1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

#### Post-indexed (Rm == 1101)

```
VLD1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

### Post-indexed (Rm != 11x1)

```
VLD1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>
regs = 1; if align<1> == '1' then UNDEFINED;
alignment = if align == '00' then 1 else 4 << UInt(align);
ebytes = 1 << UInt(size); elements = 8 DIV ebytes;
d = UInt(D:Vd); n = UInt(Rn); m = UInt(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d+regs > 32 then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If d+regs > 32, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.

 One or more of the SIMD and floating-point registers are UNKNOWN. If the instruction specifies writeback, the base register becomes UNKNOWN. This behavior does not affect any general-purpose registers.

#### **T2**

| 15 |   |   |   |   |   |   |   |   |   |   |   | <br> |    | <br> |   |    | <br> |   |   |   |     |    |     |    | <br> |   |  |
|----|---|---|---|---|---|---|---|---|---|---|---|------|----|------|---|----|------|---|---|---|-----|----|-----|----|------|---|--|
| 1  | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | D | 1 | 0 | R    | n. |      | ٧ | /d | 1    | 0 | 1 | 0 | siz | ze | ali | gn | R    | m |  |

### Offset (Rm == 1111)

```
VLD1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

#### Post-indexed (Rm == 1101)

```
VLD1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

#### Post-indexed (Rm != 11x1)

```
VLD1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>
regs = 2; if align == '11' then UNDEFINED;
alignment = if align == '00' then 1 else 4 << <u>UInt</u>(align);
ebytes = 1 << <u>UInt</u>(size); elements = 8 DIV ebytes;
d = <u>UInt</u>(D:Vd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If d+regs > 32, then one of the following behaviors must occur:

if  $n == 15 \mid \mid d+regs > 32$  then UNPREDICTABLE;

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- One or more of the SIMD and floating-point registers are UNKNOWN. If the instruction specifies writeback, the base register becomes UNKNOWN. This behavior does not affect any general-purpose registers.

#### **T**3

|   | _ |   |   |   |   |   |   |   |   |   |   |   | <br> |    | <br> |   |    | <br> |   |   |   |     |    | 5    |   | <br> |   |  |
|---|---|---|---|---|---|---|---|---|---|---|---|---|------|----|------|---|----|------|---|---|---|-----|----|------|---|------|---|--|
| 1 |   | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | D | 1 | 0 | F    | ₹n |      | V | ⁄d | 0    | 1 | 1 | 0 | siz | ze | alig | n | R    | m |  |

#### Offset (Rm == 1111)

```
VLD1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

### Post-indexed (Rm == 1101)

```
VLD1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

### Post-indexed (Rm != 11x1)

```
VLD1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>
```

```
regs = 3; if align<1> == '1' then UNDEFINED;
alignment = if align == '00' then 1 else 4 << <u>UInt</u>(align);
ebytes = 1 << <u>UInt</u>(size); elements = 8 DIV ebytes;
d = <u>UInt</u>(D:Vd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d+regs > 32 then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If d+regs > 32, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- One or more of the SIMD and floating-point registers are UNKNOWN. If the instruction specifies writeback, the base register becomes UNKNOWN. This behavior does not affect any general-purpose registers.

#### **T4**

| _1 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6  | 5   | 4  | 3 | 2  | 1 | 0_ |
|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|---|---|----|----|-----|----|---|----|---|----|
|    | 1  | 1  | 1  | 1  | 1  | 0  | 0 | 1 | 0 | О | 1 | 0 |   | R | n |   |    | V  | ′d |    | 0  | 0  | 1 | 0 | si | ze | ali | gn |   | Rı | m |    |

#### Offset (Rm == 1111)

```
VLD1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

### Post-indexed (Rm == 1101)

```
VLD1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

#### Post-indexed (Rm != 11x1)

```
VLD1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>
regs = 4;
alignment = if align == '00' then 1 else 4 << <u>UInt</u>(align);
ebytes = 1 << <u>UInt</u>(size); elements = 8 DIV ebytes;
d = <u>UInt</u>(D:Vd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d+regs > 32 then UNPREDICTABLE;
```

### **CONSTRAINED UNPREDICTABLE behavior**

If d+regs > 32, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- One or more of the SIMD and floating-point registers are UNKNOWN. If the instruction specifies writeback, the base register becomes UNKNOWN. This behavior does not affect any general-purpose registers.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*, and particularly *VLD1 (multiple single elements)*.

Related encodings: See Advanced SIMD element or structure load/store for the T32 instruction set, or Advanced SIMD element or structure load/store for the A32 instruction set.

### **Assembler Symbols**

<c> For encoding A1, A2, A3 and A4: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1, T2, T3 and T4: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<size> Is the data size, encoded in "size":

| - |      |               |
|---|------|---------------|
|   | size | <size></size> |
|   | 00   | 8             |
|   | 01   | 16            |
|   | 10   | 32            |
|   | 11   | 64            |

Is a list containing the 64-bit names of the SIMD&FP registers.

The list must be one of:

```
{ < Dd > }
```

Single register. Selects the A1 and T1 encodings of the instruction.

#### { <Dd>, <Dd+1> }

Two single-spaced registers. Selects the A2 and T2 encodings of the instruction.

#### { <Dd>, <Dd+1>, <Dd+2> }

Three single-spaced registers. Selects the A3 and T3 encodings of the instruction.

#### { <Dd>, <Dd+1>, <Dd+2>, <Dd+3> }

Four single-spaced registers. Selects the A4 and T4 encodings of the instruction.

The register <Dd> is encoded in the "D:Vd" field.

<Rn>

Is the general-purpose base register, encoded in the "Rn" field.

<align>

Is the optional alignment.

Whenever <align> is omitted, the standard alignment is used, see *Unaligned data access*, and is encoded in the "align" field as 0b00.

Whenever <align> is present, the permitted values are:

64

64-bit alignment, encoded in the "align" field as 0b01.

128

128-bit alignment, encoded in the "align" field as 0b10. Available only if st> contains two or four registers.

256

256-bit alignment, encoded in the "align" field as 0b11. Available only if ist> contains four registers.

: is the preferred separator before the <align> value, but the alignment can be specified as @<align>, see Advanced SIMD addressing mode.

<Rm>

Is the general-purpose index register containing an offset applied after the access, encoded in the "Rm" field.

For more information about the variants of this instruction, see Advanced SIMD addressing mode.

### Operation

```
if ConditionPassed() then
    address = R[n]; iswrite = FALSE;
    - = AArch32.CheckAlignment (address, alignment, AccType_VEC, iswrite);
    for r = 0 to regs-1
         for e = 0 to elements-1
             bits(ebytes*8) data;
             if ebytes != 8 then
                  data = MemU[address, ebytes];
                  - = AArch32.CheckAlignment (address, ebytes, <a href="AccType_NORMAL">AccType_NORMAL</a>, iswrite);
                  data<31:0> = if BigEndian() then MemU[address+4,4] else MemU[address,4];
                  data < 63:32 > = if BigEndian() then MemU[address, 4] else MemU[address+4, 4];
             \underline{\text{Elem}}[\underline{D}[d+r],e] = \text{data};
             address = address + ebytes;
    if wback then
         if register index then
             \underline{R}[n] = \underline{R}[n] + \underline{R}[m];
         else
             \underline{R}[n] = \underline{R}[n] + 8*regs;
```

Internal version only: isa v00 96, pseudocode r8p5 00bet2 rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

### VLD2 (single 2-element structure to one lane)

Load single 2-element structure to one lane of two registers loads one 2-element structure from memory into corresponding elements of two registers. Elements of the registers that are not loaded are unchanged. For details of the addressing mode see *Advanced SIMD addressing mode*.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ,  $\underline{A2}$  and  $\underline{A3}$ ) and T32 ( $\underline{T1}$ ,  $\underline{T2}$  and  $\underline{T3}$ ).

### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6   | 5    | 4  | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|----|-----|------|----|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 1  | 0  | 0  | 1  | О  | 1  | 0  |    | R  | 'n |    |    | ٧  | 'd |    | 0  | 0  | 0 | 1 | in | dex | _ali | gn |   | R | m |   |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | si | ze |   |   |    |     |      |    |   |   |   |   |

#### Offset (Rm == 1111)

```
VLD2{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

#### Post-indexed (Rm == 1101)

```
VLD2{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

### Post-indexed (Rm != 11x1)

```
VLD2{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>
if size == '11' then SEE "VLD2 (single 2-element structure to all lanes)";
ebytes = 1; index = <u>UInt</u>(index_align<3:1>); inc = 1;
alignment = if index_align<0> == '0' then 1 else 2;
d = <u>UInt</u>(D:Vd); d2 = d + inc; n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d2 > 31 then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If d2 > 31, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- One or more of the SIMD and floating-point registers are UNKNOWN. If the instruction specifies writeback, the base register becomes UNKNOWN. This behavior does not affect any general-purpose registers.

#### **A2**

| 31 | 3 | 80 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6   | 5     | 4  | 3 | 2  | 1 | 0 |
|----|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|----|-----|-------|----|---|----|---|---|
| 1  | 1 | 1  | 1  | 1  | 0  | 1  | 0  | 0  | 1  | D  | 1  | 0  |    | R  | n  |    |    | ٧  | ď  |    | 0  | 1  | 0 | 1 | in | dex | _aliç | gn |   | Rr | n |   |

size

```
VLD2{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

#### Post-indexed (Rm == 1101)

```
VLD2{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

#### Post-indexed (Rm != 11x1)

```
VLD2{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>
if size == '11' then SEE "VLD2 (single 2-element structure to all lanes)";
ebytes = 2; index = UInt(index_align<3:2>);
inc = if index_align<1> == '0' then 1 else 2;
alignment = if index_align<0> == '0' then 1 else 4;
d = UInt(D:Vd); d2 = d + inc; n = UInt(Rn); m = UInt(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d2 > 31 then UNPREDICTABLE;
```

### **CONSTRAINED UNPREDICTABLE behavior**

If d2 > 31, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- One or more of the SIMD and floating-point registers are UNKNOWN. If the instruction specifies writeback, the base register becomes UNKNOWN. This behavior does not affect any general-purpose registers.

#### **A3**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6   | 5    | 4  | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|----|-----|------|----|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 1  | 0  | 0  | 1  | D  | 1  | 0  |    | R  | 'n |    |    | V  | ′d |    | 1  | 0  | 0 | 1 | in | dex | _ali | gn |   | R | m |   |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | si | ze |   |   |    |     |      |    |   |   |   |   |

### Offset (Rm == 1111)

```
VLD2{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

#### Post-indexed (Rm == 1101)

```
VLD2{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

### Post-indexed (Rm != 11x1)

```
VLD2{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>

if size == '11' then SEE "VLD2 (single 2-element structure to all lanes)";
if index_align<1> != '0' then UNDEFINED;
ebytes = 4; index = UInt(index_align<3>);
inc = if index_align<2> == '0' then 1 else 2;
alignment = if index_align<0> == '0' then 1 else 8;
d = UInt(D:Vd); d2 = d + inc; n = UInt(Rn); m = UInt(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d2 > 31 then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If d2 > 31, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.

• One or more of the SIMD and floating-point registers are UNKNOWN. If the instruction specifies writeback, the base register becomes UNKNOWN. This behavior does not affect any general-purpose registers.

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6   | 5    | 4  | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|----|-----|------|----|---|----|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 0 | 1 | 1 | D | 1 | 0 |   | R | 'n |   |    | ٧  | ⁄d |    | 0  | 0  | 0 | 1 | in | dex | _ali | gn |   | Rı | m |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   |   |    |   |    |    |    |    | _: |    |   |   |    |     |      |    |   |    |   |   |

size

### Offset (Rm == 1111)

```
VLD2{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

### Post-indexed (Rm == 1101)

```
VLD2{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

#### Post-indexed (Rm != 11x1)

```
VLD2{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>
if size == '11' then SEE "VLD2 (single 2-element structure to all lanes)";
ebytes = 1; index = UInt(index_align<3:1>); inc = 1;
alignment = if index_align<0> == '0' then 1 else 2;
d = UInt(D:Vd); d2 = d + inc; n = UInt(Rn); m = UInt(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d2 > 31 then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If d2 > 31, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- One or more of the SIMD and floating-point registers are UNKNOWN. If the instruction specifies writeback, the base register becomes UNKNOWN. This behavior does not affect any general-purpose registers.

#### **T2**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6   | 5    | 4  | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|----|-----|------|----|---|----|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 0 | 1 | 1 | D | 1 | 0 |   | R | 'n |   |    | V  | d  |    | 0  | 1  | 0 | 1 | in | dex | _ali | gn |   | Rı | n |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   |   |    |   |    |    |    |    |    |    |   |   |    |     |      |    |   |    |   |   |

```
VLD2{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

#### Post-indexed (Rm == 1101)

```
VLD2{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

#### Post-indexed (Rm != 11x1)

```
VLD2{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>
if size == '11' then SEE "VLD2 (single 2-element structure to all lanes)";
ebytes = 2; index = UInt(index_align<3:2>);
inc = if index_align<1> == '0' then 1 else 2;
alignment = if index_align<0> == '0' then 1 else 4;
d = UInt(D:Vd); d2 = d + inc; n = UInt(Rn); m = UInt(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d2 > 31 then UNPREDICTABLE;
```

### **CONSTRAINED UNPREDICTABLE behavior**

If d2 > 31, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- One or more of the SIMD and floating-point registers are UNKNOWN. If the instruction specifies writeback, the base register becomes UNKNOWN. This behavior does not affect any general-purpose registers.

### **T3**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11  | 10 | 9 | 8 | 7  | 6   | 5    | 4  | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|-----|----|---|---|----|-----|------|----|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 0 | 1 | 1 | D | 1 | 0 |   | R | n. |   |    | V  | ď  |    | 1   | 0  | 0 | 1 | in | dex | _ali | gn |   | R | m |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   |   |    |   |    |    |    |    | Siz | ze |   |   |    |     |      |    |   |   |   |   |

### Offset (Rm == 1111)

```
VLD2{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

#### Post-indexed (Rm == 1101)

```
VLD2{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

### Post-indexed (Rm != 11x1)

```
VLD2{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>
if size == '11' then SEE "VLD2 (single 2-element structure to all lanes)";
if index_align<1> != '0' then UNDEFINED;
ebytes = 4; index = UInt(index_align<3>);
inc = if index_align<2> == '0' then 1 else 2;
alignment = if index_align<0> == '0' then 1 else 8;
d = UInt(D:Vd); d2 = d + inc; n = UInt(Rn); m = UInt(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d2 > 31 then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If d2 > 31, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.

• One or more of the SIMD and floating-point registers are UNKNOWN. If the instruction specifies writeback, the base register becomes UNKNOWN. This behavior does not affect any general-purpose registers.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*, and particularly *VLD2* (single 2-element structure to one lane).

### **Assembler Symbols**

t>

<c> For encoding A1, A2 and A3: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1, T2 and T3: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<size> Is the data size, encoded in "size":

| size | <size></size> |
|------|---------------|
| 0.0  | 8             |
| 01   | 16            |
| 10   | 32            |

Is a list containing the 64-bit names of the two SIMD&FP registers holding the element.

The list must be one of:

#### { <Dd>[<index>], <Dd+1>[<index>] }

Single-spaced registers, encoded as "spacing" = 0.

#### { <Dd>[<index>], <Dd+2>[<index>] }

Double-spaced registers, encoded as "spacing" = 1. Not permitted when <size> == 8.

The encoding of "spacing" depends on <size>:

#### <size> == 16

"spacing" is encoded in the "index\_align<1>" field.

#### <size> == 32

"spacing" is encoded in the "index align<2>" field.

The register <Dd> is encoded in the "D:Vd" field.

The permitted values and encoding of <index> depend on <size>:

#### <size> == 8

<index> is in the range 0 to 7, encoded in the "index align<3:1>" field.

#### <size> == 16

<index> is in the range 0 to 3, encoded in the "index align<3:2>" field.

#### <size> == 32

<index> is 0 or 1, encoded in the "index\_align<3>" field.

<Rn> Is the general-purpose base register, encoded in the "Rn" field.

<align> Is the optional alignment.

Whenever <align> is omitted, the standard alignment is used, see *Unaligned data access*, and the encoding depends on <size>:

#### <size> == 8

Encoded in the "index\_align<0>" field as 0.

#### <size> == 16

Encoded in the "index\_align<0>" field as 0.

#### <size> == 32

Encoded in the "index align<1:0>" field as 0b00.

Whenever <align> is present, the permitted values and encoding depend on <size>:

#### <size> == 8

<align> is 16, meaning 16-bit alignment, encoded in the "index align<0>" field as 1.

#### <size> == 16

<align> is 32, meaning 32-bit alignment, encoded in the "index\_align<0>" field as 1.

#### <size> == 32

<align> is 64, meaning 64-bit alignment, encoded in the "index\_align<1:0>" field as 0b01.

: is the preferred separator before the <align> value, but the alignment can be specified as @<align>, see *Advanced SIMD addressing mode*.

<Rm> Is the general-purpose index register containing an offset applied after the access, encoded in the "Rm" field.

For more information about the variants of this instruction, see *Advanced SIMD addressing mode*.

### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();    CheckAdvSIMDEnabled();
    address = R[n];    iswrite = FALSE;
    - = AArch32.CheckAlignment(address, alignment, AccType_VEC, iswrite);
    Elem[D[d], index] = MemU[address, ebytes];
    Elem[D[d2], index] = MemU[address+ebytes, ebytes];
    if wback then
        if register_index then
            R[n] = R[n] + R[m];
        else
            R[n] = R[n] + 2*ebytes;
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

### VLD2 (single 2-element structure to all lanes)

Load single 2-element structure and replicate to all lanes of two registers loads one 2-element structure from memory into all lanes of two registers. For details of the addressing mode see *Advanced SIMD addressing mode*.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6  | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|----|----|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 0  | 1  | 0  | 0  | 1  | D  | 1  | 0  |    | R  | 'n |    |    | ٧  | ′d |    | 1  | 1  | 0 | 1 | si | ze | Т | а |   | Rı | m |   |

### Offset (Rm == 1111)

```
VLD2{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

#### Post-indexed (Rm == 1101)

```
VLD2{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

#### Post-indexed (Rm != 11x1)

```
VLD2{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}],<Rm>
if size == '11' then UNDEFINED;
ebytes = 1 << UInt(size);
alignment = if a == '0' then 1 else 2*ebytes;
inc = if T == '0' then 1 else 2;
d = UInt(D:Vd); d2 = d + inc; n = UInt(Rn); m = UInt(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d2 > 31 then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If d2 > 31, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- One or more of the SIMD and floating-point registers are UNKNOWN. If the instruction specifies writeback, the base register becomes UNKNOWN. This behavior does not affect any general-purpose registers.

#### T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6  | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|----|----|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 0 | 1 | 1 | D | 1 | 0 |   | R | n. |   |    | V  | ⁄d |    | 1  | 1  | 0 | 1 | si | ze | Т | а |   | R | m |   |

```
VLD2{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

#### Post-indexed (Rm == 1101)

```
VLD2{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

#### Post-indexed (Rm != 11x1)

```
VLD2{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>

if size == '11' then UNDEFINED;
ebytes = 1 << UInt(size);
alignment = if a == '0' then 1 else 2*ebytes;
inc = if T == '0' then 1 else 2;
d = UInt(D:Vd); d2 = d + inc; n = UInt(Rn); m = UInt(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d2 > 31 then UNPREDICTABLE;
```

### **CONSTRAINED UNPREDICTABLE behavior**

If d2 > 31, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- One or more of the SIMD and floating-point registers are UNKNOWN. If the instruction specifies writeback, the base register becomes UNKNOWN. This behavior does not affect any general-purpose registers.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*, and particularly *VLD2* (single 2-element structure to all lanes).

### **Assembler Symbols**

<c> For encoding A1: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<size> Is the data size, encoded in "size":

| size | <size></size> |
|------|---------------|
| 00   | 8             |
| 01   | 16            |
| 10   | 32            |
| 11   | RESERVED      |

Is a list containing the 64-bit names of two SIMD&FP registers.

The list must be one of:

#### { <Dd>[], <Dd+1>[]}

Single-spaced registers, encoded in the "T" field as 0.

#### { <Dd>[], <Dd+2>[]}

Double-spaced registers, encoded in the "T" field as 1.

The register <Dd> is encoded in the "D:Vd" field.

<Rn> Is the general-purpose base register, encoded in the "Rn" field.

<align> Is the optional alignment.

Whenever <align> is omitted, the standard alignment is used, see *Unaligned data access*, and is encoded in the "a" field as 0.

Whenever <align> is present, the permitted values and encoding depend on <size>:

<size> == 8

<align> is 16, meaning 16-bit alignment, encoded in the "a" field as 1.

Is the general-purpose index register containing an offset applied after the access, encoded in the "Rm" field.

For more information about the variants of this instruction, see *Advanced SIMD addressing mode*.

### Operation

<Rm>

```
if ConditionPassed() then
    EncodingSpecificOperations();    CheckAdvSIMDEnabled();
    address = R[n];    iswrite = FALSE;
    - = AArch32.CheckAlignment(address, alignment, AccType VEC, iswrite);
    D[d] = Replicate(MemU[address, ebytes]);
    D[d2] = Replicate(MemU[address+ebytes, ebytes]);
    if wback then
        if register_index then
            R[n] = R[n] + R[m];
    else
        R[n] = R[n] + 2*ebytes;
```

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

### VLD2 (multiple 2-element structures)

Load multiple 2-element structures to two or four registers loads multiple 2-element structures from memory into two or four registers, with deinterleaving. For more information, see *Element and structure load/store instructions*. Every element of each register is loaded. For details of the addressing mode see *Advanced SIMD addressing mode*.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1 and A2) and T32 (T1 and T2).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10  | 9  | 8 | 7  | 6  | 5   | 4  | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|---|----|----|-----|----|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 1  | 0  | 0  | 0  | О  | 1  | 0  |    | R  | n. |    |    | ٧  | ⁄d |    | 1  | 0   | 0  | Χ | si | ze | ali | gn |   | R | m |   |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | ity | ре |   |    |    |     |    |   |   |   |   |

#### Offset (Rm == 1111)

```
VLD2{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

#### Post-indexed (Rm == 1101)

```
VLD2{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

#### Post-indexed (Rm != 11x1)

```
VLD2{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>
regs = 1; if align == '11' then UNDEFINED;
if size == '11' then UNDEFINED;
inc = if itype == '1001' then 2 else 1;
alignment = if align == '00' then 1 else 4 << UInt(align);
ebytes = 1 << UInt(size); elements = 8 DIV ebytes;
d = UInt(D:Vd); d2 = d + inc; n = UInt(Rn); m = UInt(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d2+regs > 32 then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If d2+regs > 32, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- One or more of the SIMD and floating-point registers are UNKNOWN. If the instruction specifies writeback, the base register becomes UNKNOWN. This behavior does not affect any general-purpose registers.

#### **A2**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7   | 6  | 5   | 4  | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|-----|----|-----|----|---|----|---|---|
| 1  | 1  | 1  | 1  | 0  | 1  | 0  | 0  | 0  | D  | 1  | 0  |    | R  | n. |    |    | V  | 'd |    | 0  | 0  | 1 | 1 | siz | ze | ali | gn |   | Rı | m |   |

```
VLD2{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

#### Post-indexed (Rm == 1101)

```
VLD2{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

#### Post-indexed (Rm != 11x1)

```
VLD2{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>
regs = 2; inc = 2;
if size == '11' then UNDEFINED;
alignment = if align == '00' then 1 else 4 << UInt(align);
ebytes = 1 << UInt(size); elements = 8 DIV ebytes;
d = UInt(D:Vd); d2 = d + inc; n = UInt(Rn); m = UInt(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d2+regs > 32 then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If d2+regs > 32, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- One or more of the SIMD and floating-point registers are UNKNOWN. If the instruction specifies writeback, the base register becomes UNKNOWN. This behavior does not affect any general-purpose registers.

### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10  | 9  | 8 | 7   | 6  | 5   | 4  | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|-----|----|---|-----|----|-----|----|---|----|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 0 | 1 | 0 | D | 1 | 0 |   | R | 'n |   |    | Vc | t  |    | 1  | 0   | 0  | Х | Siz | ze | ali | gn |   | Rı | n |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   |   |    |   |    |    |    |    |    | ity | ре |   |     |    |     |    |   |    |   |   |

### Offset (Rm == 1111)

```
VLD2{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

### Post-indexed (Rm == 1101)

```
VLD2{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

### Post-indexed (Rm != 11x1)

```
VLD2{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>
regs = 1; if align == '11' then UNDEFINED;
if size == '11' then UNDEFINED;
inc = if itype == '1001' then 2 else 1;
alignment = if align == '00' then 1 else 4 << UInt(align);
ebytes = 1 << UInt(size); elements = 8 DIV ebytes;
d = UInt(D:Vd); d2 = d + inc; n = UInt(Rn); m = UInt(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d2+regs > 32 then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If d2+regs > 32, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.

 One or more of the SIMD and floating-point registers are UNKNOWN. If the instruction specifies writeback, the base register becomes UNKNOWN. This behavior does not affect any general-purpose registers.

#### **T2**

| _15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7   | 6  | 5    | 4  | 3 | 2  | 1 | 0_ |
|-----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|-----|----|------|----|---|----|---|----|
| 1   | 1  | 1  | 1  | 1  | 0  | 0 | 1 | 0 | D | 1 | 0 |   | R | ≀n |   |    | ٧  | /d |    | 0  | 0  | 1 | 1 | siz | ze | alig | gn |   | Rı | m |    |

### Offset (Rm == 1111)

```
VLD2{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

#### Post-indexed (Rm == 1101)

```
VLD2{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

#### Post-indexed (Rm != 11x1)

```
VLD2{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>
```

```
regs = 2; inc = 2;
if size == '11' then UNDEFINED;
alignment = if align == '00' then 1 else 4 << <u>UInt(align);</u>
ebytes = 1 << <u>UInt(size);</u> elements = 8 DIV ebytes;
d = <u>UInt(D:Vd);</u> d2 = d + inc; n = <u>UInt(Rn);</u> m = <u>UInt(Rm);</u>
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d2+regs > 32 then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If d2+regs > 32, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- · The instruction executes as NOP.
- One or more of the SIMD and floating-point registers are UNKNOWN. If the instruction specifies writeback, the base register becomes UNKNOWN. This behavior does not affect any general-purpose registers.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*, and particularly *VLD2 (multiple 2-element structures)*.

Related encodings: See Advanced SIMD element or structure load/store for the T32 instruction set, or Advanced SIMD element or structure load/store for the A32 instruction set.

### **Assembler Symbols**

<size>

t>

<c> For encoding A1 and A2: see Standard assembler syntax fields. This encoding must be unconditional.

For encoding T1 and T2: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

Is the data size, encoded in "size":

| size | <size></size> |
|------|---------------|
| 0.0  | 8             |
| 01   | 16            |
| 10   | 32            |
| 11   | RESERVED      |

Is a list containing the 64-bit names of the SIMD&FP registers.

The list must be one of:

### { <Dd>, <Dd+1> }

Two single-spaced registers. Selects the A1 and T1 encodings of the instruction, and encoded in the "itype" field as 0b1000.

#### { <Dd>, <Dd+2> }

Two double-spaced registers. Selects the A1 and T1 encodings of the instruction, and encoded in the "itype" field as 0b1001.

```
{ <Dd>, <Dd+1>, <Dd+2>, <Dd+3> }
```

Three single-spaced registers. Selects the A2 and T2 encodings of the instruction.

The register <Dd> is encoded in the "D:Vd" field.

<Rn> Is the general-purpose base register, encoded in the "Rn" field.

<align> Is the optional alignment.

Whenever <align> is omitted, the standard alignment is used, see *Unaligned data access*, and is encoded in the "align" field as 0b00.

Whenever <align> is present, the permitted values are:

64

64-bit alignment, encoded in the "align" field as 0b01.

128

128-bit alignment, encoded in the "align" field as 0b10.

256

256-bit alignment, encoded in the "align" field as 0b11. Available only if ist> contains four registers.

: is the preferred separator before the <align> value, but the alignment can be specified as @<align>, see Advanced SIMD addressing mode.

<Rm>

Is the general-purpose index register containing an offset applied after the access, encoded in the "Rm" field.

For more information about the variants of this instruction, see Advanced SIMD addressing mode.

### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();    CheckAdvSIMDEnabled();
    address = R[n];    iswrite = FALSE;
    - = AArch32.CheckAlignment (address, alignment, AccType VEC, iswrite);
    for r = 0 to regs-1
        for e = 0 to elements-1
            Elem[D[d+r], e] = MemU[address, ebytes];
            Elem[D[d2+r],e] = MemU[address+ebytes, ebytes];
            address = address + 2*ebytes;
if wback then
        if register_index then
            R[n] = R[n] + R[m];
        else
            R[n] = R[n] + 16*regs;
```

 $In ternal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ time stamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

### VLD3 (single 3-element structure to one lane)

Load single 3-element structure to one lane of three registers loads one 3-element structure from memory into corresponding elements of three registers. Elements of the registers that are not loaded are unchanged. For details of the addressing mode see *Advanced SIMD addressing mode*. Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1, A2 and A3) and T32 (T1, T2 and T3).

#### **A1**

| 3 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17     | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8   | 7    | 6  | 5 | 4 | 3 | 2 | 1 | 0 |
|---|----|----|----|----|----|----|----|----|----|----|----|----|----|--------|----|----|----|----|----|----|----|----|-----|------|----|---|---|---|---|---|---|
| 1 | 1  | 1  | 1  | 0  | 1  | 0  | 0  | 1  | D  | 1  | 0  |    | R  | n Vd ( |    |    |    | 0  | 0  | 1  | 0  | in | dex | _ali | gn |   | R | m |   |   |   |
|   |    |    |    |    |    |    |    |    |    |    |    |    |    |        |    |    |    |    |    | si | ze |    |     |      |    |   |   |   |   |   |   |

#### Offset (Rm == 1111)

```
VLD3{<c>}{<q>}.<size> <list>, [<Rn>]
```

#### Post-indexed (Rm == 1101)

```
VLD3{<c>}{<q>}.<size> <list>, [<Rn>]!
```

### Post-indexed (Rm != 11x1)

```
VLD3{<c>}{<q>}.<size> <list>, [<Rn>], <Rm>
if size == '11' then SEE "VLD3 (single 3-element structure to all lanes)";
if index_align<0> != '0' then UNDEFINED;
ebytes = 1; index = UInt(index_align<3:1>); inc = 1;
d = UInt(D:Vd); d2 = d + inc; d3 = d2 + inc; n = UInt(Rn); m = UInt(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d3 > 31 then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If d3 > 31, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- One or more of the SIMD and floating-point registers are UNKNOWN. If the instruction specifies writeback, the base register becomes UNKNOWN. This behavior does not affect any general-purpose registers.

#### **A2**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17  | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6   | 5    | 4  | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|---|---|----|-----|------|----|---|----|---|---|
| 1  | 1  | 1  | 1  | 0  | 1  | 0  | 0  | 1  | ם  | 1  | 0  |    | R  | ln_ |    |    | V  | ď  |    | 0  | 1  | 1 | 0 | in | dex | _ali | gn |   | Rı | m |   |

size

```
VLD3{<c>}{<q>}.<size> <list>, [<Rn>]
```

### Post-indexed (Rm == 1101)

```
VLD3{<c>}{<q>}.<size> <list>, [<Rn>]!
```

#### Post-indexed (Rm != 11x1)

```
VLD3{<c>}{<q>}.<size> <list>, [<Rn>], <Rm>

if size == '11' then SEE "VLD3 (single 3-element structure to all lanes)";

if index_align<0> != '0' then UNDEFINED;

ebytes = 2; index = UInt(index_align<3:2>);

inc = if index_align<1> == '0' then 1 else 2;

d = UInt(D:Vd); d2 = d + inc; d3 = d2 + inc; n = UInt(Rn); m = UInt(Rm);

wback = (m != 15); register_index = (m != 15 && m != 13);

if n == 15 || d3 > 31 then UNPREDICTABLE;
```

### **CONSTRAINED UNPREDICTABLE behavior**

If d3 > 31, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- One or more of the SIMD and floating-point registers are UNKNOWN. If the instruction specifies writeback, the base register becomes UNKNOWN. This behavior does not affect any general-purpose registers.

#### **A3**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6   | 5    | 4  | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|----|-----|------|----|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 1  | 0  | 0  | 1  | D  | 1  | 0  |    | R  | ≀n |    |    | ٧  | ′d |    | 1  | 0  | 1 | 0 | in | dex | _ali | gn |   | R | m |   |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | Si | ze |   |   |    |     |      |    |   |   |   |   |

### Offset (Rm == 1111)

```
VLD3{<c>}{<q>}.<size> <list>, [<Rn>]
```

#### Post-indexed (Rm == 1101)

```
VLD3{<c>}{<q>}.<size> <list>, [<Rn>]!
```

### Post-indexed (Rm != 11x1)

```
VLD3{<c>}{<q>}.<size> <list>, [<Rn>], <Rm>

if size == '11' then SEE "VLD3 (single 3-element structure to all lanes)";

if index_align<1:0> != '00' then UNDEFINED;

ebytes = 4; index = UInt(index_align<3>);

inc = if index_align<2> == '0' then 1 else 2;

d = UInt(D:Vd); d2 = d + inc; d3 = d2 + inc; n = UInt(Rn); m = UInt(Rm);

wback = (m != 15); register_index = (m != 15 && m != 13);

if n == 15 || d3 > 31 then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If d3 > 31, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.

• One or more of the SIMD and floating-point registers are UNKNOWN. If the instruction specifies writeback, the base register becomes UNKNOWN. This behavior does not affect any general-purpose registers.

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6   | 5    | 4  | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|----|-----|------|----|---|----|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 0 | 1 | 1 | D | 1 | 0 |   | R | 'n |   |    | ٧  | ⁄d |    | 0  | 0  | 1 | 0 | in | dex | _ali | gn |   | Rı | m |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   |   |    |   |    |    |    |    | _: |    |   |   |    |     |      |    |   |    |   |   |

size

### Offset (Rm == 1111)

```
VLD3{<c>}{<q>}.<size> <list>, [<Rn>]
```

### Post-indexed (Rm == 1101)

```
VLD3{<c>}{<q>}.<size> <list>, [<Rn>]!
```

#### Post-indexed (Rm != 11x1)

```
VLD3{<c>}{<q>}.<size> <list>, [<Rn>], <Rm>
if size == '11' then SEE "VLD3 (single 3-element structure to all lanes)";
if index_align<0> != '0' then UNDEFINED;
ebytes = 1; index = UInt(index_align<3:1>); inc = 1;
d = UInt(D:Vd); d2 = d + inc; d3 = d2 + inc; n = UInt(Rn); m = UInt(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d3 > 31 then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If d3 > 31, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- One or more of the SIMD and floating-point registers are UNKNOWN. If the instruction specifies writeback, the base register becomes UNKNOWN. This behavior does not affect any general-purpose registers.

#### **T2**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6   | 5    | 4  | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|---|---|----|-----|------|----|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 0 | 1 | 1 | D | 1 | 0 |   | R | n |   |    | V  | 'd |    | 0  | 1  | 1 | 0 | in | dex | _ali | gn |   | R | m |   |

```
VLD3{<c>}{<q>}.<size> <list>, [<Rn>]
```

#### Post-indexed (Rm == 1101)

```
VLD3{<c>}{<q>}.<size> <list>, [<Rn>]!
```

#### Post-indexed (Rm != 11x1)

```
VLD3{<c>}{<q>}.<size> <list>, [<Rn>], <Rm>
if size == '11' then SEE "VLD3 (single 3-element structure to all lanes)";
if index_align<0> != '0' then UNDEFINED;
ebytes = 2; index = UInt(index_align<3:2>);
inc = if index_align<1> == '0' then 1 else 2;
d = UInt(D:Vd); d2 = d + inc; d3 = d2 + inc; n = UInt(Rn); m = UInt(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d3 > 31 then UNPREDICTABLE;
```

### **CONSTRAINED UNPREDICTABLE behavior**

If d3 > 31, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- One or more of the SIMD and floating-point registers are UNKNOWN. If the instruction specifies writeback, the base register becomes UNKNOWN. This behavior does not affect any general-purpose registers.

### **T3**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11  | 10 | 9 | 8 | 7  | 6   | 5     | 4  | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|-----|----|---|---|----|-----|-------|----|---|----|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 0 | 1 | 1 | D | 1 | 0 |   | R | ≀n |   |    | V  | d  |    | 1   | 0  | 1 | 0 | in | dex | _alio | gn |   | Rı | m |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   |   |    |   |    |    |    |    | Siz | ze |   |   |    |     |       |    |   |    |   |   |

### Offset (Rm == 1111)

```
VLD3{<c>}{<q>}.<size> <list>, [<Rn>]
```

#### Post-indexed (Rm == 1101)

```
VLD3{<c>}{<q>}.<size> <list>, [<Rn>]!
```

### Post-indexed (Rm != 11x1)

```
VLD3{<c>}{<q>}.<size> <list>, [<Rn>], <Rm>

if size == '11' then SEE "VLD3 (single 3-element structure to all lanes)";

if index_align<1:0> != '00' then UNDEFINED;

ebytes = 4; index = UInt(index_align<3>);

inc = if index_align<2> == '0' then 1 else 2;

d = UInt(D:Vd); d2 = d + inc; d3 = d2 + inc; n = UInt(Rn); m = UInt(Rm);

wback = (m != 15); register_index = (m != 15 && m != 13);

if n == 15 || d3 > 31 then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If d3 > 31, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.

 One or more of the SIMD and floating-point registers are UNKNOWN. If the instruction specifies writeback, the base register becomes UNKNOWN. This behavior does not affect any general-purpose registers.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*, and particularly *VLD3* (single 3-element structure to one lane).

### **Assembler Symbols**

t>

<c> For encoding A1, A2 and A3: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1, T2 and T3: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<size> Is the data size, encoded in "size":

| size | <size></size> |
|------|---------------|
| 0.0  | 8             |
| 01   | 16            |
| 10   | 32            |

Is a list containing the 64-bit names of the three SIMD&FP registers holding the element.

The list must be one of:

### { <Dd>[<index>], <Dd+1>[<index>], <Dd+2>[<index>] }

Single-spaced registers, encoded as "spacing" = 0.

#### { <Dd>[<index>], <Dd+2>[<index>], <Dd+4>[<index>] }

Double-spaced registers, encoded as "spacing" = 1. Not permitted when <size> == 8.

The encoding of "spacing" depends on <size>:

"spacing" is encoded in the "index align<0>" field.

$$<$$
size $> == 16$ 

"spacing" is encoded in the "index align<1>" field, and "index align<0>" is set to 0.

#### <size> == 32

"spacing" is encoded in the "index\_align<2>" field, and "index\_align<1:0>" is set to 0b00.

The register <Dd> is encoded in the "D:Vd" field.

The permitted values and encoding of <index> depend on <size>:

### <size> == 8

<index> is in the range 0 to 7, encoded in the "index align<3:1>" field.

<index> is in the range 0 to 3, encoded in the "index\_align<3:2>" field.

<index> is 0 or 1, encoded in the "index\_align<3>" field.

<Rn> Is the general-purpose base register, encoded in the "Rn" field.

<Rm> Is the general-purpose index register containing an offset applied after the access, encoded in the "Rm" field.

For more information about the variants of this instruction, see Advanced SIMD addressing mode.

Alignment

Standard alignment rules apply, see Alignment support.

### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();    CheckAdvSIMDEnabled();
    address = R[n];
    address = R[n];
    Elem[D[d], index] = MemU[address, ebytes];
    Elem[D[d2], index] = MemU[address+ebytes, ebytes];
    Elem[D[d3], index] = MemU[address+2*ebytes, ebytes];
    if wback then
        if register_index then
            R[n] = R[n] + R[m];
        else
            R[n] = R[n] + 3*ebytes;
```

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

### VLD3 (single 3-element structure to all lanes)

Load single 3-element structure and replicate to all lanes of three registers loads one 3-element structure from memory into all lanes of three registers. For details of the addressing mode see *Advanced SIMD addressing mode*.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6  | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|----|----|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 1  | 0  | 0  | 1  | D  | 1  | 0  |    | R  | n  |    |    | ٧  | ′d |    | 1  | 1  | 1 | 0 | si | ze | T | 0 |   | R | m |   |

а

#### Offset (Rm == 1111)

```
VLD3{<c>}{<q>}.<size> <list>, [<Rn>]
```

#### Post-indexed (Rm == 1101)

```
VLD3{<c>}{<q>}.<size> <list>, [<Rn>]!
```

### Post-indexed (Rm != 11x1)

```
VLD3{<c>}{<q>}.<size> <list>, [<Rn>], <Rm>

if size == '11' || a == '1' then UNDEFINED;
ebytes = 1 << <u>UInt</u>(size);
inc = if T == '0' then 1 else 2;
d = <u>UInt</u>(D:Vd); d2 = d + inc; d3 = d2 + inc; n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d3 > 31 then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If d3 > 31, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- One or more of the SIMD and floating-point registers are UNKNOWN. If the instruction specifies writeback, the base register becomes UNKNOWN. This behavior does not affect any general-purpose registers.

#### **T1**

| 15 | 5 1 | 4 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7   | 6  | 5 | 4 | 3 | 2  | 1 | 0 |
|----|-----|---|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|-----|----|---|---|---|----|---|---|
| 1  | •   | 1 | 1  | 1  | 1  | 0  | 0 | 1 | 1 | D | 1 | 0 |   | R | ≀n |   |    | ٧  | ⁄d |    | 1  | 1  | 1 | 0 | Siz | ze | Т | 0 |   | Rı | m |   |

а

```
VLD3{<c>}{<q>}.<size> <list>, [<Rn>]
```

#### Post-indexed (Rm == 1101)

```
VLD3{<c>}{<q>}.<size> <list>, [<Rn>]!
```

### Post-indexed (Rm != 11x1)

```
VLD3{<c>}{<q>}.<size> <list>, [<Rn>], <Rm>
if size == '11' || a == '1' then UNDEFINED;
ebytes = 1 << UInt(size);
inc = if T == '0' then 1 else 2;
d = UInt(D:Vd); d2 = d + inc; d3 = d2 + inc; n = UInt(Rn); m = UInt(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d3 > 31 then UNPREDICTABLE;
```

### **CONSTRAINED UNPREDICTABLE behavior**

If d3 > 31, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- One or more of the SIMD and floating-point registers are UNKNOWN. If the instruction specifies writeback, the base register becomes UNKNOWN. This behavior does not affect any general-purpose registers.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*, and particularly *VLD3* (single 3-element structure to all lanes).

### **Assembler Symbols**

<c> For encoding A1: see Standard assembler syntax fields. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<size> Is the data size, encoded in "size":

| size | <size></size> |
|------|---------------|
| 00   | 8             |
| 01   | 16            |
| 10   | 32            |
| 11   | RESERVED      |

t>

Is a list containing the 64-bit names of three SIMD&FP registers.

The list must be one of:

```
\{\, <\!\! \mathrm{Dd}\!\!>\!\! [], <\!\! \mathrm{Dd}\!\!+\!\! 1\!\!>\!\! [], <\!\! \mathrm{Dd}\!\!+\!\! 2\!\!>\!\! []\,\, \}
```

Single-spaced registers, encoded in the "T" field as 0.

```
{ < Dd > [], < Dd + 2 > [], < Dd + 4 > [] }
```

Double-spaced registers, encoded in the "T" field as 1.

The register <Dd> is encoded in the "D:Vd" field.

<Rn> Is the general-purpose base register, encoded in the "Rn" field.

<Rm> Is the general-purpose index register containing an offset applied after the access, encoded in the "Rm" field.

For more information about the variants of this instruction, see Advanced SIMD addressing mode.

Alignment

Standard alignment rules apply, see Alignment support.

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();    CheckAdvSIMDEnabled();
    address = R[n];
    D[d] = Replicate(MemU[address, ebytes]);
    D[d2] = Replicate(MemU[address+ebytes, ebytes]);
    D[d3] = Replicate(MemU[address+2*ebytes, ebytes]);
    if wback then
        if register_index then
            R[n] = R[n] + R[m];
        else
            R[n] = R[n] + 3*ebytes;
```

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

# VLD3 (multiple 3-element structures)

Load multiple 3-element structures to three registers loads multiple 3-element structures from memory into three registers, with de-interleaving. For more information, see *Element and structure load/store instructions*. Every element of each register is loaded. For details of the addressing mode see *Advanced SIMD addressing mode*.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10  | 9  | 8 | 7  | 6  | 5   | 4  | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|---|----|----|-----|----|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 1  | 0  | 0  | 0  | D  | 1  | 0  |    | R  | n. |    |    | ٧  | ⁄d |    | 0  | 1   | 0  | Χ | si | ze | ali | gn |   | R | m |   |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | ity | ре |   |    |    |     |    |   |   |   |   |

#### Offset (Rm == 1111)

```
VLD3{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

#### Post-indexed (Rm == 1101)

```
VLD3{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

#### Post-indexed (Rm != 11x1)

```
VLD3{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>
```

```
case itype of
    when '0100'
        inc = 1;
    when '0101'
        inc = 2;
    otherwise
        SEE "Related encodings";
if size == '11' || align<1> == '1' then UNDEFINED;
alignment = if align<0> == '0' then 1 else 8;
ebytes = 1 << <u>UInt</u>(size); elements = 8 DIV ebytes;
d = <u>UInt</u>(D:Vd); d2 = d + inc; d3 = d2 + inc; n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d3 > 31 then UNPREDICTABLE;
```

## **CONSTRAINED UNPREDICTABLE behavior**

If d3 > 31, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- One or more of the SIMD and floating-point registers are UNKNOWN. If the instruction specifies writeback, the base register becomes UNKNOWN. This behavior does not affect any general-purpose registers.

#### **T1**

| _15 | 14 | 4 1 | 3 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7   | 6  | 5   | 4  | 3 | 2  | 1 | 0_ |
|-----|----|-----|---|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|---|---|-----|----|-----|----|---|----|---|----|
| 1   | 1  | •   | 1 | 1  | 1  | 0  | 0 | 1 | 0 | О | 1 | 0 |   | R | n |   |    | V  | ď  |    | 0  | 1  | 0 | Χ | Siz | ze | ali | gn |   | Rı | m |    |

itype

```
Offset (Rm == 1111)
```

```
VLD3{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

#### Post-indexed (Rm == 1101)

```
VLD3{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

#### Post-indexed (Rm != 11x1)

```
VLD3{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>
```

```
case itype of
    when '0100'
        inc = 1;
    when '0101'
        inc = 2;
    otherwise
        SEE "Related encodings";
if size == '11' || align<1> == '1' then UNDEFINED;
alignment = if align<0> == '0' then 1 else 8;
ebytes = 1 << UInt(size); elements = 8 DIV ebytes;
d = UInt(D:Vd); d2 = d + inc; d3 = d2 + inc; n = UInt(Rn); m = UInt(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d3 > 31 then UNPREDICTABLE;
```

## **CONSTRAINED UNPREDICTABLE behavior**

If d3 > 31, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- One or more of the SIMD and floating-point registers are UNKNOWN. If the instruction specifies writeback, the base register becomes UNKNOWN. This behavior does not affect any general-purpose registers.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*, and particularly *VLD3 (multiple 3-element structures)*.

Related encodings: See Advanced SIMD element or structure load/store for the T32 instruction set, or Advanced SIMD element or structure load/store for the A32 instruction set.

# **Assembler Symbols**

<c> For encoding A1: see Standard assembler syntax fields. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<size> Is the data size, encoded in "size":

| size | <size></size> |
|------|---------------|
| 00   | 8             |
| 01   | 16            |
| 10   | 32            |
| 11   | RESERVED      |

Is a list containing the 64-bit names of the SIMD&FP registers.

The list must be one of:

 $\{\, {<} Dd{>}, {<} Dd{+}1{>}, {<} Dd{+}2{>}\, \}$ 

Single-spaced registers, encoded in the "itype" field as 0b0100.

{ <Dd>, <Dd+2>, <Dd+4> }

Double-spaced registers, encoded in the "itype" field as 0b0101.

The register <Dd> is encoded in the "D:Vd" field.

<Rn> Is the general-purpose base register, encoded in the "Rn" field.

<align> Is the optional alignment.

Whenever <align> is omitted, the standard alignment is used, see *Unaligned data access*, and is encoded in the "align" field as 0b00.

Whenever <align> is present, the only permitted values is 64, meaning 64-bit alignment, encoded in the "align" field as 0b01. : is the preferred separator before the <align> value, but the alignment can be specified as @<align>, see <a href="#">Advanced SIMD addressing mode</a>.

<Rm>

Is the general-purpose index register containing an offset applied after the access, encoded in the "Rm" field.

For more information about <Rn>, !, and <Rm>, see Advanced SIMD addressing mode.

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();    CheckAdvSIMDEnabled();
    address = R[n];    iswrite = FALSE;
    - = AArch32.CheckAlignment(address, alignment, AccType VEC, iswrite);
    for e = 0 to elements-1
        Elem[D[d], e] = MemU[address, ebytes];
        Elem[D[d2],e] = MemU[address+ebytes, ebytes];
        Elem[D[d3],e] = MemU[address+2*ebytes, ebytes];
        address = address + 3*ebytes;
    if wback then
        if register_index then
            R[n] = R[n] + R[m];
        else
            R[n] = R[n] + 24;
```

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

# VLD4 (single 4-element structure to one lane)

Load single 4-element structure to one lane of four registers loads one 4-element structure from memory into corresponding elements of four registers. Elements of the registers that are not loaded are unchanged. For details of the addressing mode see *Advanced SIMD addressing mode*.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ,  $\underline{A2}$  and  $\underline{A3}$ ) and T32 ( $\underline{T1}$ ,  $\underline{T2}$  and  $\underline{T3}$ ).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6   | 5    | 4  | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|----|-----|------|----|---|----|---|---|
| 1  | 1  | 1  | 1  | 0  | 1  | 0  | 0  | 1  | D  | 1  | 0  |    | F  | n. |    |    | V  | ď  |    | 0  | 0  | 1 | 1 | in | dex | _ali | gn |   | Rı | m |   |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | Si | ze |   |   |    |     |      |    |   |    |   |   |

#### Offset (Rm == 1111)

```
VLD4{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

#### Post-indexed (Rm == 1101)

```
VLD4{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

# Post-indexed (Rm != 11x1)

```
VLD4{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>

if size == '11' then SEE "VLD4 (single 4-element structure to all lanes)";
ebytes = 1; index = <u>UInt</u>(index_align<3:1>); inc = 1;
alignment = if index_align<0> == '0' then 1 else 4;
d = <u>UInt</u>(D:Vd); d2 = d + inc; d3 = d2 + inc; d4 = d3 + inc; n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d4 > 31 then UNPREDICTABLE;
```

## **CONSTRAINED UNPREDICTABLE behavior**

If d4 > 31, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- One or more of the SIMD and floating-point registers are UNKNOWN. If the instruction specifies writeback, the base register becomes UNKNOWN. This behavior does not affect any general-purpose registers.

#### **A2**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23        | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10 | 9 | 8 | 7  | 6   | 5     | 4  | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|-----------|----|----|----|----|----|----|----|----|----|----|----|-----|----|---|---|----|-----|-------|----|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 1  | 0  | 0  | 0 1 0 1 0 |    |    |    |    | R  | n. |    |    | ٧  | ′d |    | 0   | 1  | 1 | 1 | in | dex | _alio | gn |   | R | m |   |
|    |    |    |    |    |    |    |    |           |    |    |    |    |    |    |    |    |    |    |    | _:. |    |   |   |    |     |       |    |   |   |   |   |

size

#### Offset (Rm == 1111)

```
VLD4{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

#### Post-indexed (Rm == 1101)

```
VLD4{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

#### Post-indexed (Rm != 11x1)

```
VLD4{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>
if size == '11' then SEE "VLD4 (single 4-element structure to all lanes)";
ebytes = 2; index = UInt(index_align<3:2>);
inc = if index_align<1> == '0' then 1 else 2;
alignment = if index_align<0> == '0' then 1 else 8;
d = UInt(D:Vd); d2 = d + inc; d3 = d2 + inc; d4 = d3 + inc; n = UInt(Rn); m = UInt(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d4 > 31 then UNPREDICTABLE;
```

# **CONSTRAINED UNPREDICTABLE behavior**

If d4 > 31, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- One or more of the SIMD and floating-point registers are UNKNOWN. If the instruction specifies writeback, the base register becomes UNKNOWN. This behavior does not affect any general-purpose registers.

## **A3**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6   | 5    | 4  | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|----|-----|------|----|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 1  | 0  | 0  | 1  | D  | 1  | 0  |    | R  | n  |    |    | ٧  | ′d |    | 1  | 0  | 1 | 1 | in | dex | _ali | gn |   | R | m |   |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | si | ze |   |   |    |     |      |    |   |   |   |   |

## Offset (Rm == 1111)

```
VLD4{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

#### Post-indexed (Rm == 1101)

```
VLD4{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

## Post-indexed (Rm != 11x1)

```
VLD4{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>
if size == '11' then SEE "VLD4 (single 4-element structure to all lanes)";
if index_align<1:0> == '11' then UNDEFINED;
ebytes = 4; index = UInt(index_align<3>);
inc = if index_align<2> == '0' then 1 else 2;
alignment = if index_align<1:0> == '00' then 1 else 4 << UInt(index_align<1:0>);
d = UInt(D:Vd); d2 = d + inc; d3 = d2 + inc; d4 = d3 + inc; n = UInt(Rn); m = UInt(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d4 > 31 then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If d4 > 31, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.

• One or more of the SIMD and floating-point registers are UNKNOWN. If the instruction specifies writeback, the base register becomes UNKNOWN. This behavior does not affect any general-purpose registers.

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6   | 5    | 4  | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|---|---|----|-----|------|----|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 0 | 1 | 1 | D | 1 | 0 |   | R | n |   |    | ٧  | ⁄d |    | 0  | 0  | 1 | 1 | in | dex | _ali | gn |   | R | m |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |    |    |    |    | _: |    |   |   |    |     |      |    |   |   |   |   |

size

# Offset (Rm == 1111)

```
VLD4{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

## Post-indexed (Rm == 1101)

```
VLD4{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

### Post-indexed (Rm != 11x1)

```
VLD4{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>
if size == '11' then SEE "VLD4 (single 4-element structure to all lanes)";
ebytes = 1; index = <u>UInt</u>(index_align<3:1>); inc = 1;
alignment = if index_align<0> == '0' then 1 else 4;
d = <u>UInt</u>(D:Vd); d2 = d + inc; d3 = d2 + inc; d4 = d3 + inc; n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d4 > 31 then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If d4 > 31, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- One or more of the SIMD and floating-point registers are UNKNOWN. If the instruction specifies writeback, the base register becomes UNKNOWN. This behavior does not affect any general-purpose registers.

#### **T2**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11  | 10 | 9 | 8 | 7  | 6   | 5     | 4  | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|-----|----|---|---|----|-----|-------|----|---|----|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 0 | 1 | 1 | D | 1 | 0 |   | R | ≀n |   |    | V  | d  |    | 0   | 1  | 1 | 1 | in | dex | _alio | gn |   | Rr | n |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   |   |    |   |    |    |    |    | Siz | ze |   |   |    |     |       |    |   |    |   |   |

#### Offset (Rm == 1111)

```
VLD4{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

#### Post-indexed (Rm == 1101)

```
VLD4{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

#### Post-indexed (Rm != 11x1)

```
VLD4{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>
if size == '11' then SEE "VLD4 (single 4-element structure to all lanes)";
ebytes = 2; index = UInt(index_align<3:2>);
inc = if index_align<1> == '0' then 1 else 2;
alignment = if index_align<0> == '0' then 1 else 8;
d = UInt(D:Vd); d2 = d + inc; d3 = d2 + inc; d4 = d3 + inc; n = UInt(Rn); m = UInt(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d4 > 31 then UNPREDICTABLE;
```

## **CONSTRAINED UNPREDICTABLE behavior**

If d4 > 31, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- One or more of the SIMD and floating-point registers are UNKNOWN. If the instruction specifies writeback, the base register becomes UNKNOWN. This behavior does not affect any general-purpose registers.

## **T3**

| 1 | 5 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6   | 5    | 4  | 3 | 2 | 1 | 0 |
|---|---|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|----|-----|------|----|---|---|---|---|
| Ľ |   | 1  | 1  | 1  | 1  | 0  | 0 | 1 | 1 | D | 1 | 0 |   | F | ≀n |   |    | ٧  | ⁄d |    | 1  | 0  | 1 | 1 | in | dex | _ali | gn |   | R | m |   |
|   |   |    |    |    |    |    |   |   |   |   |   |   |   |   |    |   |    |    |    |    | si | ze |   |   |    |     |      |    |   |   |   |   |

## Offset (Rm == 1111)

```
VLD4{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

#### Post-indexed (Rm == 1101)

```
VLD4{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

## Post-indexed (Rm != 11x1)

```
VLD4{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>
if size == '11' then SEE "VLD4 (single 4-element structure to all lanes)";
if index_align<1:0> == '11' then UNDEFINED;
ebytes = 4; index = UInt(index_align<3>);
inc = if index_align<2> == '0' then 1 else 2;
alignment = if index_align<1:0> == '00' then 1 else 4 << UInt(index_align<1:0>);
d = UInt(D:Vd); d2 = d + inc; d3 = d2 + inc; d4 = d3 + inc; n = UInt(Rn); m = UInt(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d4 > 31 then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If d4 > 31, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.

 One or more of the SIMD and floating-point registers are UNKNOWN. If the instruction specifies writeback, the base register becomes UNKNOWN. This behavior does not affect any general-purpose registers.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*, and particularly *VLD4* (single 4-element structure to one lane).

# **Assembler Symbols**

t>

<c> For encoding A1, A2 and A3: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1, T2 and T3: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<size> Is the data size, encoded in "size":

| size | <size></size> |
|------|---------------|
| 0.0  | 8             |
| 01   | 16            |
| 10   | 32            |

Is a list containing the 64-bit names of the four SIMD&FP registers holding the element.

The list must be one of:

{ <Dd>[<index>], <Dd+1>[<index>], <Dd+2>[<index>], <Dd+3>[<index>] }

Single-spaced registers, encoded as "spacing" = 0.

{ <Dd>[<index>], <Dd+2>[<index>], <Dd+4>[<index>], <Dd+6>[<index>] }

Double-spaced registers, encoded as "spacing" = 1. Not permitted when <size> == 8.

The encoding of "spacing" depends on <size>:

<size> == 16

"spacing" is encoded in the "index align<1>" field.

<size> == 32

"spacing" is encoded in the "index align<2>" field.

The register <Dd> is encoded in the "D:Vd" field.

The permitted values and encoding of <index> depend on <size>:

<size> == 8

<index> is in the range 0 to 7, encoded in the "index align<3:1>" field.

<size> == 16

<index> is in the range 0 to 3, encoded in the "index align<3:2>" field.

<size> == 32

<index> is 0 or 1, encoded in the "index\_align<3>" field.

<Rn> Is the general-purpose base register, encoded in the "Rn" field.

<align> Is the optional alignment.

Whenever <align> is omitted, the standard alignment is used, see *Unaligned data access*, and the encoding depends on <size>:

<size> == 8

Encoded in the "index\_align<0>" field as 0.

<size> == 16

Encoded in the "index\_align<0>" field as 0.

<size> == 32

Encoded in the "index align<1:0>" field as 0b00.

Whenever <align> is present, the permitted values and encoding depend on <size>:

<size> == 8

<align> is 32, meaning 32-bit alignment, encoded in the "index align<0>" field as 1.

<size> == 16

<align> is 64, meaning 64-bit alignment, encoded in the "index\_align<0>" field as 1.

<size> == 32

<align> can be 64 or 128. 64-bit alignment is encoded in the "index\_align<1:0>" field as 0b01, and 128-bit alignment is encoded in the "index\_align<1:0>" field as 0b10.

: is the preferred separator before the <align> value, but the alignment can be specified as @<align>, see Advanced SIMD addressing mode.

<Rm>

Is the general-purpose index register containing an offset applied after the access, encoded in the "Rm" field.

For more information about the variants of this instruction, see Advanced SIMD addressing mode.

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();    CheckAdvSIMDEnabled();
    address = R[n];    iswrite = FALSE;
    - = AArch32.CheckAlignment(address, alignment, AccType VEC, iswrite);
    Elem[D[d], index] = MemU[address, ebytes];
    Elem[D[d2], index] = MemU[address+ebytes, ebytes];
    Elem[D[d3], index] = MemU[address+2*ebytes, ebytes];
    Elem[D[d4], index] = MemU[address+3*ebytes, ebytes];
    if wback then
        if register_index then
            R[n] = R[n] + R[m];
        else
            R[n] = R[n] + 4*ebytes;
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# VLD4 (single 4-element structure to all lanes)

Load single 4-element structure and replicate to all lanes of four registers loads one 4-element structure from memory into all lanes of four registers. For details of the addressing mode see *Advanced SIMD addressing mode*.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6  | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|----|----|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 1  | 0  | 0  | 1  | D  | 1  | 0  |    | R  | n  |    |    | V  | /d |    | 1  | 1  | 1 | 1 | si | ze | Т | а |   | R | m |   |

## Offset (Rm == 1111)

```
VLD4{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

#### Post-indexed (Rm == 1101)

```
VLD4{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

#### Post-indexed (Rm != 11x1)

```
\label{local_vld_vld} $$ VLD4{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}],<Rm>
```

```
if size == '11' && a == '0' then UNDEFINED;
if size == '11' then
    ebytes = 4; alignment = 16;
else
    ebytes = 1 << UInt(size);
    if size == '10' then
        alignment = if a == '0' then 1 else 8;
    else
        alignment = if a == '0' then 1 else 4*ebytes;
inc = if T == '0' then 1 else 2;
d = UInt(D:Vd); d2 = d + inc; d3 = d2 + inc; d4 = d3 + inc; n = UInt(Rn); m = UInt(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d4 > 31 then UNPREDICTABLE;
```

# **CONSTRAINED UNPREDICTABLE behavior**

If d4 > 31, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- One or more of the SIMD and floating-point registers are UNKNOWN. If the instruction specifies writeback, the base register becomes UNKNOWN. This behavior does not affect any general-purpose registers.

## T1

| _1 | 5 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7   | 6  | 5 | 4 | 3 | 2  | 1 | 0 |
|----|---|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|---|---|-----|----|---|---|---|----|---|---|
| Γ. | 1 | 1  | 1  | 1  | 1  | 0  | 0 | 1 | 1 | О | 1 | 0 |   | R | n |   |    | ٧  | ′d |    | 1  | 1  | 1 | 1 | Siz | ze | Т | а |   | Rı | m |   |

#### Offset (Rm == 1111)

```
VLD4{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

#### Post-indexed (Rm == 1101)

```
VLD4{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

## Post-indexed (Rm != 11x1)

```
VLD4{<c>}{<q>}.<size> 1ist>, [<Rn>{:<align>}], <Rm>
if size == '11' && a == '0' then UNDEFINED;
if size == '11' then
    ebytes = 4; alignment = 16;
else
    ebytes = 1 << UInt(size);
    if size == '10' then
        alignment = if a == '0' then 1 else 8;
else
    alignment = if a == '0' then 1 else 4*ebytes;
inc = if T == '0' then 1 else 2;
d = UInt(D:Vd); d2 = d + inc; d3 = d2 + inc; d4 = d3 + inc; n = UInt(Rn); m = UInt(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d4 > 31 then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If d4 > 31, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- One or more of the SIMD and floating-point registers are UNKNOWN. If the instruction specifies writeback, the base register becomes UNKNOWN. This behavior does not affect any general-purpose registers.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*, and particularly *VLD4* (single 4-element structure to all lanes).

# **Assembler Symbols**

t>

<c> For encoding A1: see Standard assembler syntax fields. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<size> Is the data size, encoded in "size":

| size | <size></size> |
|------|---------------|
| 00   | 8             |
| 01   | 16            |
| 1x   | 32            |

Is a list containing the 64-bit names of four SIMD&FP registers.

The list must be one of:

```
\{\, <\! Dd\! >\! [\,], <\! Dd\! +\! 1\! >\! [\,], <\! Dd\! +\! 2\! >\! [\,], <\! Dd\! +\! 3\! >\! [\,]\,\,\}
```

Single-spaced registers, encoded in the "T" field as 0.

```
{ <Dd>[], <Dd+2>[], <Dd+4>[], <Dd+6>[] }
```

Double-spaced registers, encoded in the "T" field as 1.

The register <Dd> is encoded in the "D:Vd" field.

<Rn> Is the general-purpose base register, encoded in the "Rn" field.

<align> Is the optional alignment.

Whenever <align> is omitted, the standard alignment is used, see *Unaligned data access*, and is encoded in the "a" field as 0.

Whenever <align> is present, the permitted values and encoding depend on <size>:

```
<align> is 32, meaning 32-bit alignment, encoded in the "a" field as 1.
<size> == 16
<align> is 64, meaning 64-bit alignment, encoded in the "a" field as 1.
<size> == 32
<align> can be 64 or 128. 64-bit alignment is encoded in the "a:size<0>" field as 0b10, and 128-bit alignment is encoded in the "a:size<0>" field as 0b11.
```

: is the preferred separator before the <align> value, but the alignment can be specified as @<align>, see Advanced SIMD addressing mode.

<Rm>

<size> == 8

Is the general-purpose index register containing an offset applied after the access, encoded in the "Rm" field.

For more information about the variants of this instruction, see Advanced SIMD addressing mode.

#### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();    CheckAdvSIMDEnabled();
    address = R[n];    iswrite = FALSE;
    - = AArch32.CheckAlignment(address, alignment, AccType VEC, iswrite);
    D[d] = Replicate(MemU[address, ebytes]);
    D[d2] = Replicate(MemU[address+ebytes, ebytes]);
    D[d3] = Replicate(MemU[address+2*ebytes, ebytes]);
    D[d4] = Replicate(MemU[address+3*ebytes, ebytes]);
    if wback then
        if register_index then
            R[n] = R[n] + R[m];
        else
            R[n] = R[n] + 4*ebytes;
```

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# VLD4 (multiple 4-element structures)

Load multiple 4-element structures to four registers loads multiple 4-element structures from memory into four registers, with de-interleaving. For more information, see *Element and structure load/store instructions*. Every element of each register is loaded. For details of the addressing mode see *Advanced SIMD addressing mode*.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 3 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10  | 9  | 8 | 7  | 6  | 5   | 4  | 3 | 2 | 1 | 0 |
|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|---|----|----|-----|----|---|---|---|---|
|   | 1  | 1  | 1  | 1  | 0  | 1  | 0  | 0  | 0  | D  | 1  | 0  |    | R  | n  |    |    | ٧  | ′d |    | 0  | 0   | 0  | Χ | si | ze | ali | gn |   | R | m |   |
|   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | ity | ре |   |    |    |     |    |   |   |   |   |

#### Offset (Rm == 1111)

```
VLD4{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

#### Post-indexed (Rm == 1101)

```
VLD4{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

#### Post-indexed (Rm != 11x1)

```
VLD4{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>
```

```
case itype of
    when '0000'
        inc = 1;
    when '0001'
        inc = 2;
    otherwise
        SEE "Related encodings";
if size == '11' then UNDEFINED;
alignment = if align == '00' then 1 else 4 << <u>UInt</u>(align);
ebytes = 1 << <u>UInt</u>(size); elements = 8 DIV ebytes;
d = <u>UInt</u>(D:Vd); d2 = d + inc; d3 = d2 + inc; d4 = d3 + inc; n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d4 > 31 then UNPREDICTABLE;
```

## **CONSTRAINED UNPREDICTABLE behavior**

If d4 > 31, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- One or more of the SIMD and floating-point registers are UNKNOWN. If the instruction specifies writeback, the base register becomes UNKNOWN. This behavior does not affect any general-purpose registers.

# T1



itype

```
Offset (Rm == 1111)
```

```
VLD4{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

#### Post-indexed (Rm == 1101)

```
VLD4{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

#### Post-indexed (Rm != 11x1)

```
VLD4{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>
```

```
case itype of
    when '0000'
        inc = 1;
    when '0001'
        inc = 2;
    otherwise
        SEE "Related encodings";
if size == '11' then UNDEFINED;
alignment = if align == '00' then 1 else 4 << UInt(align);
ebytes = 1 << UInt(size); elements = 8 DIV ebytes;
d = UInt(D:Vd); d2 = d + inc; d3 = d2 + inc; d4 = d3 + inc; n = UInt(Rn); m = UInt(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d4 > 31 then UNPREDICTABLE;
```

## **CONSTRAINED UNPREDICTABLE behavior**

If d4 > 31, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- One or more of the SIMD and floating-point registers are UNKNOWN. If the instruction specifies writeback, the base register becomes UNKNOWN. This behavior does not affect any general-purpose registers.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*, and particularly *VLD4 (multiple 4-element structures)*.

Related encodings: See Advanced SIMD element or structure load/store for the T32 instruction set, or Advanced SIMD element or structure load/store for the A32 instruction set.

# **Assembler Symbols**

<c> For encoding A1: see Standard assembler syntax fields. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<size> Is the data size, encoded in "size":

| size | <size></size> |
|------|---------------|
| 00   | 8             |
| 01   | 16            |
| 10   | 32            |
| 11   | RESERVED      |

Is a list containing the 64-bit names of the SIMD&FP registers.

The list must be one of:

```
{ <Dd>, <Dd+1>, <Dd+2>, <Dd+3> }
```

Single-spaced registers, encoded in the "itype" field as 0b0000.

```
{ <Dd>, <Dd+2>, <Dd+4>, <Dd+6> }
```

Double-spaced registers, encoded in the "itype" field as 0b0001.

The register <Dd> is encoded in the "D:Vd" field.

<Rn> Is the general-purpose base register, encoded in the "Rn" field.

<align> Is the optional alignment.

Whenever <align> is omitted, the standard alignment is used, see *Unaligned data access*, and is encoded in the "align" field as 0b00.

Whenever <align> is present, the permitted values are:

64

64-bit alignment, encoded in the "align" field as 0b01.

128

128-bit alignment, encoded in the "align" field as 0b10.

256

256-bit alignment, encoded in the "align" field as 0b11.

: is the preferred separator before the <align> value, but the alignment can be specified as @<align>, see *Advanced SIMD addressing mode*.

<Rm>

Is the general-purpose index register containing an offset applied after the access, encoded in the "Rm" field.

For more information about the variants of this instruction, see Advanced SIMD addressing mode.

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();    CheckAdvSIMDEnabled();
    address = R[n];    iswrite = FALSE;
    - = AArch32.CheckAlignment (address, alignment, AccType_VEC, iswrite);
    for e = 0 to elements-1
        Elem[D[d], e] = MemU[address, ebytes];
        Elem[D[d2],e] = MemU[address+ebytes, ebytes];
        Elem[D[d3],e] = MemU[address+2*ebytes, ebytes];
        Elem[D[d4],e] = MemU[address+3*ebytes, ebytes];
        address = address + 4*ebytes;
    if wback then
        if register_index then
            R[n] = R[n] + R[m];
        else
            R[n] = R[n] + 32;
```

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# VLDM, VLDMDB, VLDMIA

Load Multiple SIMD&FP registers loads multiple registers from consecutive locations in the Advanced SIMD and floating-point register file using an address from a general-purpose register.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

This instruction is used by the alias **VPOP**.

It has encodings from the following instruction sets: A32 (A1 and A2) and T32 (T1 and T2).

#### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5   | 4   | 3    | 2 | 1 | 0       |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|-----|-----|------|---|---|---------|
|    | != 1 | 111 |    | 1  | 1  | 0  | Р  | U  | D  | W  | 1  |    | R  | ln |    |    | ٧  | ⁄d |    | 1  | 0  | 1 | 1 |   |   | imn | า8< | 7:1> | > |   | 0       |
|    | CO   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |     |     |      |   |   | imm8<0> |

#### Decrement Before (P == 1 && U == 0 && W == 1)

```
VLDMDB{<c>}{<q>}{.<size>} <Rn>!, <dreglist>
```

# Increment After (P == 0 && U == 1)

```
VLDM(<c>) {<q>) { .<size>} <Rn>{!}, <dreglist>

VLDMIA(<c>) {<q>} { .<size>} <Rn>{!}, <dreglist>

if P == '0' && U == '0' && W == '0' then SEE "Related encodings";

if P == '1' && W == '0' then SEE "VLDR";

if P == U && W == '1' then UNDEFINED;

// Remaining combinations are PUW = 010 (IA without !), 011 (IA with !), 101 (DB with !)

single_regs = FALSE; add = (U == '1'); wback = (W == '1');

d = UInt(D:Vd); n = UInt(Rn); imm32 = ZeroExtend(imm8:'00', 32);

regs = UInt(imm8) DIV 2; // If UInt(imm8) is odd, see "FLDM*X".

if n == 15 && (wback || CurrentInstrSet() != InstrSet A32) then UNPREDICTABLE;

if regs == 0 || regs > 16 || (d+regs) > 32 then UNPREDICTABLE;

if imm8<0> == '1' && (d+regs) > 16 then UNPREDICTABLE;
```

# **CONSTRAINED UNPREDICTABLE behavior**

If regs == 0, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction operates as a VLDM with the same addressing mode but loads no registers.

If regs > 16 || (d+regs) > 32, then one of the following behaviors must occur:

- The instruction is UNDEFINED
- The instruction executes as NOP.
- One or more of the SIMD and floating-point registers are UNKNOWN. If the instruction specifies writeback, the base register becomes UNKNOWN. This behavior does not affect any general-purpose registers.

# Α2

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|----|----|---|---|---|
|    | != 1 | 111 |    | 1  | 1  | 0  | Р  | U  | D  | W  | 1  |    | R  | n  |    |    | V  | 'd |    | 1  | 0  | 1 | 0 |   |   |   | im | m8 |   |   |   |

cond

#### Decrement Before (P == 1 && U == 0 && W == 1)

```
VLDMDB{<c>}{<q>}{.<size>} <Rn>!, <sreglist>
```

#### Increment After (P == 0 && U == 1)

```
VLDM{<c>}{<q>}{.<size>} <Rn>{!}, <sreglist>

VLDMIA{<c>}{<q>}{.<size>} <Rn>{!}, <sreglist>

if P == '0' && U == '0' && W == '0' then SEE "Related encodings";

if P == '1' && W == '0' then SEE "VLDR";

if P == U && W == '1' then UNDEFINED;

// Remaining combinations are PUW = 010 (IA without !), 011 (IA with !), 101 (DB with !)

single_regs = TRUE; add = (U == '1'); wback = (W == '1'); d = UInt(Vd:D); n = UInt(Rn);

imm32 = ZeroExtend(imm8:'00', 32); regs = UInt(imm8);

if n == 15 && (wback || CurrentInstrSet() != InstrSet A32) then UNPREDICTABLE;

if regs == 0 || (d+regs) > 32 then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If regs == 0, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction operates as a VLDM with the same addressing mode but loads no registers.

If (d+regs) > 32, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- One or more of the SIMD and floating-point registers are UNKNOWN. If the instruction specifies writeback, the base register becomes UNKNOWN. This behavior does not affect any general-purpose registers.

**T1** 

| _15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5   | 4   | 3    | 2 | 1 | ( | )     |
|-----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|---|---|---|---|-----|-----|------|---|---|---|-------|
| 1   | 1  | 1  | 0  | 1  | 1  | 0 | Р | U | D | W | 1 |   | R | n |   |    | V  | /d |    | 1  | 0  | 1 | 1 |   |   | imn | า8< | 7:1> | > |   |   | )     |
|     |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |    |    |    |    |    |    |   |   |   |   |     |     |      |   |   | : | 0.405 |

imm8<0>

# Decrement Before (P == 1 && U == 0 && W == 1)

```
\label{local_vldmdb} $$ \c> {<q>} {.<size>} < n>!, < dreglist> $$
```

#### Increment After (P == 0 && U == 1)

```
VLDM{<c>}{<q>}{.<size>} <Rn>{!}, <dreglist>

VLDMIA{<c>}{<q>}{.<size>} <Rn>{!}, <dreglist>

if P == '0' && U == '0' && W == '0' then SEE "Related encodings";

if P == '1' && W == '0' then SEE "VLDR";

if P == U && W == '1' then UNDEFINED;

// Remaining combinations are PUW = 010 (IA without !), 011 (IA with !), 101 (DB with !)

single_regs = FALSE; add = (U == '1'); wback = (W == '1');

d = UInt(D:Vd); n = UInt(Rn); imm32 = ZeroExtend(imm8:'00', 32);

regs = UInt(imm8) DIV 2; // If UInt(imm8) is odd, see "FLDM*X".

if n == 15 && (wback || CurrentInstrSet() != InstrSet A32) then UNPREDICTABLE;

if regs == 0 || regs > 16 || (d+regs) > 32 then UNPREDICTABLE;

if imm8<0> == '1' && (d+regs) > 16 then UNPREDICTABLE;
```

## **CONSTRAINED UNPREDICTABLE behavior**

If regs == 0, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction operates as a VLDM with the same addressing mode but loads no registers.

If regs > 16 || (d+regs) > 32, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- One or more of the SIMD and floating-point registers are UNKNOWN. If the instruction specifies writeback, the base register becomes UNKNOWN. This behavior does not affect any general-purpose registers.

#### **T2**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|----|----|---|---|---|
| 1  | 1  | 1  | 0  | 1  | 1  | 0 | Р | U | D | W | 1 |   | R | ₹n |   |    | ٧  | ′d |    | 1  | 0  | 1 | 0 |   |   |   | im | m8 |   |   |   |

#### Decrement Before (P == 1 && U == 0 && W == 1)

```
VLDMDB{<c>}{<q>}{.<size>} <Rn>!, <sreglist>
```

#### Increment After (P == 0 && U == 1)

```
VLDM{<c>}{<q>}{.<size>} <Rn>{!}, <sreglist>

VLDMIA{<c>}{<q>}{.<size>} <Rn>{!}, <sreglist>

if P == '0' && U == '0' && W == '0' then SEE "Related encodings";

if P == '1' && W == '0' then SEE "VLDR";

if P == U && W == '1' then UNDEFINED;

// Remaining combinations are PUW = 010 (IA without !), 011 (IA with !), 101 (DB with !)

single_regs = TRUE; add = (U == '1'); wback = (W == '1'); d = UInt(Vd:D); n = UInt(Rn);

imm32 = ZeroExtend(imm8:'00', 32); regs = UInt(imm8);

if n == 15 && (wback || CurrentInstrSet() != InstrSet A32) then UNPREDICTABLE;

if regs == 0 || (d+regs) > 32 then UNPREDICTABLE;
```

# **CONSTRAINED UNPREDICTABLE behavior**

If regs == 0, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction operates as a VLDM with the same addressing mode but loads no registers.

If (d+regs) > 32, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- One or more of the SIMD and floating-point registers are UNKNOWN. If the instruction specifies writeback, the base register becomes UNKNOWN. This behavior does not affect any general-purpose registers.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*, and particularly *VLDM*.

Related encodings: See Advanced SIMD and floating-point 64-bit move for the T32 instruction set, or Advanced SIMD and floating-point 64-bit move for the A32 instruction set.

#### **Assembler Symbols**

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<size> An optional data size specifier. If present, it must be equal to the size in bits, 32 or 64, of the registers being transferred.

<Rn> Is the general-purpose base register, encoded in the "Rn" field. If writeback is not specified, the PC can be used.

! Specifies base register writeback. Encoded in the "W" field as 1 if present, otherwise 0.

<sreglist> Is the list of consecutively numbered 32-bit SIMD&FP registers to be transferred. The first register in the list is encoded in

"Vd:D", and "imm8" is set to the number of registers in the list. The list must contain at least one register.

<dreglist> Is the list of consecutively numbered 64-bit SIMD&FP registers to be transferred. The first register in the list is encoded in
"D:Vd", and "imm8" is set to twice the number of registers in the list. The list must contain at least one register, and must not

contain more than 16 registers.

#### **Alias Conditions**

| Alias       | Is preferred when                                |
|-------------|--------------------------------------------------|
| <u>VPOP</u> | P == '0' && U == '1' && W == '1' && Rn == '1101' |

# Operation

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

# **VLDR** (immediate)

Load SIMD&FP register (immediate) loads a single register from the Advanced SIMD and floating-point register file, using an address from a general-purpose register, with an optional offset.

Depending on settings in the *CPACR*, *NSACR*, *HCPTR*, and *FPEXC* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18   | 17   | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8  | 7 | 6 | 5 | 4   | 3  | 2 | 1 | 0 |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|------|------|----|----|----|----|----|----|----|-----|----|---|---|---|-----|----|---|---|---|
|    | != 1 | 111 |    | 1  | 1  | 0  | 1  | U  | ם  | 0  | 1  |    | != 1 | 1111 |    |    | ٧  | ′d |    | 1  | 0  | Siz | ze |   |   |   | imı | m8 |   |   |   |
|    | СО   | nd  |    |    |    |    |    |    |    |    |    |    | R    | n    |    |    |    |    |    |    |    |     |    |   |   |   |     |    |   |   |   |

# Half-precision scalar (size == 01) (Armv8.2)

```
VLDR{<c>}{<q>}.16 <Sd>, [<Rn> {, #{+/-}<imm>}]
```

# Single-precision scalar (size == 10)

```
VLDR{<c>}{<q>}{.32} <Sd>, [<Rn> {, #{+/-}<imm>}]
```

#### Double-precision scalar (size == 11)

```
VLDR{<c>}{<q>}{.64} <Dd>, [<Rn> {, #{+/-}<imm>}]

if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;

if size == '01' && cond != '1110' then UNPREDICTABLE;

esize = 8 << UInt(size); add = (U == '1');

imm32 = if esize == 16 then ZeroExtend(imm8:'0', 32) else ZeroExtend(imm8:'00', 32);

case size of
   when '01' d = UInt(Vd:D);
   when '10' d = UInt(Vd:D);
   when '11' d = UInt(D:Vd);

n = UInt(Rn);</pre>
```

# **CONSTRAINED UNPREDICTABLE behavior**

If size == '01' && cond != '1110', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

## **T1**

| _ | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2    | 1    | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8  | 7 | 6 | 5 | 4   | 3  | 2 | 1 | 0 |  |
|---|----|----|----|----|----|----|---|---|---|---|---|---|---|------|------|---|----|----|----|----|----|----|-----|----|---|---|---|-----|----|---|---|---|--|
| Г | 1  | 1  | 1  | 0  | 1  | 1  | 0 | 1 | U | D | 0 | 1 |   | != 1 | 1111 |   |    | V  | 'd |    | 1  | 0  | Siz | ze |   |   |   | imi | n8 |   |   |   |  |

Rn

# Half-precision scalar (size == 01) (Armv8.2)

```
VLDR{\langle c \rangle} {\langle q \rangle}.16 \langle Sd \rangle, [\langle Rn \rangle {, #{+/-}\langle imm \rangle}]
```

#### Single-precision scalar (size == 10)

```
VLDR{<c>}{<q>}{.32} <Sd>, [<Rn> {, #{+/-}<imm>}]
```

#### Double-precision scalar (size == 11)

```
VLDR{<c>}{<q>}{.64} <Dd>, [<Rn> {, #{+/-}<imm>}]

if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;

if size == '01' && InITBlock() then UNPREDICTABLE;

esize = 8 << UInt(size); add = (U == '1');

imm32 = if esize == 16 then ZeroExtend(imm8:'0', 32) else ZeroExtend(imm8:'00', 32);

case size of
   when '01' d = UInt(Vd:D);
   when '10' d = UInt(Vd:D);
   when '11' d = UInt(D:Vd);

n = UInt(Rn);</pre>
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If size == '01' && InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

## **Assembler Symbols**

<Sd>

+/-

<imm>

| <c></c> | See Standard | l assembler synta | x fields. |
|---------|--------------|-------------------|-----------|

<q> See Standard assembler syntax fields.

.64 Is an optional data size specifier for 64-bit memory accesses that can be used in the assembler source code, but is otherwise ignored.

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

.32 Is an optional data size specifier for 32-bit memory accesses that can be used in the assembler source code, but is otherwise ignored.

Is the 32-bit name of the SIMD&FP destination register, encoded in the "Vd:D" field.

<Rn> Is the general-purpose base register, encoded in the "Rn" field.

Specifies the offset is added to or subtracted from the base register, defaulting to + if omitted and encoded in "U":

| U | +/- |
|---|-----|
| 0 | -   |
| 1 | +   |

For the single-precision scalar or double-precision scalar variants: is the optional unsigned immediate byte offset, a multiple of 4, in the range 0 to 1020, defaulting to 0, and encoded in the "imm8" field as <imm>/4.

For the half-precision scalar variant: is the optional unsigned immediate byte offset, a multiple of 2, in the range 0 to 510, defaulting to 0, and encoded in the "imm8" field as <imm>/2.

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();    CheckVFPEnabled(TRUE);
base = if n == 15 then Align(PC,4) else R[n];
address = if add then (base + imm32) else (base - imm32);
case esize of
    when 16
        S[d] = Zeros(16) : MemA[address,2];
when 32
        S[d] = MemA[address,4];
when 64
        word1 = MemA[address,4]; word2 = MemA[address+4,4];
        // Combine the word-aligned words in the correct order for current endianness.
        D[d] = if BigEndian() then word1:word2 else word2:word1;
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

# VLDR (literal)

Load SIMD&FP register (literal) loads a single register from the Advanced SIMD and floating-point register file, using an address from the PC value and an immediate offset.

Depending on settings in the *CPACR*, *NSACR*, *HCPTR*, and *FPEXC* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8  | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|---|---|---|----|----|---|---|---|
|    | != 1 | 111 |    | 1  | 1  | 0  | 1  | J  | ם  | 0  | 1  | 1  | 1  | 1  | 1  |    | ٧  | 'd |    | 1  | 0  | Siz | ze |   |   |   | im | m8 |   |   |   |
|    | СО   | nd  |    |    |    |    |    |    |    |    |    |    | R  | 'n |    |    |    |    |    |    |    |     |    |   |   |   |    |    |   |   |   |

# Half-precision scalar (size == 01) (Armv8.2)

```
VLDR{<c>}{<q>}.16 <Sd>, <label>
VLDR{<c>}{<q>}.16 <Sd>, [PC, #{+/-}<imm>]
```

#### Single-precision scalar (size == 10)

```
VLDR{<c>}{<q>}{.32} <Sd>, <label>
VLDR{<c>}{<q>}{.32} <Sd>, [PC, #{+/-}<imm>]
```

## **Double-precision scalar (size == 11)**

```
VLDR{<c>>}{<q>>}{.64} <Dd>, <label>

VLDR{<c>>}{<q>>}{.64} <Dd>, [PC, #{+/-}<imm>]

if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;
if size == '01' && cond != '1110' then UNPREDICTABLE;
esize = 8 << UInt(size); add = (U == '1');
imm32 = if esize == 16 then ZeroExtend(imm8:'0', 32) else ZeroExtend(imm8:'00', 32);
case size of
   when '01' d = UInt(Vd:D);
   when '10' d = UInt(Vd:D);
   when '11' d = UInt(D:Vd);
n = UInt(Rn);</pre>
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If size == '01' && cond != '1110', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

# T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|----|----|---|---|---|----|----|---|---|---|
| 1  | 1  | 1  | 0  | 1  | 1  | 0 | 1 | U | D | 0 | 1 | 1 | 1 | 1 | 1 |    | V  | d  |    | 1  | 0  | Si | ze |   |   |   | im | m8 |   |   |   |

Page 851

# Half-precision scalar (size == 01) (Armv8.2)

```
VLDR{<c>}{<q>}.16 <Sd>, <label>
VLDR{<c>}{<q>}.16 <Sd>, [PC, #{+/-}<imm>]
```

#### Single-precision scalar (size == 10)

```
VLDR{<c>}{<q>}{.32} <Sd>, <label>
VLDR{<c>}{<q>}{.32} <Sd>, [PC, #{+/-}<imm>]
```

#### Double-precision scalar (size == 11)

```
VLDR{<c>}{<q>}{.64} < Dd>, <label>

VLDR{<c>}{<q>}{.64} < Dd>, [PC, #{+/-}<imm>]

if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;

if size == '01' && InITBlock() then UNPREDICTABLE;

esize = 8 << UInt(size); add = (U == '1');

imm32 = if esize == 16 then ZeroExtend(imm8:'0', 32) else ZeroExtend(imm8:'00', 32);

case size of
   when '01' d = UInt(Vd:D);
   when '10' d = UInt(Vd:D);
   when '11' d = UInt(D:Vd);

n = UInt(Rn);</pre>
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If size == '01' && InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

## **Assembler Symbols**

<c> See Standard assembler syntax fields

<q> See Standard assembler syntax fields.

Is an optional data size specifier for 64-bit memory accesses that can be used in the assembler source code, but is otherwise ignored.

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

.32 Is an optional data size specifier for 32-bit memory accesses that can be used in the assembler source code, but is otherwise ignored.

<Sd> Is the 32-bit name of the SIMD&FP destination register, encoded in the "Vd:D" field.

<a href="#"><label</a> The label of the literal data item to be loaded.

For the single-precision scalar or double-precision scalar variants: the assembler calculates the required value of the offset from the Align(PC, 4) value of the instruction to this label. Permitted values are multiples of 4 in the range -1020 to 1020.

For the half-precision scalar variant: the assembler calculates the required value of the offset from the Align(PC, 4) value of the instruction to this label. Permitted values are multiples of 2 in the range -510 to 510.

If the offset is zero or positive, imm32 is equal to the offset and add == TRUE.

If the offset is negative, imm32 is equal to minus the offset and add == FALSE.

Specifies the offset is added to or subtracted from the base register, defaulting to + if omitted and encoded in "U":

| U | +/- |
|---|-----|
| 0 | _   |
| 1 | +   |

<imm>

+/-

For the single-precision scalar or double-precision scalar variants: is the optional unsigned immediate byte offset, a multiple of 4, in the range 0 to 1020, defaulting to 0, and encoded in the "imm8" field as <imm>/4.

VLDR (literal) Page 852

For the half-precision scalar variant: is the optional unsigned immediate byte offset, a multiple of 2, in the range 0 to 510, defaulting to 0, and encoded in the "imm8" field as <imm>/2.

The alternative syntax permits the addition or subtraction of the offset and the immediate offset to be specified separately, including permitting a subtraction of 0 that cannot be specified using the normal syntax. For more information, see *Use of labels in UAL instruction syntax*.

#### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();    CheckVFPEnabled(TRUE);
base = if n == 15 then Align(PC,4) else R[n];
address = if add then (base + imm32) else (base - imm32);
case esize of
    when 16
        S[d] = Zeros(16) : MemA[address,2];
when 32
        S[d] = MemA[address,4];
when 64
    word1 = MemA[address,4]; word2 = MemA[address+4,4];
    // Combine the word-aligned words in the correct order for current endianness.
    D[d] = if BigEndian() then word1:word2 else word2:word1;
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# VMAX (floating-point)

Vector Maximum compares corresponding elements in two vectors, and copies the larger of each pair into the corresponding element in the destination vector

The operand vector elements are floating-point numbers.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

## Α1

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | D  | 0  | sz |    | V  | 'n |    |    | ٧  | 'd |    | 1  | 1  | 1 | 1 | Z | Q | М | 0 |   | V | n |   |
|    |    |    |    |    |    |    |    |    |    | οn |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

## 64-bit SIMD vector (Q == 0)

```
VMAX{<c>}{<q>}.<dt> {<Dd>, }<Dn>, <Dm>
```

#### 128-bit SIMD vector (Q == 1)

```
VMAX{<c>}{<q>}.<dt> {<Qd>, }<Qn>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;

if sz == '1' && !HaveFP16Ext() then UNDEFINED;

maximum = (op == '0');

case sz of
    when '0' esize = 32; elements = 2;
    when '1' esize = 16; elements = 4;

d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

## **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5  | 4  | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0_ |
|----|----|----|----|----|----|---|---|---|---|----|----|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|----|
| 1  | 1  | 1  | 0  | 1  | 1  | 1 | 1 | 0 | D | 0  | SZ |   | ٧ | 'n |   |    | ٧  | 'd |    | 1  | 1  | 1 | 1 | Ν | Q | М | 0 |   | V | n |    |
|    |    |    |    |    |    |   |   |   |   | ор |    |   |   |    |   |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |    |

#### 64-bit SIMD vector (Q == 0)

```
VMAX{<c>}{<q>}.<dt> {<Dd>, }<Dn>, <Dm>
```

# 128-bit SIMD vector (Q == 1)

```
VMAX{<c>}{<q>}.<dt> {<Qd>, }<Qn>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;

if sz == '1' && !HaveFP16Ext() then UNDEFINED;

if sz == '1' && InITBlock() then UNPREDICTABLE;

maximum = (op == '0');

case sz of
    when '0' esize = 32; elements = 2;
    when '1' esize = 16; elements = 4;

d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

#### CONSTRAINED UNPREDICTABLE behavior

If sz == '1' && InITBlock(), then one of the following behaviors must occur:

• The instruction is UNDEFINED.

- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

# **Assembler Symbols**

<c>

For encoding A1: see Standard assembler syntax fields. This encoding must be unconditional. For encoding T1: see Standard assembler syntax fields. See Standard assembler syntax fields. < q>Is the data type for the elements of the vectors, encoded in "sz": < dt ><dt> 0 F32 1 F16 <Qd>Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2. <Qn> Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <Qn>\*2. Is the 128-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2. <Qm><Dd>Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field. <Dn>Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field. <Dm>Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.

Floating-point maximum and minimum

- max(+0.0, -0.0) = +0.0
- If any input is a NaN, the corresponding result element is the default NaN.

#### Operation

```
if ConditionPassed() then
     EncodingSpecificOperations(); CheckAdvSIMDEnabled();
     for r = 0 to regs-1
          for e = 0 to elements-1
                op1 = \underline{\text{Elem}}[\underline{D}[n+r], e, esize]; op2 = \underline{\text{Elem}}[\underline{D}[m+r], e, esize];
                if maximum then
                     Elem[D[d+r],e,esize] = FPMax(op1, op2, StandardFPSCRValue());
                     \underline{Elem}[\underline{D}[d+r], e, esize] = \underline{FPMin}(op1, op2, \underline{StandardFPSCRValue}());
```

Internal version only: isa v00 96, pseudocode r8p5 00bet2 rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

# VMAX (integer)

Vector Maximum compares corresponding elements in two vectors, and copies the larger of each pair into the corresponding element in the destination vector

The operand vector elements can be any one of:

- 8-bit, 16-bit, or 32-bit signed integers.
- 8-bit, 16-bit, or 32-bit unsigned integers.

The result vector elements are the same size as the operand vector elements.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

## **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|----|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | כ  | 0  | D  | si | ze |    | V  | 'n |    |    | ٧  | ⁄d |    | 0  | 1  | 1 | 0 | Ν | Q | М | 0  |   | V | m |   |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   | ор |   |   |   |   |

# 64-bit SIMD vector (Q == 0)

```
VMAX{<c>}{<q>}.<dt> {<Dd>, }<Dn>, <Dm>
```

#### 128-bit SIMD vector (Q == 1)

```
VMAX{<c>}{<q>}.<dt> {<Qd>, }<Qn>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;

if size == '11' then UNDEFINED;

maximum = (op == '0'); unsigned = (U == '1');

esize = 8 << <u>UInt</u>(size); elements = 64 DIV esize;

d = <u>UInt</u>(D:Vd); n = <u>UInt</u>(N:Vn); m = <u>UInt</u>(M:Vm); regs = if Q == '0' then 1 else 2;
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5   | 4  | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|-----|----|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|----|---|---|---|---|
| 1  | 1  | 1  | U  | 1  | 1  | 1 | 1 | 0 | D | Siz | ze |   | ٧ | 'n |   |    | ٧  | ′d |    | 0  | 1  | 1 | 0 | Ν | Q | М | 0  |   | ٧ | m |   |
|    |    |    |    |    |    |   |   |   |   |     |    |   |   |    |   |    |    |    |    |    |    |   |   |   |   |   | ор |   |   |   |   |

## 64-bit SIMD vector (Q == 0)

```
VMAX{<c>}{<q>}.<dt> {<Dd>, }<Dn>, <Dm>
```

#### 128-bit SIMD vector (Q == 1)

```
VMAX{<c>}{<q>}.<dt> {<Qd>, }<Qn>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;

if size == '11' then UNDEFINED;

maximum = (op == '0'); unsigned = (U == '1');

esize = 8 << <u>UInt</u>(size); elements = 64 DIV esize;

d = <u>UInt</u>(D:Vd); n = <u>UInt</u>(N:Vn); m = <u>UInt</u>(M:Vm); regs = if Q == '0' then 1 else 2;
```

## **Assembler Symbols**

<c> For encoding A1: see Standard assembler syntax fields. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<dt> Is the data type for the elements of the operands, encoded in "U:size":

| U | size | <dt></dt> |
|---|------|-----------|
| 0 | 00   | S8        |
| 0 | 01   | S16       |
| 0 | 10   | S32       |
| 1 | 00   | U8        |
| 1 | 01   | U16       |
| 1 | 10   | U32       |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.
<Qn> Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <Qn>\*2.
<Qm> Is the 128-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.
<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.
<Dn> Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.
<Dm> Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();    CheckAdvSIMDEnabled();
    for r = 0 to regs-1
        for e = 0 to elements-1
            op1 = Int(Elem[D[n+r],e,esize], unsigned);
            op2 = Int(Elem[D[m+r],e,esize], unsigned);
            result = if maximum then Max(op1,op2) else Min(op1,op2);
            Elem[D[d+r],e,esize] = result<esize-1:0>;
```

## **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

#### **VMAXNM**

This instruction determines the floating-point maximum number.

It handles NaNs in consistence with the IEEE754-2008 specification. It returns the numerical operand when one operand is numerical and the other is a quiet NaN, but otherwise the result is identical to floating-point VMAX.

This instruction is not conditional.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$  and  $\underline{A2}$ ) and T32 ( $\underline{T1}$  and  $\underline{T2}$ ).

# Α1

| 3 | 1 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1 |   | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 0  | D  | 0  | sz |    | ٧  | 'n |    |    | ٧  | ′d |    | 1  | 1  | 1 | 1 | Ν | Ø | М | 1 |   | V | m |   |
|   |   |    |    |    |    |    |    |    |    |    | go |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

## 64-bit SIMD vector (Q == 0)

```
VMAXNM{<q>}.<dt> <Dd>, <Dn>, <Dm>
```

#### 128-bit SIMD vector (Q == 1)

```
VMAXNM{<q>}.<dt> <Qd>, <Qn>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;

if sz == '1' && !HaveFP16Ext() then UNDEFINED;

maximum = (op == '0');
advsimd = TRUE;

case sz of
    when '0' esize = 32; elements = 2;
    when '1' esize = 16; elements = 4;

d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

# **A2**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7 | 6  | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|----|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1  | 0  | 1  | D  | 0  | 0  |    | ٧  | 'n |    |    | ٧  | ′d |    | 1  | 0  | != | 00 | Z | 0  | М | 0 |   | V | m |   |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | S  | ze |   | ор |   |   |   |   |   |   |

# Half-precision scalar (size == 01) (Armv8.2)

```
•
```

## Single-precision scalar (size == 10)

```
VMAXNM{\langle q \rangle}.F32 \langle Sd \rangle, \langle Sn \rangle, \langle Sm \rangle // (Cannot be conditional)
```

 $VMAXNM{<q>}.F16 <Sd>, <Sn>, <Sm> // (Cannot be conditional)$ 

#### Double-precision scalar (size == 11)

```
VMAXNM{<q>}.F64 <Dd>, <Dn>, <Dm> // (Cannot be conditional)

if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;

advsimd = FALSE;

maximum = (op == '0');

case size of
    when '01' esize = 16; d = UInt(Vd:D); n = UInt(Vn:N); m = UInt(Vm:M);
    when '10' esize = 32; d = UInt(Vd:D); n = UInt(Vn:N); m = UInt(Vm:M);
    when '11' esize = 64; d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);
```

VMAXNM Page 858

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5  | 4  | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|----|----|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 0 | D | 0  | sz |   | ٧ | 'n |   |    | ٧  | ⁄d |    | 1  | 1  | 1 | 1 | N | Q | М | 1 |   | V | m |   |
|    |    |    |    |    |    |   |   |   |   | ор |    |   |   |    |   |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

#### 64-bit SIMD vector (Q == 0)

```
VMAXNM{<q>}.<dt> <Dd>, <Dn>, <Dm>
```

#### 128-bit SIMD vector (Q == 1)

```
VMAXNM{<q>}.<dt> <Qd>, <Qn>, <Qm>

if InITBlock() then UNPREDICTABLE;
if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;
if sz == '1' && !HaveFP16Ext() then UNDEFINED;
maximum = (op == '0');
advsimd = TRUE;
case sz of
   when '0' esize = 32; elements = 2;
   when '1' esize = 16; elements = 4;
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

### **CONSTRAINED UNPREDICTABLE behavior**

If InITBlock (), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

#### **T2**



# Half-precision scalar (size == 01) (Armv8.2)

```
VMAXNM{<q>}.F16 < Sd>, <Sn>, <Sm> // (Not permitted in IT block)
```

# Single-precision scalar (size == 10)

```
\label{eq:maxnm} $$\operatorname{VMAXNM}(\q) : F32 \ensuremath{\mbox{\sc Sd}}, \ensuremath{\mbox{\sc Sm}}, \ensuremath{\mbox{\sc Sm}} // \mbox{\sc (Not permitted in IT block)}
```

#### Double-precision scalar (size == 11)

```
VMAXNM{<q>}.F64 <Dd>, <Dm> // (Not permitted in IT block)

if InITBlock() then UNPREDICTABLE;
if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;
advsimd = FALSE;
maximum = (op == '0');
case size of
  when '01' esize = 16; d = UInt(Vd:D); n = UInt(Vn:N); m = UInt(Vm:M);
  when '10' esize = 32; d = UInt(Vd:D); n = UInt(Vn:N); m = UInt(Vm:M);
  when '11' esize = 64; d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If InITBlock(), then one of the following behaviors must occur:

• The instruction is UNDEFINED.

VMAXNM Page 859

- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

## **Assembler Symbols**

<q> See Standard assembler syntax fields.

<dt> Is the data type for the elements of the vectors, encoded in "sz":

| SZ | <dt></dt> |
|----|-----------|
| 0  | F32       |
| 1  | F16       |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Qn> Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <Qn>\*2.

<Qm> Is the 128-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.

<Dm> Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.

<Sd> Is the 32-bit name of the SIMD&FP destination register, encoded in the "Vd:D" field.

<Sn> Is the 32-bit name of the first SIMD&FP source register, encoded in the "Vn:N" field.

<Sm> Is the 32-bit name of the second SIMD&FP source register, encoded in the "Vm:M" field.

#### Operation

<Dn>

```
EncodingSpecificOperations(); CheckAdvSIMDOrVFPEnabled(TRUE, advsimd);
if advsimd then
                                        // Advanced SIMD instruction
     for r = 0 to regs-1
           for e = 0 to elements-1
                 op1 = \underline{\text{Elem}}[\underline{D}[n+r], e, esize]; op2 = \underline{\text{Elem}}[\underline{D}[m+r], e, esize];
                 if maximum then
                       Elem[D[d+r], e, esize] = FPMaxNum(op1, op2, StandardFPSCRValue());
                       Elem[D[d+r], e, esize] = FPMinNum(op1, op2, StandardFPSCRValue());
else
                                        // VFP instruction
     case esize of
           when 16
                 if maximum then
                       \underline{S}[d] = \underline{Zeros}(16) : \underline{FPMaxNum}(\underline{S}[n]<15:0>, \underline{S}[m]<15:0>, FPSCR);
                 else
                       S[d] = Zeros(16) : FPMinNum(S[n]<15:0>, S[m]<15:0>, FPSCR);
           when 32
                 if maximum then
                       \underline{S}[d] = \underline{FPMaxNum}(\underline{S}[n], \underline{S}[m], FPSCR);
                 else
                       \underline{S}[d] = \underline{FPMinNum}(\underline{S}[n], \underline{S}[m], FPSCR);
           when 64
                 if maximum then
                      \underline{D}[d] = \underline{FPMaxNum}(\underline{D}[n], \underline{D}[m], FPSCR);
                 else
                      \underline{D}[d] = \underline{FPMinNum}(\underline{D}[n], \underline{D}[m], FPSCR);
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5 ; Build timestamp: 2019-03-28T07:59

 $Copyright \\ @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

VMAXNM Page 860

# VMIN (floating-point)

Vector Minimum compares corresponding elements in two vectors, and copies the smaller of each pair into the corresponding element in the destination vector.

The operand vector elements are floating-point numbers.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | D  | 1  | sz |    | Vn |    |    |    | ٧  | ′d |    | 1  | 1  | 1 | 1 | Ν | Q | М | 0 |   | V | m |   |
|    |    |    |    |    |    |    |    |    |    | οn |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

## 64-bit SIMD vector (Q == 0)

```
VMIN{<c>}{<q>}.<dt> {<Dd>, }<Dn>, <Dm>
```

#### 128-bit SIMD vector (Q == 1)

```
VMIN{<c>}{<q>}.<dt> {<Qd>, }<Qn>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;

if sz == '1' && !HaveFP16Ext() then UNDEFINED;

maximum = (op == '0');

case sz of
   when '0' esize = 32; elements = 2;
   when '1' esize = 16; elements = 4;

d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

## **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3 | 2  | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|----|---|----|---|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 0  | 1  | 1  | 1 | 1 | 0 | D | 1 | SZ |   | Vn |   |   |    | ٧  | ′d |    | 1  | 1  | 1 | 1 | Ν | Q | М | 0 |   | V | m |   |
| on |    |    |    |    |    |   |   |   |   |   |    |   |    |   |   |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

#### 64-bit SIMD vector (Q == 0)

```
VMIN{<c>}{<q>}.<dt> {<Dd>, }<Dn>, <Dm>
```

# 128-bit SIMD vector (Q == 1)

```
VMIN{<c>}{<q>}.<dt> {<Qd>, }<Qn>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;

if sz == '1' && !HaveFP16Ext() then UNDEFINED;

if sz == '1' && InITBlock() then UNPREDICTABLE;

maximum = (op == '0');

case sz of
    when '0' esize = 32; elements = 2;
    when '1' esize = 16; elements = 4;

d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

#### CONSTRAINED UNPREDICTABLE behavior

If sz == '1' && InITBlock(), then one of the following behaviors must occur:

• The instruction is UNDEFINED.

- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

# **Assembler Symbols**

<c>

For encoding A1: see Standard assembler syntax fields. This encoding must be unconditional. For encoding T1: see Standard assembler syntax fields. See Standard assembler syntax fields. < q>Is the data type for the elements of the vectors, encoded in "sz": < dt ><dt> 0 F32 1 F16 <Qd>Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2. <Qn> Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <Qn>\*2. <Qm> Is the 128-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2. <Dd>Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field. <Dn>Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field. <Dm>Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.

#### Floating-point minimum

- min(+0.0, -0.0) = -0.0
- If any input is a NaN, the corresponding result element is the default NaN.

#### Operation

```
if ConditionPassed() then
     EncodingSpecificOperations(); CheckAdvSIMDEnabled();
     for r = 0 to regs-1
          for e = 0 to elements-1
                op1 = \underline{\text{Elem}}[\underline{D}[n+r], e, esize]; op2 = \underline{\text{Elem}}[\underline{D}[m+r], e, esize];
                if maximum then
                     Elem[D[d+r],e,esize] = FPMax(op1, op2, StandardFPSCRValue());
                     \underline{Elem}[\underline{D}[d+r], e, esize] = \underline{FPMin}(op1, op2, \underline{StandardFPSCRValue}());
```

Internal version only: isa v00 96, pseudocode r8p5 00bet2 rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

# VMIN (integer)

Vector Minimum compares corresponding elements in two vectors, and copies the smaller of each pair into the corresponding element in the destination vector.

The operand vector elements can be any one of:

- 8-bit, 16-bit, or 32-bit signed integers.
- 8-bit, 16-bit, or 32-bit unsigned integers.

The result vector elements are the same size as the operand vector elements.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | J  | 0  | D  | si | ze |    | Vn |    |    |    | ٧  | ⁄d |    | 0  | 1  | 1 | 0 | N | Ø | М | 1 |   | V | m |   |
| -  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | ОР |    |    |    |   |   |   |   |   |   |   |   |   |   |

# 64-bit SIMD vector (Q == 0)

```
VMIN{<c>}{<q>}.<dt> {<Dd>, }<Dn>, <Dm>
```

#### 128-bit SIMD vector (Q == 1)

```
VMIN{<c>}{<q>}.<dt> {<Qd>, }<Qn>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;

if size == '11' then UNDEFINED;

maximum = (op == '0'); unsigned = (U == '1');

esize = 8 << UInt(size); elements = 64 DIV esize;

d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;</pre>
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5   | 4  | 3 | 2  | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|-----|----|---|----|---|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | U  | 1  | 1  | 1 | 1 | 0 | D | Siz | ze |   | Vn |   |   |    | ٧  | ′d |    | 0  | 1  | 1 | 0 | Ν | Q | М | 1 |   | V | m |   |
|    |    | ОР |    |    |    |   |   |   |   |     |    |   |    |   |   |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

## 64-bit SIMD vector (Q == 0)

```
VMIN{<c>}{<q>}.<dt> {<Dd>, }<Dn>, <Dm>
```

#### 128-bit SIMD vector (Q == 1)

```
VMIN{<c>}{<q>}.<dt> {<Qd>, }<Qn>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;
if size == '11' then UNDEFINED;
maximum = (op == '0'); unsigned = (U == '1');
esize = 8 << <u>UInt(size)</u>; elements = 64 DIV esize;
d = <u>UInt(D:Vd)</u>; n = <u>UInt(N:Vn)</u>; m = <u>UInt(M:Vm)</u>; regs = if Q == '0' then 1 else 2;
```

## **Assembler Symbols**

<c> For encoding A1: see Standard assembler syntax fields. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<dt> Is the data type for the elements of the operands, encoded in "U:size":

| U | size | <dt></dt> |
|---|------|-----------|
| 0 | 00   | S8        |
| 0 | 01   | S16       |
| 0 | 10   | S32       |
| 1 | 00   | U8        |
| 1 | 01   | U16       |
| 1 | 10   | U32       |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.
<Qn> Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <Qn>\*2.
<Qm> Is the 128-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.
<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.
<Dn> Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.
<Dm> Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();    CheckAdvSIMDEnabled();
    for r = 0 to regs-1
        for e = 0 to elements-1
            op1 = Int(Elem[D[n+r],e,esize], unsigned);
            op2 = Int(Elem[D[m+r],e,esize], unsigned);
            result = if maximum then Max(op1,op2) else Min(op1,op2);
            Elem[D[d+r],e,esize] = result<esize-1:0>;
```

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5 ; Build timestamp: 2019-03-28T07:59

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

#### **VMINNM**

This instruction determines the floating point minimum number.

It handles NaNs in consistence with the IEEE754-2008 specification. It returns the numerical operand when one operand is numerical and the other is a quiet NaN, but otherwise the result is identical to floating-point VMIN.

This instruction is not conditional.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$  and  $\underline{A2}$ ) and T32 ( $\underline{T1}$  and  $\underline{T2}$ ).

### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 0  | ם  | 1  | SZ |    | V  | 'n |    |    | V  | 'd |    | 1  | 1  | 1 | 1 | N | Q | М | 1 |   | V | m |   |
|    |    |    |    |    |    |    |    |    |    | ор |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

# 64-bit SIMD vector (Q == 0)

```
VMINNM{<q>}.<dt> <Dd>, <Dn>, <Dm>
```

#### 128-bit SIMD vector (Q == 1)

```
VMINNM{<q>}.<dt> <Qd>, <Qn>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;

if sz == '1' && !HaveFP16Ext() then UNDEFINED;

maximum = (op == '0');
advsimd = TRUE;

case sz of
   when '0' esize = 32; elements = 2;
   when '1' esize = 16; elements = 4;

d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

# **A2**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22     | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7 | 6  | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|--------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|----|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1  | 0  | 1  | $\Box$ | 0  | 0  |    | ٧  | 'n |    |    | ٧  | ′d |    | 1  | 0  | != | 00 | Z | 1  | М | 0 |   | V | m |   |
|    |    |    |    |    |    |    |    |    |        |    |    |    |    |    |    |    |    |    |    |    |    | S  | ze |   | ор |   |   |   |   |   |   |

# Half-precision scalar (size == 01) (Armv8.2)

```
\label{eq:conditional} $$ VMINNM(\q>).F16 < Sd>, < Sn>, < Sm> // (Cannot be conditional) $$
```

## Single-precision scalar (size == 10)

```
VMINNM{\langle q \rangle}.F32 \langle Sd \rangle, \langle Sn \rangle, \langle Sm \rangle // (Cannot be conditional)
```

#### Double-precision scalar (size == 11)

```
VMINNM{<q>}.F64 <Dd>, <Dn>, <Dm> // (Cannot be conditional)

if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;
advsimd = FALSE;
maximum = (op == '0');
case size of
   when '01' esize = 16; d = UInt(Vd:D); n = UInt(Vn:N); m = UInt(Vm:M);
   when '10' esize = 32; d = UInt(Vd:D); n = UInt(Vn:N); m = UInt(Vm:M);
   when '11' esize = 64; d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);
```

VMINNM Page 865

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5  | 4  | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|----|----|---|---|---|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 0 | D | 1  | SZ |   | V | n |   |    | ٧  | /d |    | 1  | 1  | 1 | 1 | N | Q | М | 1 |   | V | m |   |
|    |    |    |    |    |    |   |   |   |   | ор |    |   |   |   |   |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

#### 64-bit SIMD vector (Q == 0)

```
VMINNM{<q>}.<dt> <Dd>, <Dn>, <Dm>
```

#### 128-bit SIMD vector (Q == 1)

```
VMINNM{<q>}.<dt> <Qd>, <Qn>, <Qm>

if InITBlock() then UNPREDICTABLE;
if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;
if sz == '1' && !HaveFP16Ext() then UNDEFINED;
maximum = (op == '0');
advsimd = TRUE;
case sz of
   when '0' esize = 32; elements = 2;
   when '1' esize = 16; elements = 4;
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If InITBlock (), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

#### **T2**



# Half-precision scalar (size == 01) (Armv8.2)

```
VMINNM{<q>}.F16 < Sd>, <Sn>, <Sm> // (Not permitted in IT block)
```

# Single-precision scalar (size == 10)

```
\label{eq:continuous} $$VMINNM(\q>).F32 <Sd>, <Sn>, <Sm> // (Not permitted in IT block)
```

#### Double-precision scalar (size == 11)

```
VMINNM{<q>}.F64 <Dd>, <Dm> // (Not permitted in IT block)

if InITBlock() then UNPREDICTABLE;
if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;
advsimd = FALSE;
maximum = (op == '0');
case size of
  when '01' esize = 16; d = UInt(Vd:D); n = UInt(Vn:N); m = UInt(Vm:M);
  when '10' esize = 32; d = UInt(Vd:D); n = UInt(Vn:N); m = UInt(Vm:M);
  when '11' esize = 64; d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);
```

### **CONSTRAINED UNPREDICTABLE behavior**

If InITBlock(), then one of the following behaviors must occur:

• The instruction is UNDEFINED.

VMINNM Page 866

- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

# **Assembler Symbols**

<q> See Standard assembler syntax fields.

<dt> Is the data type for the elements of the vectors, encoded in "sz":

| SZ | <dt></dt> |
|----|-----------|
| 0  | F32       |
| 1  | F16       |
|    |           |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Qn> Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <Qn>\*2.

<Qm> Is the 128-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.

<Dm> Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.

<Sd> Is the 32-bit name of the SIMD&FP destination register, encoded in the "Vd:D" field.

<Sn> Is the 32-bit name of the first SIMD&FP source register, encoded in the "Vn:N" field.

<Sm> Is the 32-bit name of the second SIMD&FP source register, encoded in the "Vm:M" field.

#### Operation

<Dn>

```
EncodingSpecificOperations(); CheckAdvSIMDOrVFPEnabled(TRUE, advsimd);
if advsimd then
                                        // Advanced SIMD instruction
     for r = 0 to regs-1
           for e = 0 to elements-1
                 op1 = \underline{\text{Elem}}[\underline{D}[n+r], e, esize]; op2 = \underline{\text{Elem}}[\underline{D}[m+r], e, esize];
                 if maximum then
                       Elem[D[d+r], e, esize] = FPMaxNum(op1, op2, StandardFPSCRValue());
                       Elem[D[d+r], e, esize] = FPMinNum(op1, op2, StandardFPSCRValue());
else
                                        // VFP instruction
     case esize of
           when 16
                 if maximum then
                       \underline{S}[d] = \underline{Zeros}(16) : \underline{FPMaxNum}(\underline{S}[n]<15:0>, \underline{S}[m]<15:0>, FPSCR);
                 else
                       S[d] = Zeros(16) : FPMinNum(S[n]<15:0>, S[m]<15:0>, FPSCR);
           when 32
                 if maximum then
                       \underline{S}[d] = \underline{FPMaxNum}(\underline{S}[n], \underline{S}[m], FPSCR);
                 else
                       \underline{S}[d] = \underline{FPMinNum}(\underline{S}[n], \underline{S}[m], FPSCR);
           when 64
                 if maximum then
                      \underline{D}[d] = \underline{FPMaxNum}(\underline{D}[n], \underline{D}[m], FPSCR);
                 else
                      \underline{D}[d] = \underline{FPMinNum}(\underline{D}[n], \underline{D}[m], FPSCR);
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5 ; Build timestamp: 2019-03-28T07:59

 $Copyright \\ @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

VMINNM Page 867

# VMLA (floating-point)

Vector Multiply Accumulate multiplies corresponding elements in two vectors, and accumulates the results into the elements of the destination vector. Depending on settings in the *CPACR*, *NSACR*, *HCPTR*, and *FPEXC* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$  and  $\underline{A2}$ ) and T32 ( $\underline{T1}$  and  $\underline{T2}$ ).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | D  | 0  | sz |    | ٧  | 'n |    |    | ٧  | 'd |    | 1  | 1  | 0 | 1 | Ν | Ø | М | 1 |   | V | m |   |
|    |    |    |    |    |    |    |    |    |    | ор |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

#### 64-bit SIMD vector (Q == 0)

```
VMLA{<c>}{<q>}.<dt> <Dd>, <Dn>, <Dm>
```

#### 128-bit SIMD vector (Q == 1)

```
VMLA{<c>}{<q>}.<dt> <Qd>, <Qn>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;

if sz == '1' && !HaveFP16Ext() then UNDEFINED;

advsimd = TRUE; add = (op == '0');

case sz of
    when '0' esize = 32; elements = 2;
    when '1' esize = 16; elements = 4;

d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

# **A2**

|   | 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8  | 7 | 6  | 5 | 4 | 3 | 2 | 1 | 0 |
|---|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|---|----|---|---|---|---|---|---|
|   |    | != 1 | 1111 |    | 1  | 1  | 1  | 0  | 0  | D  | 0  | 0  |    | ٧  | 'n |    |    | ٧  | ′d |    | 1  | 0  | Siz | ze | Ν | 0  | М | 0 |   | V | m |   |
| _ |    | CO   | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |    |   | οn |   |   |   |   |   |   |

# Half-precision scalar (size == 01) (Armv8.2)

```
VMLA{<c>}{<q>}.F16 <Sd>, <Sn>, <Sm>
```

#### Single-precision scalar (size == 10)

```
VMLA\{<c>\}\{<q>\}.F32 <Sd>, <Sn>, <Sm>
```

#### **Double-precision scalar (size == 11)**

```
VMLA{<c>}{<q>}.F64 <Dd>, <Dn>, <Dm>

if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;

if size == '01' && cond != '1110' then UNPREDICTABLE;

if FPSCR.Len != '000' || FPSCR.Stride != '00' then UNDEFINED;

advsimd = FALSE; add = (op == '0');

case size of

when '01' esize = 16; d = UInt(Vd:D); n = UInt(Vn:N); m = UInt(Vm:M);

when '10' esize = 32; d = UInt(Vd:D); n = UInt(Vn:N); m = UInt(Vm:M);

when '11' esize = 64; d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If size == '01' && cond != '1110', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

**T1** 

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5  | 4  | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|----|----|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 0  | 1  | 1  | 1 | 1 | 0 | D | 0  | SZ |   | ٧ | 'n |   |    | ٧  | ′d |    | 1  | 1  | 0 | 1 | N | Q | М | 1 |   | V | m |   |
|    |    |    |    |    |    |   |   |   |   | ор |    |   |   |    |   |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

## 64-bit SIMD vector (Q == 0)

```
VMLA\{<c>\}\{<q>\}.<dt> <Dd>, <Dn>, <Dm>
```

# 128-bit SIMD vector (Q == 1)

```
VMLA{<c>}{<q>}.<dt> <Qd>, <Qn>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;

if sz == '1' && !HaveFP16Ext() then UNDEFINED;

if sz == '1' && InITBlock() then UNPREDICTABLE;

advsimd = TRUE; add = (op == '0');

case sz of
   when '0' esize = 32; elements = 2;
   when '1' esize = 16; elements = 4;

d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

# **CONSTRAINED UNPREDICTABLE behavior**

If sz == '1' && InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

**T2** 

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|-----|----|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 0  | 1  | 1  | 1 | 0 | 0 | D | 0 | 0 |   | ٧ | 'n |   |    | V  | 'd |    | 1  | 0  | Siz | ze | Ν | 0 | М | 0 |   | V | m |   |

# Half-precision scalar (size == 01) (Armv8.2)

```
VMLA{<c>}{<q>}.F16 <Sd>, <Sn>, <Sm>
```

# Single-precision scalar (size == 10)

```
VMLA{<c>}{<q>}.F32 <Sd>, <Sn>, <Sm>
```

#### Double-precision scalar (size == 11)

```
VMLA{<c>}{<q>}.F64 <Dd>, <Dn>, <Dm>

if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;

if size == '01' && InITBlock() then UNPREDICTABLE;

if FPSCR.Len != '000' || FPSCR.Stride != '00' then UNDEFINED;

advsimd = FALSE; add = (op == '0');

case size of

when '01' esize = 16; d = UInt(Vd:D); n = UInt(Vn:N); m = UInt(Vm:M);

when '10' esize = 32; d = UInt(Vd:D); n = UInt(Vn:N); m = UInt(Vm:M);

when '11' esize = 64; d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If size == '01' && InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

#### **Assembler Symbols**

| <c> For encoding A1: see Standard assembler syntax fields. This encoding must be u</c> | be unconditional. |
|----------------------------------------------------------------------------------------|-------------------|
|----------------------------------------------------------------------------------------|-------------------|

For encoding A2, T1 and T2: see Standard assembler syntax fields.

- <q> See Standard assembler syntax fields.
- <dt> Is the data type for the elements of the vectors, encoded in "sz":

| SZ | <dt></dt> |
|----|-----------|
| 0  | F32       |
| 1  | F16       |

- <Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.
- <Qn> Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <Qn>\*2.
- <Qm> Is the 128-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.
- <Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.
- <Dn> Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.
- <Dm> Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.
- <Sd> Is the 32-bit name of the SIMD&FP destination register, encoded in the "Vd:D" field.
- <Sn> Is the 32-bit name of the first SIMD&FP source register, encoded in the "Vn:N" field.
- <Sm> Is the 32-bit name of the second SIMD&FP source register, encoded in the "Vm:M" field.

# Operation

```
if ConditionPassed() then
     EncodingSpecificOperations(); CheckAdvSIMDOrVFPEnabled(TRUE, advsimd);
     if advsimd then // Advanced SIMD instruction
           for r = 0 to regs-1
                for e = 0 to elements-1
                      product = \underline{FPMul}(\underline{Elem}[\underline{D}[n+r], e, esize], \underline{Elem}[\underline{D}[m+r], e, esize], \underline{StandardFPSCRValue}());
                       addend = if add then product else FPNeg(product);
                       \underline{\mathtt{Elem}}[\underline{\mathtt{D}}[\mathtt{d+r}], \mathtt{e,esize}] = \underline{\mathtt{FPAdd}}(\underline{\mathtt{Elem}}[\underline{\mathtt{D}}[\mathtt{d+r}], \mathtt{e,esize}], \ \mathtt{addend}, \ \underline{\mathtt{StandardFPSCRValue}}());
     else
                              // VFP instruction
           case esize of
                 when 16
                      addend16 = if add then \underline{FPMul}(\underline{S}[n]<15:0>, \underline{S}[m]<15:0>, FPSCR) else \underline{FPNeg}(\underline{FPMul}(\underline{S}[n]<15:0>,
                       \underline{S}[d] = \underline{Zeros}(16) : \underline{FPAdd}(\underline{S}[d]<15:0>, addend16, FPSCR);
                 when 32
                      addend32 = if add then FPMul(S[n], S[m], FPSCR) else FPNeg(FPMul(S[n], S[m], FPSCR));
                      S[d] = FPAdd(S[d], addend32, FPSCR);
                       addend64 = if add then FPMul(D[n], D[m], FPSCR) else FPNeg(FPMul(D[n], D[m], FPSCR));
                       D[d] = FPAdd(D[d], addend64, FPSCR);
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# VMLA (integer)

Vector Multiply Accumulate multiplies corresponding elements in two vectors, and adds the products to the corresponding elements of the destination vector

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21  | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | D  | Siz | ze |    | V  | 'n |    |    | V  | ′d |    | 1  | 0  | 0 | 1 | Ν | Q | М | 0 |   | V | m |   |
|    |    |    |    |    |    |    | on |    |    |     |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

# 64-bit SIMD vector (Q == 0)

```
VMLA\{<c>\}\{<q>\}.<type><size> <Dd>, <Dn>, <Dm> // (Encoding T1/A1, encoded as Q = 0)
```

#### 128-bit SIMD vector (Q == 1)

```
VMLA{<c>}{<q>}.<type><size> <Qd>, <Qn>, <Qm> // (Encoding T1/A1, encoded as Q = 1)

if size == '11' then UNDEFINED;

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;

add = (op == '0'); long_destination = FALSE;

unsigned = FALSE; // "Don't care" value: TRUE produces same functionality

esize = 8 << UInt(size); elements = 64 DIV esize;

d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;</pre>
```

# T1

| <br>15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5   | 4  | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|--------|----|----|----|----|----|---|---|---|---|-----|----|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1      | 1  | 1  | 0  | 1  | 1  | 1 | 1 | 0 | D | Siz | ze |   | \ | /n |   |    | ٧  | ′d |    | 1  | 0  | 0 | 1 | N | Q | М | 0 |   | Vı | n |   |
|        |    |    | on |    |    |   |   |   |   |     |    |   |   |    |   |    |    |    |    |    |    |   |   |   |   |   |   |   |    |   |   |

# 64-bit SIMD vector (Q == 0)

```
VMLA\{<c>\}\{<q>\}.<type><size> <Dd>, <Dn>, <Dm> // (Encoding T1/A1, encoded as Q = 0)
```

# 128-bit SIMD vector (Q == 1)

```
VMLA{<c>}{<q>}.<type><size> <Qd>, <Qn>, <Qm> // (Encoding T1/A1, encoded as Q = 1)

if size == '11' then UNDEFINED;
if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;
add = (op == '0'); long_destination = FALSE;
unsigned = FALSE; // "Don't care" value: TRUE produces same functionality
esize = 8 << UInt(size); elements = 64 DIV esize;
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;</pre>
```

#### **Assembler Symbols**

<c> For encoding A1: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<type> The data type for the elements of the operands. It must be one of:

```
\mathbf{S}
                       Optional in encoding T1/A1. Encoded as U = 0 in encoding T2/A2.
                 U
                       Optional in encoding T1/A1. Encoded as U = 1 in encoding T2/A2.
                 I
                       Available only in encoding T1/A1.
                   The data size for the elements of the operands. It must be one of:
<size>
                 8
                       Encoded as size = 0b00.
                 16
                       Encoded as size = 0b01.
                 32
                       Encoded as size = 0b10.
<Qd>
                   Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>*2.
                   Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <Qn>*2.
<On>
<Qm>
                   Is the 128-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field as <Qm>*2.
                   Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.
<Dd>
<Dn>
                   Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.
<Dm>
                   Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.
```

# Operation

#### **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

# VMLA (by scalar)

Vector Multiply Accumulate multiplies elements of a vector by a scalar, and adds the products to corresponding elements of the destination vector. For more information about scalars see *Advanced SIMD scalars*.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21  | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | Q  | 1  | О  | !=  | 11 |    | ٧  | 'n |    |    | ٧  | ď  |    | 0  | 0  | 0 | F | Ν | 1 | М | 0 |   | ٧ | m |   |
|    |    |    |    |    |    |    |    |    |    | siz | ze |    |    |    |    |    |    |    |    |    | ор |   |   |   |   |   |   |   |   |   |   |

#### 64-bit SIMD vector (Q == 0)

```
VMLA\{<c>\}\{<q>\}.<dt><Dd>, <Dn>, <Dm[x]>
```

#### 128-bit SIMD vector (Q == 1)

```
VMLA{<c>}{<q>}.<dt> <Qd>, <Qn>, <Dm[x]>

if size == '11' then SEE "Related encodings";
if size == '00' || (F == '1' && size == '01' && !HaveFP16Ext()) then UNDEFINED;
if Q == '1' && (Vd<0> == '1' || Vn<0> == '1') then UNDEFINED;
unsigned = FALSE; // "Don't care" value: TRUE produces same functionality
add = (op == '0'); floating_point = (F == '1'); long_destination = FALSE;
d = UInt(D:Vd); n = UInt(N:Vn); regs = if Q == '0' then 1 else 2;
if size == '01' then esize = 16; elements = 4; m = UInt(Vm<2:0>); index = UInt(M:Vm<3>);
if size == '10' then esize = 32; elements = 2; m = UInt(Vm); index = UInt(M);
```

# T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5   | 4  | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|-----|----|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | Ø  | 1  | 1  | 1 | 1 | 1 | D | !=  | 11 |   | ٧ | /n |   |    | ٧  | ′d |    | 0  | 0  | 0 | F | N | 1 | М | 0 |   | V | n |   |
|    |    |    |    |    |    |   |   |   |   | siz | ze |   |   |    |   |    |    |    |    |    | ор |   |   |   |   |   |   |   |   |   |   |

### 64-bit SIMD vector (Q == 0)

```
VMLA{<c>}{<q>}.<dt> <Dd>, <Dn>, <Dm[x]>
```

# 128-bit SIMD vector (Q == 1)

```
VMLA{<c>}{<q>}.<dt> <Qd>, <Qn>, <Dm[x]>

if size == '11' then SEE "Related encodings";

if size == '00' || (F == '1' && size == '01' && !HaveFP16Ext()) then UNDEFINED;

if F == '1' && size == '01' && InITBlock() then UNPREDICTABLE;

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1') then UNDEFINED;

unsigned = FALSE; // "Don't care" value: TRUE produces same functionality

add = (op == '0'); floating_point = (F == '1'); long_destination = FALSE;

d = UInt(D:Vd); n = UInt(N:Vn); regs = if Q == '0' then 1 else 2;

if size == '01' then esize = 16; elements = 4; m = UInt(Vm<2:0>); index = UInt(M:Vm<3>);

if size == '10' then esize = 32; elements = 2; m = UInt(Vm); index = UInt(M);
```

#### **CONSTRAINED UNPREDICTABLE behavior**

```
If F == '1' && size == '01' && InITBlock(), then one of the following behaviors must occur:
```

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

Related encodings: See Advanced SIMD data-processing for the T32 instruction set, or Advanced SIMD data-processing for the A32 instruction set.

# **Assembler Symbols**

<c> For encoding A1: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<dt> Is the data type for the scalar and the elements of the operand vector, encoded in "F:size":

| F | size | <dt></dt> |
|---|------|-----------|
| 0 | 01   | I16       |
| 0 | 10   | I32       |
| 1 | 01   | F16       |
| 1 | 10   | F32       |

<Qd> Is the 128-bit name of the SIMD&FP register holding the accumulate vector, encoded in the "D:Vd" field as <Qd>\*2.

<Qn> Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <Qn>\*2.

<Dd> Is the 64-bit name of the SIMD&FP register holding the accumulate vector, encoded in the "D:Vd" field.

<Dn> Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.

<Dm[x]> Is the 64-bit name of the second SIMD&FP source register holding the scalar. If <dt> is I16 or F16, Dm is restricted to D0-D7. Dm is encoded in "Vm<2:0>", and x is encoded in "M:Vm<3>". If <dt> is I32 or F32, Dm is restricted to D0-D15. Dm is encoded in "Vm", and x is encoded in "M".

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();    CheckAdvSIMDEnabled();
    op2 = Elem[Din[m],index,esize];    op2val = Int(op2, unsigned);
    for r = 0 to regs-1
        for e = 0 to elements-1
            op1 = Elem[Din[n+r],e,esize];    op1val = Int(op1, unsigned);
        if floating_point then
            fp_addend = if add then FPMul(op1,op2,StandardFPSCRValue()) else FPNeg(FPMul(op1,op2,StandardFPSCRValue());
        else
            addend = if add then op1val*op2val else -op1val*op2val;
        if long_destination then
            Elem[Q[d>>1],e,2*esize] = Elem[Qin[d>>1],e,2*esize] + addend;
        else
            Elem[D[d+r],e,esize] = Elem[Din[d+r],e,esize] + addend;
```

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00 96, pseudocode r8p5 00bet2 rc5; Build timestamp: 2019-03-28T07:59

 $Copyright \ @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# VMLAL (integer)

Vector Multiply Accumulate Long multiplies corresponding elements in two vectors, and add the products to the corresponding element of the destination vector. The destination vector element is twice as long as the elements that are multiplied.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21  | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | J  | 1  | D  | !=  | 11 |    | V  | 'n |    |    | ٧  | ′d |    | 1  | 0  | 0  | 0 | Ν | 0 | М | 0 |   | V | m |   |
|    |    |    |    |    |    |    |    |    |    | Siz | ze |    |    |    |    |    |    |    |    |    |    | ор |   |   |   |   |   |   |   |   |   |

#### **A**1

```
VMLAL{<c>}{<q>}.<type><size> <Qd>, <Dn>, <Dm> // (Encoding T2/A2)

if size == '11' then SEE "Related encodings";

if Vd<0> == '1' then UNDEFINED;

add = (op == '0'); long_destination = TRUE; unsigned = (U == '1');

esize = 8 << <u>UInt</u>(size); elements = 64 DIV esize;

d = <u>UInt</u>(D:Vd); n = <u>UInt</u>(N:Vn); m = <u>UInt</u>(M:Vm); regs = 1;
```

## **T1**

| 1 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5   | 4  | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|----|----|----|----|----|----|---|---|---|---|-----|----|---|---|----|---|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|
|   | 1  | 1  | 1  | U  | 1  | 1  | 1 | 1 | 1 | О | ╝.  | 11 |   | ٧ | 'n |   |    | ٧  | ′d |    | 1  | 0  | 0  | 0 | N | 0 | М | 0 |   | V | m |   |
|   |    |    |    |    |    |    |   |   |   |   | siz | ze |   |   |    |   |    |    |    |    |    |    | ор |   |   |   |   |   |   |   |   |   |

#### T1

```
VMLAL{<c>}{<q>}.<type><size> <Qd>, <Dn>, <Dm> // (Encoding T2/A2)

if size == '11' then SEE "Related encodings";

if Vd<0> == '1' then UNDEFINED;

add = (op == '0'); long_destination = TRUE; unsigned = (U == '1');

esize = 8 << UInt(size); elements = 64 DIV esize;

d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = 1;</pre>
```

Related encodings: See Advanced SIMD data-processing for the T32 instruction set, or Advanced SIMD data-processing for the A32 instruction set.

# **Assembler Symbols**

```
For encoding A1: see Standard assembler syntax fields. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

See Standard assembler syntax fields.

The data type for the elements of the operands. It must be one of:

Optional in encoding T1/A1. Encoded as U = 0 in encoding T2/A2.

U
Optional in encoding T1/A1. Encoded as U = 1 in encoding T2/A2.

I
Available only in encoding T1/A1.

Size>
The data size for the elements of the operands. It must be one of:
```

```
Encoded as size = 0b00.

16
Encoded as size = 0b01.

32
Encoded as size = 0b10.

4Qd>
Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>*2.

4Dn>
Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.

4Dm>
Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.
```

# Operation

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - $\circ~$  The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

# VMLAL (by scalar)

Vector Multiply Accumulate Long multiplies elements of a vector by a scalar, and adds the products to corresponding elements of the destination vector. The destination vector elements are twice as long as the elements that are multiplied.

For more information about scalars see Advanced SIMD scalars

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21  | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | כ  | 1  | D  | !=  | 11 |    | ٧  | 'n |    |    | ٧  | ď  |    | 0  | 0  | 1 | 0 | Z | 1 | М | 0 |   | V | n |   |
|    |    |    |    |    |    |    |    |    |    | Siz | ze |    |    |    |    |    |    |    |    |    | ор |   |   |   |   |   |   |   |   |   |   |

#### **A1**

```
VMLAL{<c>}{<q>}.<dt> <Qd>, <Dn>, <Dm[x]>

if size == '11' then SEE "Related encodings";
if size == '00' || Vd<0> == '1' then UNDEFINED;
unsigned = (U == '1'); add = (op == '0'); floating_point = FALSE; long_destination = TRUE;
d = <u>UInt(D:Vd)</u>; n = <u>UInt(N:Vn)</u>; regs = 1;
if size == '01' then esize = 16; elements = 4; m = <u>UInt(Vm<2:0>)</u>; index = <u>UInt(M:Vm<3>)</u>;
if size == '10' then esize = 32; elements = 2; m = <u>UInt(Vm)</u>; index = <u>UInt(M)</u>;
```

## T1

| _15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5   | 4  | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-----|----|----|----|----|----|---|---|---|---|-----|----|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1   | 1  | 1  | U  | 1  | 1  | 1 | 1 | 1 | D | ≝.  | 11 |   | ٧ | 'n |   |    | ٧  | ď  |    | 0  | 0  | 1 | 0 | Ν | 1 | М | 0 |   | V | m |   |
| -   |    |    |    |    |    |   |   |   |   | Siz | ze |   |   |    |   |    |    |    |    |    | ор |   |   |   |   |   |   |   |   |   |   |

T1

```
VMLAL{<c>}{<q>}.<dt> <Qd>, <Dn>, <Dm[x]>

if size == '11' then SEE "Related encodings";
if size == '00' || Vd<0> == '1' then UNDEFINED;
unsigned = (U == '1'); add = (op == '0'); floating_point = FALSE; long_destination = TRUE;
d = UInt(D:Vd); n = UInt(N:Vn); regs = 1;
if size == '01' then esize = 16; elements = 4; m = UInt(Vm<2:0>); index = UInt(M:Vm<3>);
if size == '10' then esize = 32; elements = 2; m = UInt(Vm); index = UInt(M);
```

Related encodings: See Advanced SIMD data-processing for the T32 instruction set, or Advanced SIMD data-processing for the A32 instruction set.

# **Assembler Symbols**

<c> For encoding A1: see Standard assembler syntax fields. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<dt>
Is the data type for the scalar and the elements of the operand vector, encoded in "U:size":

| U | size | <dt></dt> |
|---|------|-----------|
| 0 | 01   | S16       |
| 0 | 10   | S32       |
| 1 | 01   | U16       |
| 1 | 10   | U32       |

<Qd> Is the 128-bit name of the SIMD&FP register holding the accumulate vector, encoded in the "D:Vd" field as <Qd>\*2.

<Dn> Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.

<Dm[x]> Is the 64-bit name of the second SIMD&FP source register holding the scalar. If <dt> is S16 or U16, Dm is restricted to D0-D7. Dm is encoded in "Vm<2:0>", and x is encoded in "M:Vm<3>". If <dt> is S32 or U32, Dm is restricted to D0-D15. Dm is encoded in "Vm", and x is encoded in "M".

# Operation

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# VMLS (floating-point)

Vector Multiply Subtract multiplies corresponding elements in two vectors, subtracts the products from corresponding elements of the destination vector, and places the results in the destination vector.

Arm recommends that software does not use the VMLS instruction in the Round towards Plus Infinity and Round towards Minus Infinity rounding modes, because the rounding of the product and of the sum can change the result of the instruction in opposite directions, defeating the purpose of these rounding modes.

Depending on settings in the *CPACR*, *NSACR*, *HCPTR*, and *FPEXC* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$  and  $\underline{A2}$ ) and T32 ( $\underline{T1}$  and  $\underline{T2}$ ).

### Α1

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | D  | 1  | sz |    | ٧  | 'n |    |    | ٧  | 'd |    | 1  | 1  | 0 | 1 | N | Q | М | 1 |   | V | m |   |
|    |    |    |    |    |    |    |    |    |    | on |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

## 64-bit SIMD vector (Q == 0)

```
VMLS{<c>}{<q>}.<dt> <Dd>, <Dn>, <Dm>
```

# 128-bit SIMD vector (Q == 1)

```
VMLS{<c>}{<q>}.<dt> <Qd>, <Qn>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;

if sz == '1' && !HaveFP16Ext() then UNDEFINED;

advsimd = TRUE; add = (op == '0');

case sz of
   when '0' esize = 32; elements = 2;
   when '1' esize = 16; elements = 4;

d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

# **A2**

|   | 31 30 29 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8 | 7 | 6  | 5 | 4 | 3 | 2 | 1 | 0_ |  |
|---|-------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|---|---|----|---|---|---|---|---|----|--|
|   | != 1111     | 1  | 1  | 1  | 0  | 0  | D  | 0  | 0  |    | ٧  | 'n |    |    | V  | 'd |    | 1  | 0  | siz | е | N | 1  | М | 0 |   | V | m |    |  |
| _ | cond        |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |   |   | go |   |   |   |   |   |    |  |

# Half-precision scalar (size == 01) (Armv8.2)

```
VMLS{<c>}{<q>}.F16 <Sd>, <Sn>, <Sm>
```

# Single-precision scalar (size == 10)

```
VMLS{<c>}{<q>}.F32 <Sd>, <Sn>, <Sm>
```

#### Double-precision scalar (size == 11)

```
VMLS{<c>}{<q>}.F64 <Dd>, <Dn>, <Dm>

if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;

if size == '01' && cond != '1110' then UNPREDICTABLE;

if FPSCR.Len != '000' || FPSCR.Stride != '00' then UNDEFINED;

advsimd = FALSE; add = (op == '0');

case size of

when '01' esize = 16; d = <u>UInt</u>(Vd:D); n = <u>UInt</u>(Vn:N); m = <u>UInt</u>(Vm:M);

when '10' esize = 32; d = <u>UInt</u>(Vd:D); n = <u>UInt</u>(Vn:N); m = <u>UInt</u>(Vm:M);

when '11' esize = 64; d = <u>UInt</u>(D:Vd); n = <u>UInt</u>(N:Vn); m = <u>UInt</u>(M:Vm);
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If size == '01' && cond != '1110', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

#### **T1**



#### 64-bit SIMD vector (Q == 0)

```
VMLS{<c>}{<q>}.<dt> <Dd>, <Dn>, <Dm>
```

#### 128-bit SIMD vector (Q == 1)

```
VMLS{<c>}{<q>}.<dt> <Qd>, <Qn>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;

if sz == '1' && !HaveFP16Ext() then UNDEFINED;

if sz == '1' && InITBlock() then UNPREDICTABLE;

advsimd = TRUE; add = (op == '0');

case sz of
    when '0' esize = 32; elements = 2;
    when '1' esize = 16; elements = 4;

d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If sz == '1' && InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

**T2** 

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8  | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|-----|----|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 0  | 1  | 1  | 1 | 0 | 0 | D | 0 | 0 |   | V | 'n |   |    | ٧  | ′d |    | 1  | 0  | Siz | ze | N | 1 | М | 0 |   | Vı | n |   |

op

# Half-precision scalar (size == 01) (Armv8.2)

```
VMLS{<c>}{<q>}.F16 <Sd>, <Sn>, <Sm>
```

# Single-precision scalar (size == 10)

```
VMLS{<c>}{<q>}.F32 <Sd>, <Sn>, <Sm>
```

#### Double-precision scalar (size == 11)

```
VMLS{<c>}{<q>}.F64 <Dd>, <Dn>, <Dm>

if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;

if size == '01' && InITBlock() then UNPREDICTABLE;

if FPSCR.Len != '000' || FPSCR.Stride != '00' then UNDEFINED;

advsimd = FALSE; add = (op == '0');

case size of

when '01' esize = 16; d = UInt(Vd:D); n = UInt(Vn:N); m = UInt(Vm:M);

when '10' esize = 32; d = UInt(Vd:D); n = UInt(Vn:N); m = UInt(Vm:M);

when '11' esize = 64; d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If size == '01' && InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

# **Assembler Symbols**

| <c></c> | For encoding A1: see | Standard assembler syntax i | fields. This enc | oding must be unconditional. |
|---------|----------------------|-----------------------------|------------------|------------------------------|
|         |                      |                             |                  |                              |

For encoding A2, T1 and T2: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<dt> Is the data type for the elements of the vectors, encoded in "sz":

| SZ | <dt></dt> |
|----|-----------|
| 0  | F32       |
| 1  | F16       |

- <Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.
- <Qn> Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <Qn>\*2.
- <Qm> Is the 128-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.
- <Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.
- <Dn> Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.
- <Dm> Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.
- <Sd> Is the 32-bit name of the SIMD&FP destination register, encoded in the "Vd:D" field.
- <Sn> Is the 32-bit name of the first SIMD&FP source register, encoded in the "Vn:N" field.
- <Sm> Is the 32-bit name of the second SIMD&FP source register, encoded in the "Vm:M" field.

# Operation

```
if ConditionPassed() then
     EncodingSpecificOperations(); CheckAdvSIMDOrVFPEnabled(TRUE, advsimd);
     if advsimd then // Advanced SIMD instruction
           for r = 0 to regs-1
                for e = 0 to elements-1
                      product = \underline{FPMul}(\underline{Elem}[\underline{D}[n+r], e, esize], \underline{Elem}[\underline{D}[m+r], e, esize], \underline{StandardFPSCRValue}());
                       addend = if add then product else FPNeg(product);
                       \underline{\mathtt{Elem}}[\underline{\mathtt{D}}[\mathtt{d+r}], \mathtt{e,esize}] = \underline{\mathtt{FPAdd}}(\underline{\mathtt{Elem}}[\underline{\mathtt{D}}[\mathtt{d+r}], \mathtt{e,esize}], \ \mathtt{addend}, \ \underline{\mathtt{StandardFPSCRValue}}());
     else
                              // VFP instruction
           case esize of
                 when 16
                      addend16 = if add then \underline{FPMul}(\underline{S}[n]<15:0>, \underline{S}[m]<15:0>, FPSCR) else \underline{FPNeg}(\underline{FPMul}(\underline{S}[n]<15:0>,
                       \underline{S}[d] = \underline{Zeros}(16) : \underline{FPAdd}(\underline{S}[d]<15:0>, addend16, FPSCR);
                 when 32
                      addend32 = if add then FPMul(S[n], S[m], FPSCR) else FPNeg(FPMul(S[n], S[m], FPSCR));
                      S[d] = FPAdd(S[d], addend32, FPSCR);
                       addend64 = if add then FPMul(D[n], D[m], FPSCR) else FPNeg(FPMul(D[n], D[m], FPSCR));
                       D[d] = FPAdd(D[d], addend64, FPSCR);
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# VMLS (integer)

Vector Multiply Subtract multiplies corresponding elements in two vectors, and subtracts the products from the corresponding elements of the destination vector

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

|   | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21  | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|   | 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 0  | D  | Siz | ze |    | V  | 'n |    |    | V  | ′d |    | 1  | 0  | 0 | 1 | Ν | Q | М | 0 |   | V | m |   |
| _ |    |    |    |    |    |    |    | on |    |    |     |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

# 64-bit SIMD vector (Q == 0)

```
VMLS\{<c>\}\{<q>\}.<type><size> <Dd>, <Dn>, <Dm> // (Encoding T1/A1, encoded as Q = 0)
```

#### 128-bit SIMD vector (Q == 1)

```
VMLS{<c>}{<q>}.<type><size> <Qd>, <Qn>, <Qm> // (Encoding T1/A1, encoded as Q = 1)

if size == '11' then UNDEFINED;

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;

add = (op == '0'); long_destination = FALSE;

unsigned = FALSE; // "Don't care" value: TRUE produces same functionality

esize = 8 << UInt(size); elements = 64 DIV esize;

d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;</pre>
```

# T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5   | 4  | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|-----|----|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 0 | D | siz | ze |   | \ | /n |   |    | ٧  | ′d |    | 1  | 0  | 0 | 1 | N | Q | М | 0 |   | Vı | n |   |
|    |    |    | on |    |    |   |   |   |   |     |    |   |   |    |   |    |    |    |    |    |    |   |   |   |   |   |   |   |    |   |   |

# 64-bit SIMD vector (Q == 0)

```
VMLS\{<c^{2}\}, <type^{2}, <tpe^{2}\}, <type^{2}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{2}\}, <tpe^{
```

# 128-bit SIMD vector (Q == 1)

```
VMLS{<c>}{<q>}.<type><size> <Qd>, <Qn>, <Qm> // (Encoding T1/A1, encoded as Q = 1)

if size == '11' then UNDEFINED;

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;

add = (op == '0'); long_destination = FALSE;

unsigned = FALSE; // "Don't care" value: TRUE produces same functionality

esize = 8 << <u>UInt</u>(size); elements = 64 DIV esize;

d = <u>UInt</u>(D:Vd); n = <u>UInt</u>(N:Vn); m = <u>UInt</u>(M:Vm); regs = if Q == '0' then 1 else 2;
```

#### **Assembler Symbols**

<c> For encoding A1: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<type> The data type for the elements of the operands. It must be one of:

```
\mathbf{S}
                       Optional in encoding T1/A1. Encoded as U = 0 in encoding T2/A2.
                 U
                       Optional in encoding T1/A1. Encoded as U = 1 in encoding T2/A2.
                 I
                       Available only in encoding T1/A1.
                   The data size for the elements of the operands. It must be one of:
<size>
                 8
                       Encoded as size = 0b00.
                 16
                       Encoded as size = 0b01.
                 32
                       Encoded as size = 0b10.
<Qd>
                   Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>*2.
                   Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <Qn>*2.
<On>
<Qm>
                   Is the 128-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field as <Qm>*2.
                   Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.
<Dd>
<Dn>
                   Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.
<Dm>
                   Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.
```

# Operation

#### **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

# VMLS (by scalar)

Vector Multiply Subtract multiplies elements of a vector by a scalar, and either subtracts the products from corresponding elements of the destination vector.

For more information about scalars see Advanced SIMD scalars.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0_ |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|----|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | Ø  | 1  | D  | ≝. | 11 |    | ٧  | 'n |    |    | V  | ď  |    | 0  | 1  | 0 | F | Ζ | 1 | М | 0 |   | V | m |    |
|    |    |    |    |    |    |    |    |    |    | Si | ze |    |    |    |    |    |    |    |    |    | ор |   |   |   |   |   |   |   |   |   |    |

### 64-bit SIMD vector (Q == 0)

```
VMLS{<c>}{<q>}.<dt> <Dd>, <Dn>, <Dm[x]>
```

#### 128-bit SIMD vector (Q == 1)

```
VMLS{<c>}{<q>}.<dt> <Qd>, <Qn>, <Dm[x]>

if size == '11' then SEE "Related encodings";
if size == '00' || (F == '1' && size == '01' && !HaveFP16Ext()) then UNDEFINED;
if Q == '1' && (Vd<0> == '1' || Vn<0> == '1') then UNDEFINED;
unsigned = FALSE; // "Don't care" value: TRUE produces same functionality
add = (op == '0'); floating_point = (F == '1'); long_destination = FALSE;
d = UInt(D:Vd); n = UInt(N:Vn); regs = if Q == '0' then 1 else 2;
if size == '01' then esize = 16; elements = 4; m = UInt(Vm<2:0>); index = UInt(M:Vm<3>);
if size == '10' then esize = 32; elements = 2; m = UInt(Vm); index = UInt(M);
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5        | 4  | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|----------|----|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | Q  | 1  | 1  | 1 | 1 | 1 | D | <u>"</u> | 11 |   | V | 'n |   |    | V  | 'd |    | 0  | 1  | 0 | F | N | 1 | М | 0 |   | V | m |   |
|    |    |    |    |    |    |   |   |   |   | Siz      | ze |   |   |    |   |    |    |    |    |    | ор |   |   |   |   |   |   |   |   |   |   |

# 64-bit SIMD vector (Q == 0)

```
VMLS{<c>}{<q>}.<dt> <Dd>, <Dn>, <Dm[x]>
```

#### 128-bit SIMD vector (Q == 1)

```
VMLS{<c>}{<q>}.<dt> <Qd>, <Qn>, <Dm[x]>

if size == '11' then SEE "Related encodings";

if size == '00' || (F == '1' && size == '01' && !HaveFP16Ext()) then UNDEFINED;

if F == '1' && size == '01' && InITBlock() then UNPREDICTABLE;

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1') then UNDEFINED;

unsigned = FALSE; // "Don't care" value: TRUE produces same functionality

add = (op == '0'); floating_point = (F == '1'); long_destination = FALSE;

d = UInt(D:Vd); n = UInt(N:Vn); regs = if Q == '0' then 1 else 2;

if size == '01' then esize = 16; elements = 4; m = UInt(Vm<2:0>); index = UInt(M:Vm<3>);

if size == '10' then esize = 32; elements = 2; m = UInt(Vm); index = UInt(M);
```

# **CONSTRAINED UNPREDICTABLE behavior**

```
If F == '1' && size == '01' && InITBlock(), then one of the following behaviors must occur:
```

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

Related encodings: See Advanced SIMD data-processing for the T32 instruction set, or Advanced SIMD data-processing for the A32 instruction set.

# **Assembler Symbols**

< dt >

<c> For encoding A1: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

Is the data type for the scalar and the elements of the operand vector, encoded in "F:size":

| F | size | <dt></dt> |
|---|------|-----------|
| 0 | 01   | I16       |
| 0 | 10   | I32       |
| 1 | 01   | F16       |
| 1 | 10   | F32       |

<Qd> Is the 128-bit name of the SIMD&FP register holding the accumulate vector, encoded in the "D:Vd" field as <Qd>\*2.

<Qn> Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <Qn>\*2.

<Dd> Is the 64-bit name of the SIMD&FP register holding the accumulate vector, encoded in the "D:Vd" field.

<Dn> Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.

<Dm[x]> Is the 64-bit name of the second SIMD&FP source register holding the scalar. If <dt> is I16 or F16, Dm is restricted to D0-D7. Dm is encoded in "Vm<2:0>", and x is encoded in "M:Vm<3>". If <dt> is I32 or F32, Dm is restricted to D0-D15. Dm is encoded in "Vm", and x is encoded in "M".

# Operation

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00 96, pseudocode r8p5 00bet2 rc5; Build timestamp: 2019-03-28T07:59

 $Copyright \ @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# VMLSL (integer)

Vector Multiply Subtract Long multiplies corresponding elements in two vectors, and subtract the products from the corresponding elements of the destination vector. The destination vector element is twice as long as the elements that are multiplied.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21  | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | J  | 1  | О  | ≝.  | 11 |    | V  | 'n |    |    | V  | ď  |    | 1  | 0  | 1  | 0 | N | 0 | М | 0 |   | V | m |   |
|    |    |    |    |    |    |    |    |    |    | siz | ze |    |    |    |    |    |    |    |    |    |    | ор |   |   |   |   |   |   |   |   |   |

#### Α1

```
VMLSL{<c>}{<q>}.<type><size> <Qd>, <Dn>, <Dm> // (Encoding T2/A2)

if size == '11' then SEE "Related encodings";

if Vd<0> == '1' then UNDEFINED;

add = (op == '0'); long_destination = TRUE; unsigned = (U == '1');

esize = 8 << <u>UInt</u>(size); elements = 64 DIV esize;

d = <u>UInt</u>(D:Vd); n = <u>UInt</u>(N:Vn); m = <u>UInt</u>(M:Vm); regs = 1;
```

#### **T1**

| 1 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5   | 4  | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|----|----|----|----|----|----|---|---|---|---|-----|----|---|---|----|---|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|
|   | 1  | 1  | 1  | U  | 1  | 1  | 1 | 1 | 1 | О | ╝.  | 11 |   | ٧ | 'n |   |    | ٧  | ⁄d |    | 1  | 0  | 1  | 0 | Ν | 0 | М | 0 |   | V | m |   |
|   |    |    |    |    |    |    |   |   |   |   | siz | ze |   |   |    |   |    |    |    |    |    |    | ор |   |   |   |   |   |   |   |   |   |

#### T1

```
VMLSL{<c>}{<q>}.<type><size> <Qd>, <Dn>, <Dm> // (Encoding T2/A2)

if size == '11' then SEE "Related encodings";

if Vd<0> == '1' then UNDEFINED;

add = (op == '0'); long_destination = TRUE; unsigned = (U == '1');

esize = 8 << UInt(size); elements = 64 DIV esize;

d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = 1;</pre>
```

Related encodings: See Advanced SIMD data-processing for the T32 instruction set, or Advanced SIMD data-processing for the A32 instruction set.

# **Assembler Symbols**

```
For encoding A1: see Standard assembler syntax fields. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

See Standard assembler syntax fields.

The data type for the elements of the operands. It must be one of:

Optional in encoding T1/A1. Encoded as U = 0 in encoding T2/A2.

U
Optional in encoding T1/A1. Encoded as U = 1 in encoding T2/A2.

I
Available only in encoding T1/A1.

The data size for the elements of the operands. It must be one of:
```

```
Encoded as size = 0b00.

16
Encoded as size = 0b01.

32
Encoded as size = 0b10.

4Qd>
Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>*2.

4Dn>
Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.

4Dm>
Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.
```

### Operation

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - $\circ~$  The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

# VMLSL (by scalar)

Vector Multiply Subtract Long multiplies elements of a vector by a scalar, and subtracts the products from corresponding elements of the destination vector. The destination vector elements are twice as long as the elements that are multiplied.

For more information about scalars see Advanced SIMD scalars

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 3 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21  | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|   | 1  | 1  | 1  | 1  | 0  | 0  | 1  | כ  | 1  | О  | ≝.  | 11 |    | ٧  | 'n |    |    | ٧  | d  |    | 0  | 1  | 1 | 0 | Z | 1 | М | 0 |   | ٧ | m |   |
|   |    |    |    |    |    |    |    |    |    |    | Siz | ze |    |    |    |    |    |    |    |    |    | ор |   |   |   |   |   |   |   |   |   |   |

#### **A1**

```
VMLSL{<c>}{<q>}.<dt> <Qd>, <Dn>, <Dm[x]>

if size == '11' then SEE "Related encodings";

if size == '00' || Vd<0> == '1' then UNDEFINED;

unsigned = (U == '1'); add = (op == '0'); floating_point = FALSE; long_destination = TRUE;

d = UInt(D:Vd); n = UInt(N:Vn); regs = 1;

if size == '01' then esize = 16; elements = 4; m = UInt(Vm<2:0>); index = UInt(M:Vm<3>);

if size == '10' then esize = 32; elements = 2; m = UInt(Vm); index = UInt(M);
```

## T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5         | 4  | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|-----------|----|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | U  | 1  | 1  | 1 | 1 | 1 | D | <u></u> . | 11 |   | ٧ | 'n |   |    | V  | ď  |    | 0  | 1  | 1 | 0 | N | 1 | М | 0 |   | V | n |   |
|    |    |    |    |    | •  |   |   |   | • | siz       | ze |   | • |    |   | •  |    |    | •  | •  | ор |   |   |   |   | • |   |   |   |   |   |

T1

```
VMLSL{<c>}{<q>}.<dt> <Qd>, <Dn>, <Dm[x]>

if size == '11' then SEE "Related encodings";

if size == '00' || Vd<0> == '1' then UNDEFINED;

unsigned = (U == '1'); add = (op == '0'); floating_point = FALSE; long_destination = TRUE;

d = <u>UInt(D:Vd);</u> n = <u>UInt(N:Vn);</u> regs = 1;

if size == '01' then esize = 16; elements = 4; m = <u>UInt(Vm<2:0>);</u> index = <u>UInt(M:Vm<3>);</u>

if size == '10' then esize = 32; elements = 2; m = <u>UInt(Vm);</u> index = <u>UInt(M);</u>
```

Related encodings: See Advanced SIMD data-processing for the T32 instruction set, or Advanced SIMD data-processing for the A32 instruction set.

# **Assembler Symbols**

<c> For encoding A1: see Standard assembler syntax fields. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<dt> Is the data type for the scalar and the elements of the operand vector, encoded in "U:size":

| U | size | <dt></dt> |
|---|------|-----------|
| 0 | 01   | S16       |
| 0 | 10   | S32       |
| 1 | 01   | U16       |
| 1 | 10   | U32       |

<Qd> Is the 128-bit name of the SIMD&FP register holding the accumulate vector, encoded in the "D:Vd" field as <Qd>\*2.

<Dn> Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.

<Dm[x]> Is the 64-bit name of the second SIMD&FP source register holding the scalar. If <dt> is S16 or U16, Dm is restricted to D0-D7. Dm is encoded in "Vm<2:0>", and x is encoded in "M:Vm<3>". If <dt> is S32 or U32, Dm is restricted to D0-D15. Dm is encoded in "Vm", and x is encoded in "M".

# Operation

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# VMOV (between two general-purpose registers and a doubleword floating-point register)

Copy two general-purpose registers to or from a SIMD&FP register copies two words from two general-purpose registers into a doubleword register in the Advanced SIMD and floating-point register file, or from a doubleword register in the Advanced SIMD and floating-point register file to two general-purpose registers.

Depending on settings in the *CPACR*, *NSACR*, *HCPTR*, and *FPEXC* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

### **A1**

| != 1111 | 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---------|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|         |    | != 1 | 1111 |    | 1  | 1  | 0  | 0  | 0  | 1  | 0  | ор |    | R  | t2 |    |    | F  | ₹t |    | 1  | 0  | 1 | 1 | 0 | 0 | М | 1 |   | ٧ | m |   |

cond

### From general-purpose registers (op == 0)

```
VMOV{<c>}{<q>} < Dm>, < Rt>, < Rt2>
```

#### To general-purpose registers (op == 1)

```
VMOV{<c>}{<q>} <Rt>, <Rt2>, <Dm>

to_arm_registers = (op == '1');  t = <u>UInt</u>(Rt);  t2 = <u>UInt</u>(Rt2);  m = <u>UInt</u>(M:Vm);
if t == 15 || t2 == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
if to_arm_registers && t == t2 then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If to arm registers && t == t2, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The value in the destination register is UNKNOWN.

#### **T1**

| _ | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|----|----|----|----|----|----|---|---|---|---|---|----|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| Г | 1  | 1  | 1  | 0  | 1  | 1  | 0 | 0 | 0 | 1 | 0 | ор |   | R | t2 |   |    | F  | ₹t |    | 1  | 0  | 1 | 1 | 0 | 0 | М | 1 |   | V | m |   |

# From general-purpose registers (op == 0)

```
VMOV{<c>}{<q>} < Dm>, < Rt>, < Rt2>
```

# To general-purpose registers (op == 1)

```
VMOV{<c>}{<q>} <Rt>, <Rt2>, <Dm>

to_arm_registers = (op == '1');  t = <u>UInt</u>(Rt);  t2 = <u>UInt</u>(Rt2);  m = <u>UInt</u>(M:Vm);
if t == 15 || t2 == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
if to_arm_registers && t == t2 then UNPREDICTABLE;
```

# **CONSTRAINED UNPREDICTABLE behavior**

If to  $arm_registers && t == t2$ , then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.

• The value in the destination register is UNKNOWN.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*, and particularly *VMOV* (between two general-purpose registers and a doubleword floating-point register).

# **Assembler Symbols**

<Dm> Is the 64-bit name of the SIMD&FP register to be transferred, encoded in the "M:Vm" field.
<Rt2> Is the second general-purpose register that <Dm>[63:32] will be transferred to or from, encoded in the "Rt2" field.
<Rt> Is the first general-purpose register that <Dm>[31:0] will be transferred to or from, encoded in the "Rt" field.
<c> See Standard assembler syntax fields.
See Standard assembler syntax fields.

# Operation

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - · The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# VMOV (between general-purpose register and half-precision)

Copy 16 bits of a general-purpose register to or from a 32-bit SIMD&FP register. This instruction transfers the value held in the bottom 16 bits of a 32-bit SIMD&FP register to the bottom 16 bits of a general-purpose register, or the value held in the bottom 16 bits of a general-purpose register to the bottom 16 bits of a 32-bit SIMD&FP register.

Depending on settings in the *CPACR*, *NSACR*, *HCPTR*, and *FPEXC* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

#### (Armv8.2)

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3   | 2   | 1   | 0   |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|-----|-----|---|-----|-----|-----|-----|
|    | != 1 | 111 |    | 1  | 1  | 1  | 0  | 0  | 0  | 0  | ор |    | V  | 'n |    |    | F  | ₹t |    | 1  | 0  | 0 | 1 | Ζ | (0) | (0) | 1 | (0) | (0) | (0) | (0) |
|    | CO   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |     |     |   |     |     |     |     |

#### From general-purpose register (op == 0)

```
VMOV{<c>}{<q>}.F16 <Sn>, <Rt>
```

# To general-purpose register (op == 1)

```
VMOV{<c>}{<q>}.F16 <Rt>, <Sn>
if !HaveFP16Ext() then UNDEFINED;
if cond != '1110' then UNPREDICTABLE;
to_arm_register = (op == '1'); t = UInt(Rt); n = UInt(Vn:N);
if t == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If cond != '1110', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

# (Armv8.2)

| <br>_ |   |   |   |   |   | _ |   |   |   |   |    | <br> |    | <br> |   |    | <br> |   | _ |   |   |     |     |   |     |     |     | 0   |
|-------|---|---|---|---|---|---|---|---|---|---|----|------|----|------|---|----|------|---|---|---|---|-----|-----|---|-----|-----|-----|-----|
| 1     | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | ор | ٧    | 'n |      | F | ₹t | 1    | 0 | 0 | 1 | N | (0) | (0) | 1 | (0) | (0) | (0) | (0) |

## From general-purpose register (op == 0)

```
VMOV{<c>}{<q>}.F16 <Sn>, <Rt>
```

# To general-purpose register (op == 1)

```
VMOV{<c>>}{<q>}.F16 <Rt>, <Sn>
if !HaveFP16Ext() then UNDEFINED;
if InITBlock() then UNPREDICTABLE;
to_arm_register = (op == '1'); t = UInt(Rt); n = UInt(Vn:N);
if t == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If InITBlock (), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

# **Assembler Symbols**

```
<Rt> Is the general-purpose register that <Sn> will be transferred to or from, encoded in the "Rt" field.
<Sn> Is the 32-bit name of the SIMD&FP register to be transferred, encoded in the "Vn:N" field.
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
```

# Operation

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

# VMOV (immediate)

Copy immediate value to a SIMD&FP register places an immediate constant into every element of the destination register.

Depending on settings in the *CPACR*, *NSACR*, *HCPTR*, and *FPEXC* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1, A2, A3, A4 and A5) and T32 (T1, T2, T3, T4 and T5).

#### **A1**

|   | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17  | 16 | 15 | 14 | 13 | 12 | 11 | 10  | 9   | 8 | 7 | 6 | 5  | 4 | 3 | 2   | 1  | 0 |
|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|-----|-----|---|---|---|----|---|---|-----|----|---|
|   | 1  | 1  | 1  | 1  | 0  | 0  | 1  | i  | 1  | D  | 0  | 0  | 0  | İ  | mm; | 3  |    | V  | ď  |    | 0  | Х   | Х   | 0 | 0 | Q | 0  | 1 |   | imı | n4 |   |
| - |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |    |    |    |    |    |    | cmo | ode |   |   |   | ор |   |   |     |    |   |

#### 64-bit SIMD vector (Q == 0)

```
VMOV{<c>}{<q>}.I32 < Dd>, #<imm>
```

#### 128-bit SIMD vector (Q == 1)

```
VMOV{<c>}{<q>}.I32 <Qd>, #<imm>

if op == '0' && cmode<0> == '1' && cmode<3:2> != '11' then SEE "VORR (immediate)";

if op == '1' && cmode != '1110' then SEE "Related encodings";

if Q == '1' && Vd<0> == '1' then UNDEFINED;

single_register = FALSE; advsimd = TRUE; imm64 = AdvSIMDExpandImm(op, cmode, i:imm3:imm4);

d = UInt(D:Vd); regs = if Q == '0' then 1 else 2;
```

#### **A2**

| != 1111         1         1         0         1         0         1         0         size  (0)  0  (0)  0   imm4L | 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18  | 17  | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8  | 7   | 6 | 5   | 4 | 3 | 2   | 1   | 0 |
|--------------------------------------------------------------------------------------------------------------------|----|------|------|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|----|----|-----|----|-----|---|-----|---|---|-----|-----|---|
|                                                                                                                    |    | != 1 | 1111 |    | 1  | 1  | 1  | 0  | 1  | D  | 1  | 1  |    | imn | 14H |    |    | V  | 'd |    | 1  | 0  | Siz | ze | (0) | 0 | (0) | 0 |   | imn | ո4L |   |

cond

# Half-precision scalar (size == 01) (Armv8.2)

```
VMOV{<c>}{<q>}.F16 <Sd>, #<imm>
```

# Single-precision scalar (size == 10)

```
VMOV{<c>}{<q>}.F32 <Sd>, #<imm>
```

# Double-precision scalar (size == 11)

```
VMOV{<c>}{<q>}.F64 <Dd>, #<imm>

if FPSCR.Len != '000' || FPSCR.Stride != '00' then UNDEFINED;
if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;
if size == '01' && cond != '1110' then UNPREDICTABLE;
single_register = (size != '11'); advsimd = FALSE;
bits(16) imm16;
bits(32) imm32;
bits(64) imm64;
case size of
    when '01' d = UInt(Vd:D); imm16 = VFPExpandImm(imm4H:imm4L); imm32 = Zeros(16) : imm16;
    when '10' d = UInt(Vd:D); imm32 = VFPExpandImm(imm4H:imm4L);
    when '11' d = UInt(D:Vd); imm64 = VFPExpandImm(imm4H:imm4L); regs = 1;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If size == '01' && cond != '1110', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

#### **A3**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20       | 19 | 18 | 17  | 16 | 15 | 14 | 13 | 12 | 11 | 10  | 9   | 8 | 7 | 6 | 5  | 4 | 3 | 2   | 1  | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----------|----|----|-----|----|----|----|----|----|----|-----|-----|---|---|---|----|---|---|-----|----|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | İ  | 1  | О  | 0  | 0        | 0  | Ë  | mm; | 3  |    | ٧  | ď  |    | 1  | 0   | Х   | 0 | 0 | Q | 0  | 1 |   | imr | n4 |   |
|    |    |    |    |    |    |    |    |    |    |    | <u> </u> |    |    |     |    |    |    |    |    |    | cmo | ode |   |   |   | ор |   |   |     |    |   |

## 64-bit SIMD vector (Q == 0)

```
VMOV{<c>}{<q>}.I16 < Dd>, #<imm>
```

# 128-bit SIMD vector (Q == 1)

```
VMOV{<c>}{<q>}.I16 <Qd>, #<imm>

if op == '0' && cmode<0> == '1' && cmode<3:2> != '11' then SEE "VORR (immediate)";

if op == '1' && cmode != '1110' then SEE "Related encodings";

if Q == '1' && Vd<0> == '1' then UNDEFINED;

single_register = FALSE; advsimd = TRUE; imm64 = AdvSIMDExpandImm(op, cmode, i:imm3:imm4);

d = UInt(D:Vd); regs = if Q == '0' then 1 else 2;
```

## **A4**

| 3 | 1 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10  | 9   | 8 | 7 | 6 | 5  | 4 | 3 | 2   | 1  | 0 |
|---|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|---|---|---|----|---|---|-----|----|---|
| Ľ | 1 | 1  | 1  | 1  | 0  | 0  | 1  | i  | 1  | О  | 0  | 0  | 0  | i  | mm | 3  |    | V  | ď  |    | 1  | 1   | Х   | Χ | 0 | Q | 0  | 1 |   | imı | n4 |   |
|   |   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | cmo | ode |   |   |   | ор |   |   |     |    |   |

### 64-bit SIMD vector (Q == 0)

```
VMOV{<c>}{<q>}.<dt> <Dd>, #<imm>
```

### 128-bit SIMD vector (Q == 1)

```
VMOV{<c>}{<q>}.<dt> <Qd>, #<imm>

if op == '0' && cmode<0> == '1' && cmode<3:2> != '11' then SEE "VORR (immediate)";

if op == '1' && cmode != '1110' then SEE "Related encodings";

if Q == '1' && Vd<0> == '1' then UNDEFINED;

single_register = FALSE; advsimd = TRUE; imm64 = AdvSIMDExpandImm(op, cmode, i:imm3:imm4);

d = UInt(D:Vd); regs = if Q == '0' then 1 else 2;
```

## Α5



#### 64-bit SIMD vector (Q == 0)

```
VMOV{ <c > } { <q > }.I64 < Dd >, #<imm>
```

# 128-bit SIMD vector (Q == 1)

```
VMOV{<c>}{<q>}.164 <Qd>, #<imm>

if op == '0' && cmode<0> == '1' && cmode<3:2> != '11' then SEE "VORR (immediate)";

if op == '1' && cmode != '1110' then SEE "Related encodings";

if Q == '1' && Vd<0> == '1' then UNDEFINED;

single_register = FALSE; advsimd = TRUE; imm64 = AdvSIMDExpandImm(op, cmode, i:imm3:imm4);

d = UInt(D:Vd); regs = if Q == '0' then 1 else 2;
```

### T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1   | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8 | 7 | 6 | 5  | 4 | 3 | 2  | 1  | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|-----|---|----|----|----|----|----|----|-----|---|---|---|----|---|---|----|----|---|
| 1  | 1  | 1  | ·– | 1  | 1  | 1 | 1 | 1 | ם | 0 | 0 | 0 | i | mm: | 3 |    | ٧  | 'd |    | 0  | Χ  | Х   | 0 | 0 | Ø | 0  | 1 |   | im | m4 |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   |   |     |   |    |    |    |    |    | cm | ode |   |   |   | ор |   |   |    |    |   |

#### 64-bit SIMD vector (Q == 0)

```
VMOV{<c>}{<q>}.I32 < Dd>, #<imm>
```

#### 128-bit SIMD vector (Q == 1)

```
VMOV{<c>}{<q>}.I32 <Qd>, #<imm>

if op == '0' && cmode<0> == '1' && cmode<3:2> != '11' then SEE "VORR (immediate)";

if op == '1' && cmode != '1110' then SEE "Related encodings";

if Q == '1' && Vd<0> == '1' then UNDEFINED;

single_register = FALSE; advsimd = TRUE; imm64 = AdvSIMDExpandImm(op, cmode, i:imm3:imm4);

d = UInt(D:Vd); regs = if Q == '0' then 1 else 2;
```

# **T2**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | - / | 6 | 5 | 4 | 3 | 2   | 1   | U | 15 | 14 | 13 | 12 | 11 | 10 | 9    | 8  | /   | 6 | 5   | 4 | 3 | 2   | 1   | U |
|----|----|----|----|----|----|---|---|-----|---|---|---|---|-----|-----|---|----|----|----|----|----|----|------|----|-----|---|-----|---|---|-----|-----|---|
| 1  | 1  | 1  | 0  | 1  | 1  | 1 | 0 | 1   | D | 1 | 1 |   | imn | n4H |   |    | V  | ď  |    | 1  | 0  | l Si | ze | (0) | 0 | (0) | 0 |   | imn | n4L |   |

# Half-precision scalar (size == 01) (Armv8.2)

```
VMOV{<c>}{<q>}.F16 <Sd>, #<imm>
```

#### Single-precision scalar (size == 10)

```
VMOV{<c>}{<q>}.F32 <Sd>, #<imm>
```

#### **Double-precision scalar (size == 11)**

```
VMOV{<c>}{<q>}.F64 <Dd>, #<imm>

if FPSCR.Len != '000' || FPSCR.Stride != '00' then UNDEFINED;
if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;
if size == '01' && InITBlock() then UNPREDICTABLE;
single_register = (size != '11'); advsimd = FALSE;
bits(16) imm16;
bits(32) imm32;
bits(32) imm32;
bits(64) imm64;
case size of
   when '01' d = UInt(Vd:D); imm16 = VFPExpandImm(imm4H:imm4L); imm32 = Zeros(16) : imm16;
   when '10' d = UInt(Vd:D); imm32 = VFPExpandImm(imm4H:imm4L);
   when '11' d = UInt(D:Vd); imm64 = VFPExpandImm(imm4H:imm4L); regs = 1;
```

# **CONSTRAINED UNPREDICTABLE behavior**

If size == '01' && InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

#### **T3**

|   | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10  | 9   | 8 | 7 | 6 | 5  | 4 | 3 | 2  | 1  | 0 |
|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|-----|-----|---|---|---|----|---|---|----|----|---|
|   | 1  | 1  | 1  | i  | 1  | 1  | 1 | 1 | 1 | D | 0 | 0 | 0 | i | mm | 3 |    | ٧  | ′d |    | 1  | 0   | Χ   | 0 | 0 | Q | 0  | 1 |   | im | n4 |   |
| _ |    |    |    |    |    |    |   |   |   |   |   |   |   |   |    |   |    |    |    |    |    | cmo | ode |   |   |   | ор |   |   |    |    |   |

## 64-bit SIMD vector (Q == 0)

```
VMOV{<c>}{<q>}.I16 <Dd>, #<imm>
```

#### 128-bit SIMD vector (Q == 1)

```
VMOV{<c>}{<q>}.I16 <Qd>, #<imm>

if op == '0' && cmode<0> == '1' && cmode<3:2> != '11' then SEE "VORR (immediate)";

if op == '1' && cmode != '1110' then SEE "Related encodings";

if Q == '1' && Vd<0> == '1' then UNDEFINED;

single_register = FALSE; advsimd = TRUE; imm64 = AdvSIMDExpandImm(op, cmode, i:imm3:imm4);

d = UInt(D:Vd); regs = if Q == '0' then 1 else 2;
```

# T4

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1   | 0 | 15 | 14 | 13 | 12 | 11 | 10  | 9   | 8 | 7 | 6 | 5  | 4 | 3 | 2   | 1  | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|-----|---|----|----|----|----|----|-----|-----|---|---|---|----|---|---|-----|----|---|
| 1  | 1  | 1  | i  | 1  | 1  | 1 | 1 | 1 | D | 0 | 0 | 0 | i | mm: | 3 |    | V  | ď  |    | 1  | 1   | Х   | Х | 0 | Q | 0  | 1 |   | imı | n4 |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   |   |     |   |    |    |    |    |    | cmo | ode |   |   |   | ор |   |   |     |    |   |

#### 64-bit SIMD vector (Q == 0)

```
VMOV{ <c > } { <q > } .< dt > < Dd >, #<imm >
```

#### 128-bit SIMD vector (Q == 1)

```
VMOV{<c>}{<q>}.<dt> <Qd>, #<imm>

if op == '0' && cmode<0> == '1' && cmode<3:2> != '11' then SEE "VORR (immediate)";

if op == '1' && cmode != '1110' then SEE "Related encodings";

if Q == '1' && Vd<0> == '1' then UNDEFINED;

single_register = FALSE; advsimd = TRUE; imm64 = AdvSIMDExpandImm(op, cmode, i:imm3:imm4);

d = UInt(D:Vd); regs = if Q == '0' then 1 else 2;
```

#### **T5**

| 15 | 1 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1   | 0 | 15 | 14 | 13 | 12 | 11 | 10  | 9   | 8 | 7 | 6 | 5  | 4 | 3 | 2   | 1  | 0 |
|----|---|----|----|----|----|----|---|---|---|---|---|---|---|---|-----|---|----|----|----|----|----|-----|-----|---|---|---|----|---|---|-----|----|---|
| 1  |   | 1  | 1  |    | 1  | 1  | 1 | 1 | 1 | D | 0 | 0 | 0 | i | mm: | 3 |    | ٧  | ď  |    | 1  | 1   | 1   | 0 | 0 | Q | 1  | 1 |   | imı | m4 |   |
|    |   |    |    |    |    |    |   |   |   |   |   |   |   |   |     |   |    |    |    |    |    | cmo | ode |   |   |   | ор |   |   |     |    |   |

#### 64-bit SIMD vector (Q == 0)

```
VMOV{<c>}{<q>}.I64 < Dd>, #<imm>
```

#### 128-bit SIMD vector (Q == 1)

```
VMOV{<c>}{<q>}.164 <Qd>, #<imm>

if op == '0' && cmode<0> == '1' && cmode<3:2> != '11' then SEE "VORR (immediate)";

if op == '1' && cmode != '1110' then SEE "Related encodings";

if Q == '1' && Vd<0> == '1' then UNDEFINED;

single_register = FALSE; advsimd = TRUE; imm64 = AdvSIMDExpandImm(op, cmode, i:imm3:imm4);

d = UInt(D:Vd); regs = if Q == '0' then 1 else 2;
```

Related encodings: See Advanced SIMD one register and modified immediate for the T32 instruction set, or Advanced SIMD one register and modified immediate for the A32 instruction set.

#### **Assembler Symbols**

<Sd>

<imm>

<c> For encoding A1, A3, A4 and A5: see Standard assembler syntax fields. This encoding must be unconditional.

For encoding A2, T1, T2, T3, T4 and T5: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<dt> The data type, encoded in "cmode":

| cmode | <dt></dt> |
|-------|-----------|
| 110x  | I32       |
| 1110  | 18        |
| 1111  | F32       |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

Is the 32-bit name of the SIMD&FP destination register, encoded in the "Vd:D" field.

For encoding A1, A3, A4, A5, T1, T3, T4 and T5: is a constant of the specified type that is replicated to fill the destination register. For details of the range of constants available and the encoding of <imm>, see *Modified immediate constants in T32 and A32 Advanced SIMD instructions*.

For encoding A2 and T2: is a signed floating-point constant with 3-bit exponent and normalized 4 bits of precision, encoded in "imm4H:imm4L". For details of the range of constants available and the encoding of <imm>, see *Modified immediate constants* in T32 and A32 floating-point instructions.

# Operation

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

# VMOV (register)

Copy between FP registers copies the contents of one FP register to another.

Depending on settings in the *CPACR*, *NSACR*, *HCPTR*, and *FPEXC* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A2}$ ) and T32 ( $\underline{T2}$ ).

#### **A2**

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|
|    | != 1 | 1111 |    | 1  | 1  | 1  | 0  | 1  | О  | 1  | 1  | 0  | 0  | 0  | 0  |    | ٧  | ′d |    | 1  | 0  | 1  | Χ  | 0 | 1 | М | 0 |   | V | m |   |
|    | СО   | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | si | ze |   |   |   |   |   |   |   |   |

#### Single-precision scalar (size == 10)

```
VMOV{<c>}{<q>}.F32 <Sd>, <Sm>
```

#### **Double-precision scalar (size == 11)**

```
VMOV{<c>}{<q>}.F64 <Dd>, <Dm>

if FPSCR.Len != '000' || FPSCR.Stride != '00' then UNDEFINED;
single_register = (size == '10'); advsimd = FALSE;
if single_register then
    d = <u>UInt</u>(Vd:D); m = <u>UInt</u>(Vm:M);
else
    d = <u>UInt</u>(D:Vd); m = <u>UInt</u>(M:Vm); regs = 1;
```

#### **T2**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 13 | 12 | 11 | 10 | 9  | 8  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|-------|----|----|----|----|----|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 0  | 1  | 1  | 1 | 0 | 1 | D | 1 | 1 | 0 | 0 | 0 | 0 |    | Vd    |    | 1  | 0  | 1  | Χ  | 0 | 1 | М | 0 |   | V | m |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |    |       |    |    |    | si | ze |   |   |   |   |   |   |   |   |

# Single-precision scalar (size == 10)

```
VMOV{<c>}{<q>}.F32 <Sd>, <Sm>
```

# Double-precision scalar (size == 11)

```
VMOV{<c>}{<q>}.F64 <Dd>, <Dm>

if FPSCR.Len != '000' || FPSCR.Stride != '00' then UNDEFINED;
single_register = (size == '10'); advsimd = FALSE;
if single_register then
    d = UInt(Vd:D); m = UInt(Vm:M);
else
    d = UInt(D:Vd); m = UInt(M:Vm); regs = 1;
```

#### **Assembler Symbols**

| <c></c>   | See Standard assembler syntax fields.                                                |
|-----------|--------------------------------------------------------------------------------------|
| <q></q>   | See Standard assembler syntax fields.                                                |
| <sd></sd> | Is the 32-bit name of the SIMD&FP destination register, encoded in the "Vd:D" field. |
| <sm></sm> | Is the 32-bit name of the SIMD&FP source register, encoded in the "Vm:M" field.      |
| <dd></dd> | Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field. |

### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();    CheckAdvSIMDOrVFPEnabled(TRUE, advsimd);
    if single_register then
        S[d] = S[m];
    else
        for r = 0 to regs-1
            D[d+r] = D[m+r];
```

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

# VMOV (general-purpose register to scalar)

Copy a general-purpose register to a vector element copies a byte, halfword, or word from a general-purpose register into an Advanced SIMD scalar. On a Floating-point-only system, this instruction transfers one word to the upper or lower half of a double-precision floating-point register from a general-purpose register. This is an identical operation to the Advanced SIMD single word transfer.

For more information about scalars see Advanced SIMD scalars.

Depending on settings in the *CPACR*, *NSACR*, *HCPTR*, and *FPEXC* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6  | 5  | 4 | 3   | 2   | 1   | 0   |
|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|----|----|---|-----|-----|-----|-----|
|    | != 1 | 1111 |    | 1  | 1  | 1  | 0  | 0  | ор | с1 | 0  |    | ٧  | ′d |    |    | F  | ₹t |    | 1  | 0  | 1 | 1 | D | ор | c2 | 1 | (0) | (0) | (0) | (0) |
|    | CO   | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |    |    |   |     |     |     |     |

# **A**1

```
VMOV{<c>}{<q>}{.<size>} <Dd[x]>, <Rt>

case opc1:opc2 of
   when '1xxx' advsimd = TRUE; esize = 8; index = UInt(opc1<0>:opc2);
   when '0xx1' advsimd = TRUE; esize = 16; index = UInt(opc1<0>:opc2<1>);
   when '0x00' advsimd = FALSE; esize = 32; index = UInt(opc1<0>);
   when '0x10' UNDEFINED;

d = UInt(D:Vd); t = UInt(Rt);
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | - / | 6 5  | 4 | 3 | 2 | 1  | U | 15 | 14 1 | 3 12 | 11 | 10 | 9 | 8 | / | 6  | 5  | 4 | 3   | 2   | 1   | U   |
|----|----|----|----|----|----|---|---|-----|------|---|---|---|----|---|----|------|------|----|----|---|---|---|----|----|---|-----|-----|-----|-----|
| 1  | 1  | 1  | 0  | 1  | 1  | 1 | 0 | 0   | opc1 | 0 |   | V | ′d |   |    | Rt   |      | 1  | 0  | 1 | 1 | D | ор | c2 | 1 | (0) | (0) | (0) | (0) |

if t == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13

#### **T1**

```
VMOV{<c>}{<q>}{.<size>} <Dd[x]>, <Rt>

case opc1:opc2 of
   when 'lxxx' advsimd = TRUE; esize = 8; index = UInt(opc1<0>:opc2);
   when '0xx1' advsimd = TRUE; esize = 16; index = UInt(opc1<0>:opc2<1>);
   when '0x00' advsimd = FALSE; esize = 32; index = UInt(opc1<0>);
   when '0x10' UNDEFINED;

d = UInt(D:Vd); t = UInt(Rt);
if t == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

### **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<size> The data size. It must be one of:
8
Encoded as opc1<1> = 1. [x] is encoded in opc1<0>, opc2.
16
Encoded as opc1<1> = 0, opc2<0> = 1. [x] is encoded in opc1<0>, opc2<1>.
```

32

Encoded as opc1<1>=0, opc2 = 0b00. [x] is encoded in opc1<0>.

#### omitted

Equivalent to 32.

<Dd[x]> The scalar. The register <Dd> is encoded in D:Vd. For details of how [x] is encoded, see the description of <size>.

<Rt> The source general-purpose register.

### Operation

```
if \underline{\text{ConditionPassed}}() then \underline{\text{EncodingSpecificOperations}()}; \underline{\text{CheckAdvSIMDOrVFPEnabled}}(\text{TRUE, advsimd}); \underline{\text{Elem}}[\underline{D}[d], \text{index,esize}] = \underline{R}[t] < \text{esize-1:0};
```

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - $\circ~$  The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00 96, pseudocode r8p5 00bet2 rc5; Build timestamp: 2019-03-28T07:59

 $Copyright \\ @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# VMOV (between general-purpose register and single-precision)

Copy a general-purpose register to or from a 32-bit SIMD&FP register. This instruction transfers the value held in a 32-bit SIMD&FP register to a general-purpose register, or the value held in a general-purpose register to a 32-bit SIMD&FP register.

Depending on settings in the *CPACR*, *NSACR*, *HCPTR*, and *FPEXC* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3   | 2   | 1   | 0   |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|-----|-----|---|-----|-----|-----|-----|
|    | != 1 | 111 |    | 1  | 1  | 1  | 0  | 0  | 0  | 0  | ор |    | V  | 'n |    |    | F  | ₹t |    | 1  | 0  | 1 | 0 | Ν | (0) | (0) | 1 | (0) | (0) | (0) | (0) |
|    | CO   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |     |     |   |     |     |     |     |

#### From general-purpose register (op == 0)

```
VMOV\{<c>\}\{<q>\} <Sn>, <Rt>
```

#### To general-purpose register (op == 1)

```
VMOV{<c>}{<q>} <Rt>, <Sn>
to_arm_register = (op == '1'); t = <u>UInt(Rt); n = UInt(Vn:N);</u>
if t == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

#### **T1**

| _15 | 5 1 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3   | 2   | _1_ | _0_ |
|-----|-----|----|----|----|----|----|---|---|---|---|---|----|---|---|----|---|----|----|----|----|----|----|---|---|---|-----|-----|---|-----|-----|-----|-----|
| 1   |     | 1  | 1  | 0  | 1  | 1  | 1 | 0 | 0 | 0 | 0 | ор |   | ٧ | 'n |   |    | F  | ₹t |    | 1  | 0  | 1 | 0 | N | (0) | (0) | 1 | (0) | (0) | (0) | (0) |

# From general-purpose register (op == 0)

```
\label{eq:condition} VMOV\{<\!c\!>\}\;\{<\!q\!>\}\;\; <\!Sn\!>,\;\; <\!Rt\!>
```

# To general-purpose register (op == 1)

```
VMOV{<c>}{<q>} <Rt>, <Sn>
to_arm_register = (op == '1'); t = <u>UInt(Rt); n = UInt(Vn:N);</u>
if t == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

#### **Assembler Symbols**

| <rt></rt> | Is the general-purpose register that <sn> will be transferred to or from, encoded in the "Rt" field.</sn> |
|-----------|-----------------------------------------------------------------------------------------------------------|
| <sn></sn> | Is the 32-bit name of the SIMD&FP register to be transferred, encoded in the "Vn:N" field.                |
| <c></c>   | See Standard assembler syntax fields.                                                                     |
| <q></q>   | See Standard assembler syntax fields.                                                                     |

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();    CheckVFPEnabled(TRUE);
    if to_arm_register then
        R[t] = S[n];
    else
        S[n] = R[t];
```

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - $\circ$   $\;$  The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# VMOV (scalar to general-purpose register)

Copy a vector element to a general-purpose register with sign or zero extension copies a byte, halfword, or word from an Advanced SIMD scalar to a general-purpose register. Bytes and halfwords can be either zero-extended or sign-extended.

On a Floating-point-only system, this instruction transfers one word from the upper or lower half of a double-precision floating-point register to a general-purpose register. This is an identical operation to the Advanced SIMD single word transfer.

For more information about scalars see Advanced SIMD scalars.

Depending on settings in the *CPACR*, *NSACR*, *HCPTR*, and *FPEXC* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6  | 5  | 4 | 3   | 2   | 1   | 0   |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|----|----|---|-----|-----|-----|-----|
|    | != 1 | 111 |    | 1  | 1  | 1  | 0  | U  | ор | c1 | 1  |    | ٧  | 'n |    |    | F  | ₹t |    | 1  | 0  | 1 | 1 | Ν | ор | c2 | 1 | (0) | (0) | (0) | (0) |
|    | СО   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |    |    |   |     |     |     |     |

# Α1

```
VMOV{<c>}{<q>}{.<dt>} <Rt>, <Dn[x]>

case U:opc1:opc2 of
    when 'x1xxx' advsimd = TRUE; esize = 8; index = UInt(opc1<0>:opc2);
    when 'x0xx1' advsimd = TRUE; esize = 16; index = UInt(opc1<0>:opc2<1>);
    when '00x00' advsimd = FALSE; esize = 32; index = UInt(opc1<0>);
    when '10x00' UNDEFINED;
    when 'x0x10' UNDEFINED;
    when 'x0x10' UNDEFINED;

t = UInt(Rt); n = UInt(N:Vn); unsigned = (U == '1');
if t == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 5  | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6  | 5  | 4 | 3   | 2   | 1   | 0_  |
|----|----|----|----|----|----|---|---|---|------|---|---|---|----|---|----|----|----|----|----|----|---|---|---|----|----|---|-----|-----|-----|-----|
| 1  | 1  | 1  | 0  | 1  | 1  | 1 | 0 | С | opc1 | 1 |   | ٧ | 'n |   |    | F  | ₹t |    | 1  | 0  | 1 | 1 | Ζ | op | c2 | 1 | (0) | (0) | (0) | (0) |

**T1** 

```
VMOV{<c>}{<q>}{.<dt>} <Rt>, <Dn[x]>
```

```
case U:opc1:opc2 of
  when 'x1xxx' advsimd = TRUE; esize = 8; index = UInt(opc1<0>:opc2);
  when 'x0xx1' advsimd = TRUE; esize = 16; index = UInt(opc1<0>:opc2<1>);
  when '00x00' advsimd = FALSE; esize = 32; index = UInt(opc1<0>);
  when '10x00' UNDEFINED;
  when 'x0x10' UNDEFINED;

t = UInt(Rt); n = UInt(N:Vn); unsigned = (U == '1');
if t == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

# **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<dt> The data type. It must be one of:
S8
Encoded as U = 0, opc1<1> = 1. [x] is encoded in opc1<0>, opc2.
```

```
Encoded as U = 0, opc1<1> = 0, opc2<0> = 1. [x] is encoded in opc1<0>, opc2<1>.

U8

Encoded as U = 1, opc1<1> = 1. [x] is encoded in opc1<0>, opc2.

U16

Encoded as U = 1, opc1<1> = 0, opc2<0> = 1. [x] is encoded in opc1<0>, opc2<1>.

32

Encoded as U = 0, opc1<1> = 0, opc2 = 0b00. [x] is encoded in opc1<0>.

omitted

Equivalent to 32.

<Rt> The destination general-purpose register.
<Dn[x]> The scalar. For details of how [x] is encoded see the description of <dt>.
```

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations(); CheckAdvSIMDOrVFPEnabled(TRUE, advsimd);
    if unsigned then
        R[t] = ZeroExtend(Elem[D[n],index,esize], 32);
    else
        R[t] = SignExtend(Elem[D[n],index,esize], 32);
```

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright \ @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# VMOV (between two general-purpose registers and two single-precision registers)

Copy two general-purpose registers to a pair of 32-bit SIMD&FP registers transfers the contents of two consecutively numbered single-precision Floating-point registers to two general-purpose registers, or the contents of two general-purpose registers to a pair of single-precision Floating-point registers. The general-purpose registers do not have to be contiguous.

Depending on settings in the *CPACR*, *NSACR*, *HCPTR*, and *FPEXC* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|    | != 1 | 111 |    | 1  | 1  | 0  | 0  | 0  | 1  | 0  | ор |    | R  | t2 |    |    | F  | ₹t |    | 1  | 0  | 1 | 0 | 0 | 0 | М | 1 |   | V | m |   |
|    | СО   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

# From general-purpose registers (op == 0)

```
VMOV{<c>}{<q>} < Sm>, < Sm1>, < Rt>, < Rt2>
```

#### To general-purpose registers (op == 1)

#### **CONSTRAINED UNPREDICTABLE behavior**

If to arm registers && t == t2, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The value in the destination register is UNKNOWN.

If m == 31, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- One or more of the single-precision registers become UNKNOWN for a move to the single-precision register. The general-purpose registers listed in the instruction become UNKNOWN for a move from the single-precision registers. This behavior does not affect any other general-purpose registers.

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0_ |
|----|----|----|----|----|----|---|---|---|---|---|----|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|----|
| 1  | 1  | 1  | 0  | 1  | 1  | 0 | 0 | 0 | 1 | 0 | ор |   | R | t2 |   |    | F  | ₹t |    | 1  | 0  | 1 | 0 | 0 | 0 | М | 1 |   | V | m |    |

#### From general-purpose registers (op == 0)

```
VMOV{<c>}{<q>} <Sm>, <Sm1>, <Rt>, <Rt2>
```

#### To general-purpose registers (op == 1)

#### **CONSTRAINED UNPREDICTABLE behavior**

If to arm registers && t == t2, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The value in the destination register is UNKNOWN.

If m == 31, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- One or more of the single-precision registers become UNKNOWN for a move to the single-precision register. The general-purpose registers listed in the instruction become UNKNOWN for a move from the single-precision registers. This behavior does not affect any other general-purpose registers.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*, and particularly *VMOV* (between two general-purpose registers and two single-precision registers).

#### **Assembler Symbols**

| <rt2></rt2> | Is the second general-purpose register that <sm1> will be transferred to or from, encoded in the "Rt2" field.</sm1>     |
|-------------|-------------------------------------------------------------------------------------------------------------------------|
| <rt></rt>   | Is the first general-purpose register that <sm> will be transferred to or from, encoded in the "Rt" field.</sm>         |
| <sm1></sm1> | Is the 32-bit name of the second SIMD&FP register to be transferred. This is the next SIMD&FP register after <sm>.</sm> |
| <sm></sm>   | Is the 32-bit name of the first SIMD&FP register to be transferred, encoded in the "Vm:M" field.                        |
| <c></c>     | See Standard assembler syntax fields.                                                                                   |
| <q></q>     | See Standard assembler syntax fields.                                                                                   |

#### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();    CheckVFPEnabled(TRUE);
    if to_arm_registers then
        R[t] = S[m];
        R[t2] = S[m+1];
    else
        S[m] = R[t];
        S[m+1] = R[t2];
```

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

#### **VMOVL**

Vector Move Long takes each element in a doubleword vector, sign or zero-extends them to twice their original length, and places the results in a quadword vector.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 20 | 19 | 18 | 17 | 16 | 15 | 14 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|-------|----|----|----|----|----|-------|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | כ  | 1  | D  | != 00 | 0  | 0  | 0  | 0  |    | Vd    |    | 1  | 0  | 1 | 0 | 0 | 0 | М | 1 |   | ٧ | m |   |
|    |    |    |    |    |    |    |    |    |    | imm3  | Н  |    |    |    |    |       |    |    |    |   |   |   |   |   |   |   |   |   |   |

#### Α1

```
VMOVL{<c>}{<q>}.<dt> <Qd>, <Dm>

if imm3H == '000' then SEE "Related encodings";
if imm3H != '001' && imm3H != '010' && imm3H != '100' then SEE "VSHLL";
if Vd<0> == '1' then UNDEFINED;
esize = 8 * UInt(imm3H);
unsigned = (U == '1'); elements = 64 DIV esize;
d = UInt(D:Vd); m = UInt(M:Vm);
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5  | 4    | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|----|------|---|---|---|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | J  | 1  | 1  | 1 | 1 | 1 | D | ≝. | = 00 | 0 | 0 | 0 | 0 |    | Vc | b  |    | 1  | 0  | 1 | 0 | 0 | 0 | М | 1 |   | V | m |   |
|    |    |    |    |    |    |   |   |   |   |    | _    |   |   |   |   |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

imm3H

### T1

```
VMOVL{<c>}{<q>}.<dt> <Qd>, <Dm>

if imm3H == '000' then SEE "Related encodings";
if imm3H != '001' && imm3H != '010' && imm3H != '100' then SEE "VSHLL";
if Vd<0> == '1' then UNDEFINED;
esize = 8 * <u>UInt</u>(imm3H);
unsigned = (U == '1'); elements = 64 DIV esize;
d = <u>UInt</u>(D:Vd); m = <u>UInt</u>(M:Vm);
```

Related encodings: See *Advanced SIMD one register and modified immediate* for the T32 instruction set, or *Advanced SIMD one register and modified immediate* for the A32 instruction set.

#### **Assembler Symbols**

<c> For encoding A1: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<dt> Is the data type for the elements of the operand, encoded in "U:imm3H":

| U | imm3H | <dt></dt> |
|---|-------|-----------|
| 0 | 001   | S8        |
| 0 | 010   | S16       |
| 0 | 100   | S32       |
| 1 | 001   | U8        |
| 1 | 010   | U16       |
| 1 | 100   | U32       |

VMOVL Page 913

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Dm> Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.

# Operation

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - $\circ~$  The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00 96, pseudocode r8p5 00bet2 rc5; Build timestamp: 2019-03-28T07:59

 $Copyright \ @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

VMOVL Page 914

# **VMOVN**

Vector Move and Narrow copies the least significant half of each element of a quadword vector into the corresponding elements of a doubleword vector

The operand vector elements can be any one of 16-bit, 32-bit, or 64-bit integers. There is no distinction between signed and unsigned integers. Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

This instruction is used by the pseudo-instructions <u>VRSHRN (zero)</u>, and <u>VSHRN (zero)</u>.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 18 | 17 | 16 | 15 | 14 1 | 3 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|-------|----|----|----|------|------|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 1  | О  | 1  | 1  | size  | 1  | 0  |    | Vd   |      | 0  | 0  | 1 | 0 | 0 | 0 | М | 0 |   | Vı | n |   |

#### **A1**

```
VMOVN{<c>}{<q>}.<dt> <Dd>, <Qm>

if size == '11' then UNDEFINED;

if Vm<0> == '1' then UNDEFINED;

esize = 8 << UInt(size); elements = 64 DIV esize;

d = UInt(D:Vd); m = UInt(M:Vm);</pre>
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3   | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|-----|---|---|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 1 | D | 1 | 1 | siz | е | 1 | 0 |    | V  | ď  |    | 0  | 0  | 1 | 0 | 0 | 0 | М | 0 |   | V | m |   |

#### **T1**

```
VMOVN{<c>}{<q>}.<dt> <Dd>, <Qm>

if size == '11' then UNDEFINED;
if Vm<0> == '1' then UNDEFINED;
esize = 8 << UInt(size); elements = 64 DIV esize;
d = UInt(D:Vd); m = UInt(M:Vm);</pre>
```

# **Assembler Symbols**

<c> For encoding A1: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<dt> Is the data type for the elements of the operand, encoded in "size":

| size | <dt></dt> |
|------|-----------|
| 00   | I16       |
| 01   | I32       |
| 10   | I64       |
| 11   | RESERVED  |

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

<Qm> Is the 128-bit name of the SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.

VMOVN Page 915

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations(); CheckAdvSIMDEnabled();
    for e = 0 to elements-1
        Elem[D[d],e,esize] = Elem[Qin[m>>1],e,2*esize]<esize-1:0>;
```

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - $\circ$   $\;$  The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

VMOVN Page 916

#### **VMOVX**

Vector Move extraction. This instruction copies the upper 16 bits of the 32-bit source SIMD&FP register into the lower 16 bits of the 32-bit destination SIMD&FP register, while clearing the remaining bits to zero.

Depending on settings in the *CPACR*, *NSACR*, *HCPTR*, and *FPEXC* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

### (Armv8.2)

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1  | 0  | 1  | D  | 1  | 1  | 0  | 0  | 0  | 0  |    | V  | d  |    | 1  | 0  | 1 | 0 | 0 | 1 | М | 0 |   | ٧١ | n |   |

#### **A**1

```
VMOVX{<q>}.F16 <Sd>, <Sm>

if !HaveFP16Ext() then UNDEFINED;
if FPSCR.Len != '000' || FPSCR.Stride != '00' then UNDEFINED;
d = UInt(Vd:D); m = UInt(Vm:M);
```

# T1 (Armv8.2)

| _15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|-----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|-------|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1   | 1  | 1  | 1  | 1  | 1  | 1 | 0 | 1 | D | 1 | 1 | 0 | 0 | 0 | 0 |    | Vd    |    | 1  | 0  | 1 | 0 | 0 | 1 | М | 0 |   | Vı | m |   |

**T1** 

```
VMOVX{<q>}.F16 <Sd>, <Sm>

if InITBlock() then UNPREDICTABLE;
if !HaveFP16Ext() then UNDEFINED;
if FPSCR.Len != '000' || FPSCR.Stride != '00' then UNDEFINED;
d = UInt(Vd:D); m = UInt(Vm:M);
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

#### **Assembler Symbols**

```
<q> See Standard assembler syntax fields.
<Sd> Is the 32-bit name of the SIMD&FP destination register, encoded in the "Vd:D" field.
<Sm> Is the 32-bit name of the SIMD&FP source register, encoded in the "Vm:M" field.
```

#### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations(); CheckVFPEnabled(TRUE);
    S[d] = Zeros(16) : S[m] < 31:16>;
```

VMOVX Page 917

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5 ; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

VMOVX Page 918

#### **VMRS**

Move SIMD&FP Special register to general-purpose register moves the value of an Advanced SIMD and floating-point System register to a general-purpose register. When the specified System register is the *FPSCR*, a form of the instruction transfers the *FPSCR*. {N, Z, C, V} condition flags to the *APSR*. {N, Z, C, V} condition flags.

Depending on settings in the *CPACR*, *NSACR*, *HCPTR*, and *FPEXC* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

When these settings permit the execution of floating-point and Advanced SIMD instructions, if the specified floating-point System register is not the *FPSCR*, the instruction is UNDEFINED if executed in User mode.

In an implementation that includes EL2, when *HCR*.TID0 is set to 1, any VMRS access to *FPSID* from a Non-secure EL1 mode that would be permitted if *HCR*.TID0 was set to 0 generates a Hyp Trap exception. For more information, see *ID group 0, Primary device identification registers*. For simplicity, the VMRS pseudocode does not show the possible trap to Hyp mode.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7   | 6   | 5   | 4 | 3   | 2   | 1   | 0   |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|-----|-----|-----|---|-----|-----|-----|-----|
|    | != 1 | 111 |    | 1  | 1  | 1  | 0  | 1  | 1  | 1  | 1  |    | re | g  |    |    | F  | ₹t |    | 1  | 0  | 1 | 0 | (0) | (0) | (0) | 1 | (0) | (0) | (0) | (0) |
|    | СО   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |     |     |     |   |     |     |     |     |

# **A**1

```
VMRS{<c>}{<q>} <Rt>, <spec_reg>

t = <u>UInt</u>(Rt);
if !(reg IN {'000x', '0101', '011x', '1000'}) then UNPREDICTABLE;
if t == 15 && reg != '0001' then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If! (reg IN {'000x', '0101', '011x', '1000'}), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction transfers an UNKNOWN value to the specified target register. When the Rt field holds the value 0b1111, the specified target register is the *APSR*. {N, Z, C, V} bits, and these bits become UNKNOWN. Otherwise, the specified target register is the register specified by the Rt field, R0 R14.

#### T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1    | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7   | 6   | 5   | 4 | 3   | 2   | 1   | 0   |
|----|----|----|----|----|----|---|---|---|---|---|---|---|----|------|---|----|----|----|----|----|----|---|---|-----|-----|-----|---|-----|-----|-----|-----|
| 1  | 1  | 1  | 0  | 1  | 1  | 1 | 0 | 1 | 1 | 1 | 1 |   | re | eg . |   |    | F  | ₹t |    | 1  | 0  | 1 | 0 | (0) | (0) | (0) | 1 | (0) | (0) | (0) | (0) |

T1

```
VMRS{<c>}{<q>} <Rt>, <spec_reg>

t = UInt(Rt);
if !(reg IN {'000x', '0101', '011x', '1000'}) then UNPREDICTABLE;
if t == 15 && reg != '0001' then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If! (reg IN {'000x', '0101', '011x', '1000'}), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.

VMRS Page 919

• The instruction transfers an UNKNOWN value to the specified target register. When the Rt field holds the value 0b1111, the specified target register is the APSR. {N, Z, C, V} bits, and these bits become UNKNOWN. Otherwise, the specified target register is the register specified by the Rt field, R0 - R14.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

# **Assembler Symbols**

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

Is the general-purpose destination register, encoded in the "Rt" field. Is one of:

#### R0-R14

General-purpose register.

#### APSR nzcv

Permitted only when  $\langle pc_reg \rangle$  is FPSCR. Encoded as 0b1111. The instruction transfers the <u>FPSCR</u>.  $\{N, Z, C, V\}$  condition flags to the <u>APSR</u>.  $\{N, Z, C, V\}$  condition flags.

<spec\_reg>

< Rt >

Is the source Advanced SIMD and floating-point System register, encoded in "reg":

| reg  | <spec_reg></spec_reg> |
|------|-----------------------|
| 0000 | FPSID                 |
| 0001 | FPSCR                 |
| 001x | UNPREDICTABLE         |
| 0100 | UNPREDICTABLE         |
| 0101 | MVFR2                 |
| 0110 | MVFR1                 |
| 0111 | MVFR0                 |
| 1000 | FPEXC                 |
| 1001 | UNPREDICTABLE         |
| 101x | UNPREDICTABLE         |
| 11xx | UNPREDICTABLE         |

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    if reg == '0001' then
                                             // FPSCR
        CheckVFPEnabled(TRUE);
        if t == 15 then
            PSTATE.\langle N, Z, C, V \rangle = FPSR.\langle N, Z, C, V \rangle;
            R[t] = FPSCR;
    elsif PSTATE.EL == ELO then
        UNDEFINED;
                                             // Non-FPSCR registers accessible only at PL1 or above
    else
        CheckVFPEnabled(FALSE);
                                             // Non-FPSCR registers are not affected by FPEXC.EN
        AArch32.CheckAdvSIMDOrFPRegisterTraps(reg);
        case reg of
            when '0000' R[t] = FPSID;
            when '0101' R[t] = MVFR2;
                          \underline{R}[t] = MVFR1;
            when '0110'
            when '0111'
                          R[t] = MVFR0;
            when '1000'
                          R[t] = FPEXC;
            otherwise Unreachable(); // Dealt with above or in encoding-specific pseudocode
```

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

VMRS Page 920

#### **VMSR**

Move general-purpose register to SIMD&FP Special register moves the value of a general-purpose register to a floating-point System register.

Depending on settings in the *CPACR*, *NSACR*, *HCPTR*, and *FPEXC* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

When these settings permit the execution of floating-point and Advanced SIMD instructions:

- If the specified floating-point System register is *FPSID* or *FPEXC*, the instruction is UNDEFINED if executed in User mode.
- If the specified floating-point System register is the *FPSID* and the instruction is executed in a mode other than User mode, the instruction is ignored.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7   | 6   | 5   | 4 | 3   | 2   | 1   | 0   |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|-----|-----|-----|---|-----|-----|-----|-----|
|    | != 1 | 111 |    | 1  | 1  | 1  | 0  | 1  | 1  | 1  | 0  |    | re | g  |    |    | F  | ₹t |    | 1  | 0  | 1 | 0 | (0) | (0) | (0) | 1 | (0) | (0) | (0) | (0) |
|    | СО   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |     |     |     |   |     |     |     |     |

# Δ1

```
VMSR{<c>}{<q>} <spec_reg>, <Rt>

t = UInt(Rt);
if reg != '000x' && reg != '1000' then UNPREDICTABLE;
if t == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If reg! = '000x' && reg! = '1000', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction transfers the value in the general-purpose register to one of the allocated registers accessible using VMSR at the same Exception level.

# **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7   | 6   | 5   | 4 | 3   | 2   | 1   | 0   |
|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|----|----|----|----|----|----|---|---|-----|-----|-----|---|-----|-----|-----|-----|
| 1  | 1  | 1  | 0  | 1  | 1  | 1 | 0 | 1 | 1 | 1 | 0 |   | re | g |   |    | F  | ₹t |    | 1  | 0  | 1 | 0 | (0) | (0) | (0) | 1 | (0) | (0) | (0) | (0) |

T1

```
VMSR{<c>}{<q>} <spec_reg>, <Rt>

t = UInt(Rt);
if reg != '000x' && reg != '1000' then UNPREDICTABLE;
if t == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If reg! = '000x' && reg! = '1000', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction transfers the value in the general-purpose register to one of the allocated registers accessible using VMSR at the same Exception level.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

VMSR Page 921

# **Assembler Symbols**

<c> See Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

| reg  | <spec_reg></spec_reg> |
|------|-----------------------|
| 0000 | FPSID                 |
| 0001 | FPSCR                 |
| 001x | UNPREDICTABLE         |
| 01xx | UNPREDICTABLE         |
| 1000 | FPEXC                 |
| 1001 | UNPREDICTABLE         |
| 101x | UNPREDICTABLE         |
| 11xx | UNPREDICTABLE         |

<Rt> Is the general-purpose source register, encoded in the "Rt" field.

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();
    if reg == '0001' then
                                            // FPSCR
        CheckVFPEnabled(TRUE);
        FPSCR = R[t];
    elsif PSTATE.EL == ELO then
        UNDEFINED;
                                            // Non-FPSCR registers accessible only at PL1 or above
    else
        CheckVFPEnabled (FALSE);
                                            \ensuremath{//} Non-FPSCR registers are not affected by FPEXC.EN
        case reg of
            when '0000'
                                            // VMSR access to FPSID is ignored
            when '1000' FPEXC = \mathbb{R}[t];
            otherwise Unreachable();
                                           // Dealt with above or in encoding-specific pseudocode
```

 $In ternal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ time stamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

VMSR Page 922

# VMUL (floating-point)

Vector Multiply multiplies corresponding elements in two vectors, and places the results in the destination vector.

Depending on settings in the *CPACR*, *NSACR*, *HCPTR*, and *FPEXC* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$  and  $\underline{A2}$ ) and T32 ( $\underline{T1}$  and  $\underline{T2}$ ).

#### **A1**

| _3 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|    | 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 0  | D  | 0  | SZ |    | ٧  | 'n |    |    | ٧  | ′d |    | 1  | 1  | 0 | 1 | Ν | Q | М | 1 |   | V | n |   |

#### 64-bit SIMD vector (Q == 0)

```
VMUL{<c>}{<q>}.<dt> {<Dd>, }<Dn>, <Dm>
```

#### 128-bit SIMD vector (Q == 1)

```
VMUL{<c>}{<q>}.<dt> {<Qd>, }<Qn>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;

if sz == '1' && !HaveFP16Ext() then UNDEFINED;

advsimd = TRUE;

case sz of
    when '0' esize = 32; elements = 2;
    when '1' esize = 16; elements = 4;

d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

#### **A2**

| - 3 | 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8        | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-----|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----------|---|---|---|---|---|---|---|---|
|     |    | != 1 | 1111 |    | 1  | 1  | 1  | 0  | 0  | D  | 1  | 0  |    | ٧  | 'n |    |    | ٧  | 'd |    | 1  | 0  | siz | <u>e</u> | Ν | 0 | М | 0 |   | V | m |   |
|     |    |      |      |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |          |   |   |   |   |   |   |   |   |

cond

# Half-precision scalar (size == 01) (Armv8.2)

```
VMUL{<c>}{<q>}.F16 {<Sd>,} <Sn>, <Sm>
```

# Single-precision scalar (size == 10)

```
VMUL{<c>}{<q>}.F32 {<sd>,} <sn>, <sm>
```

# Double-precision scalar (size == 11)

```
VMUL{<c>}{<q>}.F64 {<Dd>,} <Dn>, <Dm>

if FPSCR.Len != '000' || FPSCR.Stride != '00' then UNDEFINED;

if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;

if size == '01' && cond != '1110' then UNPREDICTABLE;

advsimd = FALSE;

case size of
   when '01' esize = 16; d = UInt(Vd:D); n = UInt(Vn:N); m = UInt(Vm:M);
   when '10' esize = 32; d = UInt(Vd:D); n = UInt(Vn:N); m = UInt(Vm:M);
   when '11' esize = 64; d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If size == '01' && cond != '1110', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|----|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 0 | D | 0 | sz |   | ٧ | 'n |   |    | ٧  | ⁄d |    | 1  | 1  | 0 | 1 | N | Q | М | 1 |   | Vı | n |   |

#### 64-bit SIMD vector (Q == 0)

```
VMUL{<c>}{<q>}.<dt> {<Dd>, }<Dn>, <Dm>
```

#### 128-bit SIMD vector (Q == 1)

```
VMUL{<c>}{<q>}.<dt> {<Qd>, }<Qn>, <Qm>

if sz == '1' && <u>InITBlock</u>() then UNPREDICTABLE;
if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;
if sz == '1' && !<u>HaveFP16Ext</u>() then UNDEFINED;
advsimd = TRUE;
case sz of
    when '0' esize = 32; elements = 2;
    when '1' esize = 16; elements = 4;
d = <u>UInt(D:Vd)</u>; n = <u>UInt(N:Vn)</u>; m = <u>UInt(M:Vm)</u>; regs = if Q == '0' then 1 else 2;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If sz == '1' && InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

#### **T2**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|-----|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 0  | 1  | 1  | 1 | 0 | 0 | D | 1 | 0 |   | ٧ | 'n |   |    | ٧  | ′d |    | 1  | 0  | siz | е | Ν | 0 | М | 0 |   | V | m |   |

# Half-precision scalar (size == 01) (Armv8.2)

```
VMUL{<c>}{<q>}.F16 {<Sd>,} <Sn>, <Sm>
```

### Single-precision scalar (size == 10)

```
VMUL{<c>}{<q>}.F32 {<Sd>,} <Sn>, <Sm>
```

#### Double-precision scalar (size == 11)

```
VMUL{<c>}{<q>}.F64 {<Dd>,} <Dm>

if size == '01' && InITBlock() then UNPREDICTABLE;
if FPSCR.Len != '000' || FPSCR.Stride != '00' then UNDEFINED;
if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;
advsimd = FALSE;

case size of
   when '01' esize = 16; d = UInt(Vd:D); n = UInt(Vn:N); m = UInt(Vm:M);
   when '10' esize = 32; d = UInt(Vd:D); n = UInt(Vn:N); m = UInt(Vm:M);
   when '11' esize = 64; d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If size == '01' && InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

# **Assembler Symbols**

<Sn>

| <c></c> | For encoding | ng A1: | see | Standard | assemble | r syntax field | <i>ls</i> . This encod | ling must be unconditiona | l. |
|---------|--------------|--------|-----|----------|----------|----------------|------------------------|---------------------------|----|
|         |              |        |     |          |          |                |                        |                           |    |

For encoding A2, T1 and T2: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<dt> Is the data type for the elements of the vectors, encoded in "sz":

| SZ | <dt></dt> |
|----|-----------|
| 0  | F32       |
| 1  | F16       |

| <qd> Is the 128-bit name of the SIMD&amp;FP destination register, encoded in the "D:Vd" field a</qd> | ıs <qd>*2.</qd> |
|------------------------------------------------------------------------------------------------------|-----------------|
|------------------------------------------------------------------------------------------------------|-----------------|

<Qn> Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <Qn>\*2.

<Qm> Is the 128-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

<Dn> Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.

<Dm> Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.

<Sd> Is the 32-bit name of the SIMD&FP destination register, encoded in the "Vd:D" field.

Is the 32-bit name of the first SIMD&FP source register, encoded in the "Vn:N" field.

<Sm> Is the 32-bit name of the second SIMD&FP source register, encoded in the "Vm:M" field.

# Operation

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# VMUL (integer and polynomial)

Vector Multiply multiplies corresponding elements in two vectors.

For information about multiplying polynomials see *Polynomial arithmetic over* {0, 1}.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 3 |   | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | _0_ |
|---|---|----|----|----|----|----|----|----|----|-------|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|-----|
| 1 | 1 | 1  | 1  | 0  | 0  | 1  | ор | 0  | D  | size  |    | ٧  | 'n |    |    | ٧  | ′d |    | 1  | 0  | 0 | 1 | N | Q | М | 1 |   | V | m |     |

# 64-bit SIMD vector (Q == 0)

```
VMUL{<c>}{<q>}.<dt> {<Dd>, }<Dn>, <Dm>
```

#### 128-bit SIMD vector (Q == 1)

```
VMUL{<c>}{<q>}.<dt> {<Qd>, }<Qn>, <Qm>

if size == '11' || (op == '1' && size != '00') then UNDEFINED;

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;

unsigned = FALSE; // "Don't care" value: TRUE produces same functionality

polynomial = (op == '1'); long_destination = FALSE;

esize = 8 << UInt(size); elements = 64 DIV esize;

d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;</pre>
```

# T1

| _15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 4  | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0_ |
|-----|----|----|----|----|----|---|---|---|---|------|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|----|
| 1   | 1  | 1  | ор | 1  | 1  | 1 | 1 | 0 | D | size |   | V | 'n |   |    | V  | 'd |    | 1  | 0  | 0 | 1 | N | Q | М | 1 |   | Vr | n |    |

#### 64-bit SIMD vector (Q == 0)

```
VMUL{<c>}{<q>}.<dt> {<Dd>, }<Dn>, <Dm>
```

#### 128-bit SIMD vector (Q == 1)

```
VMUL{<c>}{<q>}.<dt> {<Qd>, }<Qn>, <Qm>
if size == '11' || (op == '1' && size != '00') then UNDEFINED;
if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;
unsigned = FALSE; // "Don't care" value: TRUE produces same functionality
polynomial = (op == '1'); long_destination = FALSE;
esize = 8 << UInt(size); elements = 64 DIV esize;
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;</pre>
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

#### **Assembler Symbols**

- <c> For encoding A1: see Standard assembler syntax fields. This encoding must be unconditional.
  - For encoding T1: see Standard assembler syntax fields.
- <q> See Standard assembler syntax fields.
- <dt> Is the data type for the elements of the operands, encoded in "op:size":

| ор | size | <dt></dt> |
|----|------|-----------|
| 0  | 00   | I8        |
| 0  | 01   | I16       |
| 0  | 10   | I32       |
| 1  | 00   | P8        |

| <qd></qd> | Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <qd>*2.</qd>  |
|-----------|-------------------------------------------------------------------------------------------------------|
| <qn></qn> | Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <qn>*2.</qn> |
| <qm></qm> | Is the 128-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field as $<$ Qm>*2.  |
| <dd></dd> | Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.                  |
| <dn></dn> | Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.                 |
| <dm></dm> | Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.                |

# Operation

### **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# VMUL (by scalar)

Vector Multiply multiplies each element in a vector by a scalar, and places the results in a second vector.

For more information about scalars see Advanced SIMD scalars.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 1 1 1 1 0 0 1 Q 1 D != 11 Vn Vd 1 0 0 F N 1 M 0 Vm | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21   | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----------------------------------------------------|----|----|----|----|----|----|----|----|----|----|------|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|                                                    | 1  | 1  | 1  | 1  | 0  | 0  | 1  | Q  | 1  | D  | != 1 | 11 |    | V  | 'n |    |    | ٧  | ⁄d |    | 1  | 0  | 0 | F | Z | 1 | М | 0 |   | V | m |   |

size

#### 64-bit SIMD vector (Q == 0)

```
VMUL{<c>}{<q>}.<dt> {<Dd>,} <Dn>, <Dm>[<index>]
```

#### 128-bit SIMD vector (Q == 1)

```
VMUL{<c>}{<q>}.<dt> {<Qd>,} <Qn>, <Dm>[<index>]

if size == '11' then SEE "Related encodings";

if size == '00' || (F == '1' && size == '01' && !HaveFP16Ext()) then UNDEFINED;

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1') then UNDEFINED;

unsigned = FALSE; // "Don't care" value: TRUE produces same functionality

floating_point = (F == '1'); long_destination = FALSE;

d = UInt(D:Vd); n = UInt(N:Vn); regs = if Q == '0' then 1 else 2;

if size == '01' then esize = 16; elements = 4; m = UInt(Vm<2:0>); index = UInt(M:Vm<3>);

if size == '10' then esize = 32; elements = 2; m = UInt(Vm); index = UInt(M);
```

### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5  | 4  | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|----|----|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | Q  | 1  | 1  | 1 | 1 | 1 | D | Щ. | 11 |   | ٧ | n' |   |    | ٧  | ′d |    | 1  | 0  | 0 | F | Ν | 1 | М | 0 |   | Vı | n |   |

size

#### 64-bit SIMD vector (Q == 0)

```
VMUL{<c>}{<q>}.<dt> {<Dd>,} <Dn>, <Dm>[<index>]
```

# 128-bit SIMD vector (Q == 1)

```
VMUL{<c>}{<q>}.<dt> {<Qd>,} <Qn>, <Dm>[<index>]

if size == '11' then SEE "Related encodings";

if F == '1' && size == '01' && InITBlock() then UNPREDICTABLE;

if size == '00' || (F == '1' && size == '01' && !HaveFP16Ext()) then UNDEFINED;

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1') then UNDEFINED;

unsigned = FALSE; // "Don't care" value: TRUE produces same functionality

floating_point = (F == '1'); long_destination = FALSE;

d = UInt(D:Vd); n = UInt(N:Vn); regs = if Q == '0' then 1 else 2;

if size == '01' then esize = 16; elements = 4; m = UInt(Vm<2:0>); index = UInt(M:Vm<3>);

if size == '10' then esize = 32; elements = 2; m = UInt(Vm); index = UInt(M);
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If F == '1' && size == '01' && InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

Related encodings: See Advanced SIMD data-processing for the T32 instruction set, or Advanced SIMD data-processing for the A32 instruction set.

### **Assembler Symbols**

< dt >

<Dd>

<c> For encoding A1: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

Is the data type for the scalar and the elements of the operand vector, encoded in "F:size":

| F | size | <dt></dt> |
|---|------|-----------|
| 0 | 01   | I16       |
| 0 | 10   | I32       |
| 1 | 01   | F16       |
| 1 | 10   | F32       |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Qn> Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <Qn>\*2.

Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

<Dn> Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.

<Dm> Is the 64-bit name of the second SIMD&FP source register. When <dt> is I16 or F16, this is encoded in the "Vm<2:0>" field.

Otherwise it is encoded in the "Vm" field.

<index> Is the element index. When <dt> is I16 or F16, this is in the range 0 to 3 and is encoded in the "M:Vm<3>" field. Otherwise it is

in the range 0 to 1 and is encoded in the "M" field.

#### Operation

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5 ; Build timestamp: 2019-03-28T07:59

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

# VMULL (integer and polynomial)

Vector Multiply Long multiplies corresponding elements in two vectors. The destination vector elements are twice as long as the elements that are multiplied.

For information about multiplying polynomials see *Polynomial arithmetic over* {0, 1}.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### Α1

| _31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 20 | 19 | 9 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0_ |
|-----|----|----|----|----|----|----|----|----|----|-------|----|------|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|
| 1   | 1  | 1  | 1  | 0  | 0  | 1  | U  | 1  | D  | != 11 |    | \    | /n |    |    | ٧  | 'd |    | 1  | 1  | ор | 0 | N | 0 | М | 0 |   | V | m |    |
|     |    |    |    |    |    |    |    |    |    |       |    |      |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |    |

size

#### **A1**

#### T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5    | 4  | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|------|----|---|---|----|---|----|----|----|----|----|----|----|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | U  | 1  | 1  | 1 | 1 | 1 | D | != 1 | 11 |   | ٧ | 'n |   |    | V  | ď  |    | 1  | 1  | ор | 0 | N | 0 | М | 0 |   | Vı | m |   |

size

#### **T1**

#### **CONSTRAINED UNPREDICTABLE behavior**

If op == '1' && size == '10' && InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

Related encodings: See Advanced SIMD data-processing for the T32 instruction set, or Advanced SIMD data-processing for the A32 instruction set.

# **Assembler Symbols**

<c> For encoding A1: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<dt> Is the data type for the elements of the operands, encoded in "op:U:size":

| op | U | size | <dt></dt> |
|----|---|------|-----------|
| 0  | 0 | 00   | S8        |
| 0  | 0 | 01   | S16       |
| 0  | 0 | 10   | S32       |
| 0  | 1 | 00   | U8        |
| 0  | 1 | 01   | U16       |
| 0  | 1 | 10   | U32       |
| 1  | 0 | 00   | P8        |
| 1  | 0 | 10   | P64       |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Dn> Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.

<Dm> Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.

# Operation

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

# VMULL (by scalar)

Vector Multiply Long multiplies each element in a vector by a scalar, and places the results in a second vector. The destination vector elements are twice as long as the elements that are multiplied.

For more information about scalars see *Advanced SIMD scalars*.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 2 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0_ |
|----|----|----|----|----|----|----|----|----|----|------|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|----|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | U  | 1  | D  | != 1 | 11 |    | V  | 'n |    |    | ٧  | ď  |    | 1  | 0  | 1 | 0 | N | 1 | М | 0 |   | V | m |    |
|    |    |    |    |    |    |    |    |    |    | Size | Ď  |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |    |

#### Α1

```
VMULL{<c>}{<q>}.<dt> <Qd>, <Dn>, <Dm>[<index>]

if size == '11' then SEE "Related encodings";

if size == '00' || Vd<0> == '1' then UNDEFINED;

unsigned = (U == '1'); long_destination = TRUE; floating_point = FALSE;

d = UInt(D:Vd); n = UInt(N:Vn); regs = 1;

if size == '01' then esize = 16; elements = 4; m = UInt(Vm<2:0>); index = UInt(M:Vm<3>);

if size == '10' then esize = 32; elements = 2; m = UInt(Vm); index = UInt(M);
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5  | 4  | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|----|----|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | כ  | 1  | 1  | 1 | 1 | 1 | ם | Щ. | 11 |   | ٧ | 'n |   |    | ٧  | 'd |    | 1  | 0  | 1 | 0 | Ν | 1 | М | 0 |   | Vı | m |   |

size

**T1** 

```
VMULL{<c>}{<q>}.<dt> <Qd>, <Dn>, <Dm>[<index>]

if size == '11' then SEE "Related encodings";

if size == '00' || Vd<0> == '1' then UNDEFINED;

unsigned = (U == '1'); long_destination = TRUE; floating_point = FALSE;

d = UInt(D:Vd); n = UInt(N:Vn); regs = 1;

if size == '01' then esize = 16; elements = 4; m = UInt(Vm<2:0>); index = UInt(M:Vm<3>);

if size == '10' then esize = 32; elements = 2; m = UInt(Vm); index = UInt(M);
```

Related encodings: See Advanced SIMD data-processing for the T32 instruction set, or Advanced SIMD data-processing for the A32 instruction set.

# **Assembler Symbols**

<c> For encoding A1: see Standard assembler syntax fields. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<dt> Is the data type for the scalar and the elements of the operand vector, encoded in "U:size":

| U | size | <dt></dt> |
|---|------|-----------|
| 0 | 01   | S16       |
| 0 | 10   | S32       |
| 1 | 01   | U16       |
| 1 | 10   | U32       |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Dn> Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.

<Dm> Is the 64-bit name of the second SIMD&FP source register, encoded in the "Vm<2:0>" field when <dt> is S16 or U16, otherwise

the "Vm" field.

<index> Is the element index in the range 0 to 3, encoded in the "M:Vm<3>" field when <dt> is S16 or U16, otherwise in range 0 to 1,

encoded in the "M" field.

# Operation

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

# VMVN (immediate)

Vector Bitwise NOT (immediate) places the bitwise inverse of an immediate integer constant into every element of the destination register. Depending on settings in the CPACR, NSACR, and HCPTR registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see Enabling Advanced SIMD and floatingpoint support.

It has encodings from the following instruction sets: A32 (A1, A2 and A3) and T32 (T1, T2 and T3).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17   | 16 | 15 | 14 | 13 | 12 | 11 | 10  | 9   | 8 | 7 | 6 | 5 | 4 | 3 | 2   | 1  | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|------|----|----|----|----|----|----|-----|-----|---|---|---|---|---|---|-----|----|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | i  | 1  | D  | 0  | 0  | 0  | i  | imm3 |    | Vd |    |    |    | 0  | Х   | Х   | 0 | 0 | Q | 1 | 1 |   | imr | n4 |   |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |      |    |    |    |    |    |    | cmo | ode |   |   |   |   |   |   |     |    |   |

#### 64-bit SIMD vector (Q == 0)

```
VMVN{<c>}{<q>}.I32 <Dd>, #<imm>
```

#### 128-bit SIMD vector (Q == 1)

```
VMVN{<c>}{<q>}.I32 < Qd>, #<imm>
if (cmode<0> == '1' && cmode<3:2> != '11') || cmode<3:1> == '111' then SEE "Related encodings";
if Q == '1' \&\& Vd<0> == '1' then UNDEFINED;
imm64 = AdvSIMDExpandImm('1', cmode, i:imm3:imm4);
d = UInt(D:Vd); regs = if Q == '0' then 1 else 2;
```

#### **A2**

| 3 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17   | 16 | 15 | 14 | 13 | 12 | 11 | 10  | 9   | 8 | 7 | 6 | 5 | 4 | 3   | 2  | 1 | 0 |
|---|----|----|----|----|----|----|----|----|----|----|----|----|----|------|----|----|----|----|----|----|-----|-----|---|---|---|---|---|-----|----|---|---|
| 1 | 1  | 1  | 1  | 0  | 0  | 1  | i  | 1  | ם  | 0  | 0  | 0  | İ  | imm3 |    | Vd |    |    | 1  | 0  | Χ   | 0   | 0 | Q | 1 | 1 |   | imı | n4 |   |   |
|   |    |    |    |    |    |    |    |    |    |    |    |    |    |      |    |    |    |    |    |    | cmo | ode |   |   |   |   |   |     |    |   |   |

#### 64-bit SIMD vector (Q == 0)

```
VMVN{<c>}{<q>}.I16 < Dd>, #<imm>
```

# 128-bit SIMD vector (Q == 1)

```
VMVN{<c>}{<q>}.I16 < Qd>, #<imm>
if (cmode<0> == '1' && cmode<3:2> != '11') || cmode<3:1> == '111' then SEE "Related encodings";
if Q == '1' \&\& Vd<0> == '1' then UNDEFINED;
imm64 = AdvSIMDExpandImm('1', cmode, i:imm3:imm4);
d = UInt(D:Vd); regs = if Q == '0' then 1 else 2;
```

#### **A3**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17   | 16 | 15 | 14 | 13 | 12 | 11 | 10  | 9   | 8 | 7 | 6 | 5 | 4  | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|------|----|----|----|----|----|----|-----|-----|---|---|---|---|----|---|----|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | i  | 1  | D  | 0  | 0  | 0  | İ  | imm3 |    | Vd |    |    | 1  | 1  | 0   | Х   | 0 | Q | 1 | 1 | im |   | n4 |   |   |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |      |    |    |    |    |    |    | cmo | nde |   |   |   |   |    |   |    |   |   |

```
64-bit SIMD vector (Q == 0)
```

```
VMVN{<c>}{<q>}.I32 < Dd>, #<imm>
```

# 128-bit SIMD vector (Q == 1)

```
VMVN{<c>}{<q>}.I32 <Qd>, #<imm>

if (cmode<0> == '1' && cmode<3:2> != '11') || cmode<3:1> == '111' then SEE "Related encodings";

if Q == '1' && Vd<0> == '1' then UNDEFINED;

imm64 = AdvSIMDExpandImm('1', cmode, i:imm3:imm4);

d = UInt(D:Vd); regs = if Q == '0' then 1 else 2;
```

#### T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1   | 0 | 15 | 14 | 13 | 12 | 11 | 10  | 9   | 8 | 7 | 6 | 5 | 4 | 3 | 2   | 1  | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|-----|---|----|----|----|----|----|-----|-----|---|---|---|---|---|---|-----|----|---|
| 1  | 1  | 1  | i  | 1  | 1  | 1 | 1 | 1 | D | 0 | 0 | 0 | İ | mm: | 3 |    | ٧  | 'd |    | 0  | Χ   | Χ   | 0 | 0 | Q | 1 | 1 |   | imı | n4 |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   |   |     |   |    |    |    |    |    | cmo | ode |   |   |   |   |   |   |     |    |   |

#### 64-bit SIMD vector (Q == 0)

```
VMVN{<c>}{<q>}.I32 < Dd>, #<imm>
```

#### 128-bit SIMD vector (Q == 1)

```
VMVN{<c>}{<q>}.I32 <Qd>, #<imm>

if (cmode<0> == '1' && cmode<3:2> != '11') || cmode<3:1> == '111' then SEE "Related encodings";

if Q == '1' && Vd<0> == '1' then UNDEFINED;

imm64 = AdvSIMDExpandImm('1', cmode, i:imm3:imm4);

d = UInt(D:Vd); regs = if Q == '0' then 1 else 2;
```

## **T2**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1   | 0 | 15 | 14 | 13 | 12 | 11 | 10  | 9   | 8 | 7 | 6 | 5 | 4 | 3 | 2   | 1  | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|-----|---|----|----|----|----|----|-----|-----|---|---|---|---|---|---|-----|----|---|
| 1  | 1  | 1  | i  | 1  | 1  | 1 | 1 | 1 | D | 0 | 0 | 0 | i | mm: | 3 |    | ٧  | 'd |    | 1  | 0   | Χ   | 0 | 0 | Q | 1 | 1 |   | imı | n4 |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   |   |     |   |    |    |    |    |    | cmo | ode |   |   |   |   |   |   |     |    |   |

# 64-bit SIMD vector (Q == 0)

```
VMVN{<c>}{<q>}.I16 < Dd>, #<imm>
```

# 128-bit SIMD vector (Q == 1)

```
VMVN{<c>}{<q>}.I16 <Qd>, #<imm>

if (cmode<0> == '1' && cmode<3:2> != '11') || cmode<3:1> == '111' then SEE "Related encodings";

if Q == '1' && Vd<0> == '1' then UNDEFINED;

imm64 = AdvSIMDExpandImm('1', cmode, i:imm3:imm4);

d = UInt(D:Vd); regs = if Q == '0' then 1 else 2;
```

## **T3**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1   | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2   | 1  | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|----|-----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|-----|----|---|
| 1  | 1  | 1  | İ  | 1  | 1  | 1 | 1 | 1 | D | 0 | 0 | 0 | im | ım3 | 3 |    | ٧  | ′d |    | 1  | 1  | 0 | Χ | 0 | Q | 1 | 1 |   | imr | n4 |   |

cmode

#### 64-bit SIMD vector (Q == 0)

```
VMVN{<c>}{<q>}.I32 < Dd>, #<imm>
```

#### 128-bit SIMD vector (Q == 1)

```
VMVN{<c>}{<q>}.I32 <Qd>, #<imm>

if (cmode<0> == '1' && cmode<3:2> != '11') || cmode<3:1> == '111' then SEE "Related encodings";

if Q == '1' && Vd<0> == '1' then UNDEFINED;

imm64 = AdvSIMDExpandImm('1', cmode, i:imm3:imm4);

d = UInt(D:Vd); regs = if Q == '0' then 1 else 2;
```

Related encodings: See Advanced SIMD one register and modified immediate for the T32 instruction set, or Advanced SIMD one register and modified immediate for the A32 instruction set.

#### **Assembler Symbols**

<c> For encoding A1, A2 and A3: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1, T2 and T3: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

<imm> Is a constant of the specified type that is replicated to fill the destination register. For details of the range of constants available and the encoding of <imm>, see Modified immediate constants in T32 and A32 Advanced SIMD instructions.

### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();    CheckAdvSIMDEnabled();
    for r = 0 to regs-1
        D[d+r] = NOT(imm64);
```

## **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# **VMVN** (register)

Vector Bitwise NOT (register) takes a value from a register, inverts the value of each bit, and places the result in the destination register. The registers can be either doubleword or quadword.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|-------|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 1  | D  | 1  | 1  | size  | 0  | 0  |    | Vo | d  |    | 0  | 1  | 0 | 1 | 1 | Q | М | 0 |   | Vı | m |   |

# 64-bit SIMD vector (Q == 0)

```
VMVN{<c>}{<q>}{.<dt>} <Dd>, <Dm>
```

#### 128-bit SIMD vector (Q == 1)

```
VMVN{<c>}{<q>}{.<dt>} <Qd>, <Qm>

if size != '00' then UNDEFINED;

if Q == '1' && (Vd<0> == '1' | Vm<0> == '1') then UNDEFINED;

d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 2  | 2 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|------|-----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 1 | D | 1 | 1 | size | : 0 | 0 |    | V  | ⁄d |    | 0  | 1  | 0 | 1 | 1 | Q | М | 0 |   | V | m |   |

# 64-bit SIMD vector (Q == 0)

```
VMVN{<c>}{<q>}{.<dt>} <Dd>, <Dm>
```

# 128-bit SIMD vector (Q == 1)

```
VMVN{<c>}{<q>}{.<dt>} <Qd>, <Qm>
if size != '00' then UNDEFINED;
if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;
d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

# **Assembler Symbols**

| <c></c>   | For encoding A1: see <i>Standard assembler syntax fields</i> . This encoding must be unconditional. |
|-----------|-----------------------------------------------------------------------------------------------------|
|           | For encoding T1: see Standard assembler syntax fields.                                              |
| <q></q>   | See Standard assembler syntax fields.                                                               |
| <dt></dt> | An optional data type. It is ignored by assemblers, and does not affect the encoding.               |
| <qd></qd> | Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as $<$ Qd>*2.  |
| <qm></qm> | Is the 128-bit name of the SIMD&FP source register, encoded in the "M:Vm" field as <qm>*2.</qm>     |
| <dd></dd> | Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.                |
| <dm></dm> | Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.                     |

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();    CheckAdvSIMDEnabled();
    for r = 0 to regs-1
        D[d+r] = NOT(D[m+r]);
```

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - $\circ$   $\;$  The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

#### **VNEG**

Vector Negate negates each element in a vector, and places the results in a second vector. The floating-point version only inverts the sign bit.

Depending on settings in the *CPACR*, *NSACR*, *HCPTR*, and *FPEXC* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$  and  $\underline{A2}$ ) and T32 ( $\underline{T1}$  and  $\underline{T2}$ ).

# **A1**

| _3 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|-------|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
|    | 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 1  | D  | 1  | 1  | size  | 0  | 1  |    | V  | ′d |    | 0  | F  | 1 | 1 | 1 | Ø | М | 0 |   | Vr | n |   |

#### 64-bit SIMD vector (Q == 0)

```
VNEG{<c>}{<q>}.<dt> <Dd>, <Dm>
```

## 128-bit SIMD vector (Q == 1)

```
VNEG{<c>}{<q>}. <dt> <Qd>, <Qm>

if size == '11' then UNDEFINED;
if F == '1' && ((size == '01' && !HaveFP16Ext()) || size == '00') then UNDEFINED;
if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;
advsimd = TRUE; floating_point = (F == '1');
esize = 8 << UInt(size); elements = 64 DIV esize;
d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;</pre>
```

## **A2**

| 31 30 29 28 | 27 2 | 6 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|---|---|---|---|---|---|---|---|
| != 1111     | 1 1  | 1    | 0  | 1  | D  | 1  | 1  | 0  | 0  | 0  | 1  |    | V  | ď  |    | 1  | 0  | Siz | ze | 0 | 1 | М | 0 |   | V | m |   |

cond

# Half-precision scalar (size == 01) (Armv8.2)

```
VNEG{<c>}{<q>}.F16 <Sd>, <Sm>
```

# Single-precision scalar (size == 10)

```
VNEG\{<c>\}\{<q>\}.F32 <Sd>, <Sm>
```

## **Double-precision scalar (size == 11)**

```
VNEG{<c>}{<q>}.F64 <Dd>, <Dm>

if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;

if size == '01' && cond != '1110' then UNPREDICTABLE;

if FPSCR.Len != '000' || FPSCR.Stride != '00' then UNDEFINED;

advsimd = FALSE;

case size of
    when '01' esize = 16; d = UInt(Vd:D); m = UInt(Vm:M);
    when '10' esize = 32; d = UInt(Vd:D); m = UInt(Vm:M);
    when '11' esize = 64; d = UInt(D:Vd); m = UInt(M:Vm);
```

### **CONSTRAINED UNPREDICTABLE behavior**

If size == '01' && cond != '1110', then one of the following behaviors must occur:

VNEG Page 940

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

## **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 2  | 1 | 0 | 15 | 14 1 | 3 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|------|---|---|----|------|------|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 1 | D | 1 | 1 | size | 0 | 1 |    | Vd   |      | 0  | F  | 1 | 1 | 1 | Q | М | 0 |   | Vr | n |   |

#### 64-bit SIMD vector (Q == 0)

```
VNEG{<c>}{<q>}.<dt> <Dd>, <Dm>
```

#### 128-bit SIMD vector (Q == 1)

```
VNEG{<c>}{<q>}. <dt> <Qd>, <Qm>

if size == '11' then UNDEFINED;
if F == '1' && ((size == '01' && !HaveFP16Ext()) || size == '00') then UNDEFINED;
if F == '1' && size == '01' && InITBlock() then UNPREDICTABLE;
if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;
advsimd = TRUE; floating_point = (F == '1');
esize = 8 << UInt(size); elements = 64 DIV esize;
d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;</pre>
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If F == '1' && size == '01' && InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

#### **T2**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8         | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|-----|-----------|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 0  | 1  | 1  | 1 | 0 | 1 | D | 1 | 1 | 0 | 0 | 0 | 1 |    | V  | ⁄d |    | 1  | 0  | siz | <u>ze</u> | 0 | 1 | М | 0 |   | V | m |   |

# Half-precision scalar (size == 01) (Armv8.2)

```
\label{eq:vneg} \texttt{VNEG}\{\ensuremath{<} c\ensuremath{>}\} \{\ensuremath{<} q\ensuremath{>}\} . \texttt{F16} \ensuremath{<} \texttt{Sd}\ensuremath{>}, \ensuremath{<} \texttt{Sm}\ensuremath{>}
```

#### Single-precision scalar (size == 10)

```
VNEG\{<c>\}\{<q>\}.F32 <Sd>, <Sm>
```

# Double-precision scalar (size == 11)

```
VNEG{<c>}{<q>}.F64 <Dd>, <Dm>

if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;
if size == '01' && InITBlock() then UNPREDICTABLE;
if FPSCR.Len != '000' || FPSCR.Stride != '00' then UNDEFINED;
advsimd = FALSE;
case size of
   when '01' esize = 16; d = UInt(Vd:D); m = UInt(Vm:M);
   when '10' esize = 32; d = UInt(Vd:D); m = UInt(Vm:M);
   when '11' esize = 64; d = UInt(D:Vd); m = UInt(M:Vm);
```

VNEG Page 941

#### **CONSTRAINED UNPREDICTABLE behavior**

If size == '01' && InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

#### **Assembler Symbols**

< dt >

<Qm>

<c> For encoding A1: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding A2, T1 and T2: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

Is the data type for the elements of the vectors, encoded in "F:size":

| F | size | <dt></dt> |
|---|------|-----------|
| 0 | 00   | S8        |
| 0 | 01   | S16       |
| 0 | 10   | S32       |
| 1 | 01   | F16       |
| 1 | 10   | F32       |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

Is the 128-bit name of the SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

<Dm> Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.

<Sd> Is the 32-bit name of the SIMD&FP destination register, encoded in the "Vd:D" field.

<Sm> Is the 32-bit name of the SIMD&FP source register, encoded in the "Vm:M" field.

#### Operation

```
if ConditionPassed() then
     if advsimd then \ensuremath{\text{//}} Advanced SIMD instruction
          for r = 0 to regs-1
               for e = 0 to elements-1
                    if floating_point then
                         \underline{\text{Elem}}[\underline{D}[d+r], e, esize] = \underline{\text{FPNeg}}(\underline{\text{Elem}}[\underline{D}[m+r], e, esize]);
                    else
                         result = -\underline{SInt}(\underline{Elem}[\underline{D}[m+r], e, esize]);
                         Elem[D[d+r],e,esize] = result<esize-1:0>;
     else
                          // VFP instruction
          case esize of
               when 16 S[d] = Zeros(16) : FPNeg(S[m]<15:0>);
               when 32 \leq [d] = FPNeg(\leq [m]);
               when 64 \underline{D}[d] = \underline{FPNeg}(\underline{D}[m]);
```

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - $\circ~$  The values of the NZCV flags.

Internal version only: isa v00 96, pseudocode r8p5 00bet2 rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

VNEG Page 942

#### **VNMLA**

Vector Negate Multiply Accumulate multiplies together two floating-point register values, adds the negation of the floating-point value in the destination register to the negation of the product, and writes the result back to the destination register.

Arm recommends that software does not use the VNMLA instruction in the Round towards Plus Infinity and Round towards Minus Infinity rounding modes, because the rounding of the product and of the sum can change the result of the instruction in opposite directions, defeating the purpose of these rounding modes.

Depending on settings in the *CPACR*, *NSACR*, *HCPTR*, and *FPEXC* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8  | 7 | 6  | 5 | 4 | 3 | 2 | 1 | 0 |
|----|---------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|---|----|---|---|---|---|---|---|
|    | != 1111 |    | 1  | 1  | 1  | 0  | 0  | О  | 0  | 1  |    | V  | 'n |    |    | ٧  | ′d |    | 1  | 0  | Siz | ze | Ν | 1  | М | 0 |   | V | m |   |
|    | cond    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |    |   | ор |   |   |   |   |   |   |

# Half-precision scalar (size == 01) (Armv8.2)

```
VNMLA\{\langle c \rangle\} \{\langle q \rangle\}.F16 \langle Sd \rangle, \langle Sn \rangle, \langle Sm \rangle
```

#### Single-precision scalar (size == 10)

```
VNMLA{<c>}{<q>}.F32 <Sd>, <Sn>, <Sm>
```

### Double-precision scalar (size == 11)

```
VNMLA{<c>}{<q>}.F64 <Dd>, <Dn>, <Dm>

if FPSCR.Len != '000' || FPSCR.Stride != '00' then UNDEFINED;

if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;

if size == '01' && cond != '1110' then UNPREDICTABLE;

vtype = if op == '1' then VFPNegMul_VNMLA else VFPNegMul_VNMLS;

case size of

when '01' esize = 16; d = UInt(Vd:D); n = UInt(Vn:N); m = UInt(Vm:M);

when '10' esize = 32; d = UInt(Vd:D); n = UInt(Vn:N); m = UInt(Vm:M);

when '11' esize = 64; d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);
```

## **CONSTRAINED UNPREDICTABLE behavior**

If size == '01' && cond != '1110', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

## **T1**

| _1: | 5 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8  | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|-----|---|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|-----|----|---|---|---|---|---|----|---|---|
| 1   |   | 1  | 1  | 0  | 1  | 1  | 1 | 0 | 0 | D | 0 | 1 |   | ٧ | 'n |   |    | ٧  | 'd |    | 1  | 0  | Siz | ze | Ν | 1 | М | 0 |   | Vı | n |   |

op

VNMLA Page 943

# Half-precision scalar (size == 01) (Armv8.2)

```
VNMLA{<c>}{<q>}.F16 <Sd>, <Sn>, <Sm>
```

# Single-precision scalar (size == 10)

```
VNMLA{<c>}{<q>}.F32 <Sd>, <Sn>, <Sm>
```

#### **Double-precision scalar (size == 11)**

```
VNMLA{<c>}{<q>}.F64 <Dd>, <Dn>, <Dm>

if FPSCR.Len != '000' || FPSCR.Stride != '00' then UNDEFINED;

if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;

if size == '01' && InITBlock() then UNPREDICTABLE;

vtype = if op == '1' then VFPNegMul_VNMLA else VFPNegMul_VNMLS;

case size of
    when '01' esize = 16; d = UInt(Vd:D); n = UInt(Vn:N); m = UInt(Vm:M);
    when '10' esize = 32; d = UInt(Vd:D); n = UInt(Vn:N); m = UInt(Vm:M);
    when '11' esize = 64; d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);
```

# **CONSTRAINED UNPREDICTABLE behavior**

If size == '01' && InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

#### **Assembler Symbols**

| <c></c>   | See Standard assembler syntax fields.                                                  |
|-----------|----------------------------------------------------------------------------------------|
| <q></q>   | See Standard assembler syntax fields.                                                  |
| <sd></sd> | Is the 32-bit name of the SIMD&FP destination register, encoded in the "Vd:D" field.   |
| <sn></sn> | Is the 32-bit name of the first SIMD&FP source register, encoded in the "Vn:N" field.  |
| <sm></sm> | Is the 32-bit name of the second SIMD&FP source register, encoded in the "Vm:M" field. |
| <dd></dd> | Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.   |
| <dn></dn> | Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.  |
| <dm></dm> | Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field. |

VNMLA Page 944

# Operation

```
enumeration VFPNegMul {VFPNegMul_VNMLA, VFPNegMul_VNMLS, VFPNegMul_VNMUL};
if ConditionPassed() then
                 EncodingSpecificOperations(); CheckVFPEnabled(TRUE);
                 case esize of
                                  when 16
                                                     product16 = \underline{FPMul}(\underline{S}[n]<15:0>, \underline{S}[m]<15:0>, FPSCR);
                                                     case vtype of
                                                                      when VFPNegMul_VNMLA \underline{S}[d] = \underline{Zeros}(16) : \underline{FPAdd}(\underline{FPNeg}(\underline{S}[d] < 15:0 >), \underline{FPNeg}(product 16), FPSCF(16) : \underline{FPAdd}(\underline{S}[d] < 15:0 >), \underline{FPNeg}(product 16), FPSCF(16) : \underline{FPAdd}(\underline{S}[d] < 15:0 >), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(pr
                                                                      when VFPNegMul_VNMLS \underline{S}[d] = \underline{Zeros}(16) : \underline{FPAdd}(\underline{FPNeg}(\underline{S}[d]<15:0>), product16, FPSCR); when VFPNegMul_VNMUL \underline{S}[d] = \underline{Zeros}(16) : \underline{FPNeg}(product16);
                                   when 32
                                                     product32 = \underline{FPMul}(\underline{S}[n], \underline{S}[m], FPSCR);
                                                     case vtype of
                                                                      when VFPNegMul VNMLA S[d] = FPAdd(FPNeg(S[d]), FPNeg(product32), FPSCR);
                                                                      when VFPNegMul VNMLS S[d] = FPAdd(FPNeg(S[d]), product32, FPSCR);
                                                                       when VFPNegMul_VNMUL \underline{S}[d] = \underline{FPNeg}(product32);
                                   when 64
                                                     product64 = \underline{FPMul}(\underline{D}[n], \underline{D}[m], FPSCR);
                                                     case vtype of
                                                                       when VFPNegMul_VNMLS \underline{D}[d] = \underline{FPAdd}(\underline{FPNeg}(\underline{D}[d]), product64, FPSCR);
                                                                      when VFPNegMul_VNMUL \underline{D}[d] = \underline{FPNeg}(product64);
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

VNMLA Page 945

#### **VNMLS**

Vector Negate Multiply Subtract multiplies together two floating-point register values, adds the negation of the floating-point value in the destination register to the product, and writes the result back to the destination register.

Depending on settings in the *CPACR*, *NSACR*, *HCPTR*, and *FPEXC* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8  | 7 | 6  | 5 | 4 | 3 | 2 | 1 | 0 |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|---|----|---|---|---|---|---|---|
|    | != 1 | 111 |    | 1  | 1  | 1  | 0  | 0  | О  | 0  | 1  |    | ٧  | 'n |    |    | V  | ′d |    | 1  | 0  | Siz | ze | Ν | 0  | М | 0 |   | V | m |   |
|    | CO   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |    |   | go |   |   |   |   |   |   |

# Half-precision scalar (size == 01) (Armv8.2)

```
VNMLS\{<c>\}\{<q>\}.F16 <Sd>, <Sn>, <Sm>
```

#### Single-precision scalar (size == 10)

```
VNMLS\{<c>\}\{<q>\}.F32 <Sd>, <Sn>, <Sm>
```

#### Double-precision scalar (size == 11)

```
VNMLS{<c>}{<q>}.F64 <Dd>, <Dn>, <Dm>

if FPSCR.Len != '000' || FPSCR.Stride != '00' then UNDEFINED;

if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;

if size == '01' && cond != '1110' then UNPREDICTABLE;

vtype = if op == '1' then VFPNegMul_VNMLA else VFPNegMul_VNMLS;

case size of

when '01' esize = 16; d = UInt(Vd:D); n = UInt(Vn:N); m = UInt(Vm:M);

when '10' esize = 32; d = UInt(Vd:D); n = UInt(Vn:N); m = UInt(Vm:M);

when '11' esize = 64; d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);
```

### **CONSTRAINED UNPREDICTABLE behavior**

If size == '01' && cond != '1110', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

#### **T1**

| _1 | 5 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8  | 7 | 6  | 5 | 4 | 3 | 2 | 1 | 0 |
|----|---|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|-----|----|---|----|---|---|---|---|---|---|
|    | 1 | 1  | 1  | 0  | 1  | 1  | 1 | 0 | 0 | D | 0 | 1 |   | V | 'n |   |    | V  | ď  |    | 1  | 0  | siz | :e | N | 0  | М | 0 |   | V | m |   |
|    |   |    |    |    |    |    |   |   |   |   |   |   |   |   |    |   |    |    |    |    |    |    |     |    |   | ор |   |   |   |   |   |   |

- |-

VNMLS Page 946

# Half-precision scalar (size == 01) (Armv8.2)

```
VNMLS{<c>}{<q>}.F16 <Sd>, <Sn>, <Sm>
```

# Single-precision scalar (size == 10)

```
VNMLS{<c>}{<q>}.F32 <Sd>, <Sn>, <Sm>
```

#### **Double-precision scalar (size == 11)**

```
VNMLS{<c>}{<q>}.F64 <Dd>, <Dn>, <Dm>

if FPSCR.Len != '000' || FPSCR.Stride != '00' then UNDEFINED;

if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;

if size == '01' && InITBlock() then UNPREDICTABLE;

vtype = if op == '1' then VFPNegMul_VNMLA else VFPNegMul_VNMLS;

case size of

when '01' esize = 16; d = UInt(Vd:D); n = UInt(Vn:N); m = UInt(Vm:M);

when '10' esize = 32; d = UInt(Vd:D); n = UInt(Vn:N); m = UInt(Vm:M);

when '11' esize = 64; d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);
```

# **CONSTRAINED UNPREDICTABLE behavior**

If size == '01' && InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

#### **Assembler Symbols**

| <c></c>   | See Standard assembler syntax fields.                                                  |
|-----------|----------------------------------------------------------------------------------------|
| <q></q>   | See Standard assembler syntax fields.                                                  |
| <sd></sd> | Is the 32-bit name of the SIMD&FP destination register, encoded in the "Vd:D" field.   |
| <sn></sn> | Is the 32-bit name of the first SIMD&FP source register, encoded in the "Vn:N" field.  |
| <sm></sm> | Is the 32-bit name of the second SIMD&FP source register, encoded in the "Vm:M" field. |
| <dd></dd> | Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.   |
| <dn></dn> | Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.  |
| <dm></dm> | Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field. |

VNMLS Page 947

# Operation

```
enumeration VFPNegMul {VFPNegMul_VNMLA, VFPNegMul_VNMLS, VFPNegMul_VNMUL};
if ConditionPassed() then
                EncodingSpecificOperations(); CheckVFPEnabled(TRUE);
                 case esize of
                                 when 16
                                                    product16 = \underline{FPMul}(\underline{S}[n]<15:0>, \underline{S}[m]<15:0>, FPSCR);
                                                     case vtype of
                                                                      when VFPNegMul_VNMLA \underline{S}[d] = \underline{Zeros}(16) : \underline{FPAdd}(\underline{FPNeg}(\underline{S}[d] < 15:0 >), \underline{FPNeg}(product 16), FPSCF(16) : \underline{FPAdd}(\underline{S}[d] < 15:0 >), \underline{FPNeg}(product 16), FPSCF(16) : \underline{FPAdd}(\underline{S}[d] < 15:0 >), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(pr
                                                                      when VFPNegMul_VNMLS \underline{S}[d] = \underline{Zeros}(16) : \underline{FPAdd}(\underline{FPNeg}(\underline{S}[d]<15:0>), product16, FPSCR); when VFPNegMul_VNMUL \underline{S}[d] = \underline{Zeros}(16) : \underline{FPNeg}(product16);
                                   when 32
                                                     product32 = \underline{FPMul}(\underline{S}[n], \underline{S}[m], FPSCR);
                                                     case vtype of
                                                                     when VFPNegMul VNMLA S[d] = FPAdd(FPNeg(S[d]), FPNeg(product32), FPSCR);
                                                                      when VFPNegMul VNMLS S[d] = FPAdd(FPNeg(S[d]), product32, FPSCR);
                                                                      when VFPNegMul_VNMUL \underline{S}[d] = \underline{FPNeg}(product32);
                                   when 64
                                                     product64 = \underline{FPMul}(\underline{D}[n], \underline{D}[m], FPSCR);
                                                     case vtype of
                                                                      when VFPNegMul_VNMLS \underline{D}[d] = \underline{FPAdd}(\underline{FPNeg}(\underline{D}[d]), product64, FPSCR);
                                                                      when VFPNegMul_VNMUL \underline{D}[d] = \underline{FPNeg}(product64);
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

VNMLS Page 948

# **VNMUL**

Vector Negate Multiply multiplies together two floating-point register values, and writes the negation of the result to the destination register. Depending on settings in the *CPACR*, *NSACR*, *HCPTR*, and *FPEXC* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

|   | 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|---|---|---|---|---|---|---|---|
|   |    | != 1 | 111 |    | 1  | 1  | 1  | 0  | 0  | О  | 1  | 0  |    | ٧  | 'n |    |    | ٧  | ′d |    | 1  | 0  | Siz | ze | Ν | 1 | М | 0 |   | V | n |   |
| Ī |    | СО   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |    |   |   |   |   |   |   |   |   |

# Half-precision scalar (size == 01) (Armv8.2)

```
VNMUL{<c>}{<q>}.F16 {<Sd>,} <Sn>, <Sm>
```

#### Single-precision scalar (size == 10)

```
VNMUL{<c>}{<q>}.F32 {<sd>,} <sn>, <sm>
```

# Double-precision scalar (size == 11)

```
VNMUL{<c>}{<q>}.F64 {<Dd>,} <Dn>, <Dm>

if FPSCR.Len != '000' || FPSCR.Stride != '00' then UNDEFINED;

if size == '01' && !HaveFP16Ext() then UNDEFINED;

if size == '01' && cond != '1110' then UNPREDICTABLE;

vtype = VFPNegMul_VNMUL;

case size of
   when '01' esize = 16; d = UInt(Vd:D); n = UInt(Vn:N); m = UInt(Vm:M);
   when '10' esize = 32; d = UInt(Vd:D); n = UInt(Vn:N); m = UInt(Vm:M);

when '11' esize = 64; d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);
```

# **CONSTRAINED UNPREDICTABLE behavior**

If size == '01' && cond != '1110', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

#### T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8  | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|-----|----|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 0  | 1  | 1  | 1 | 0 | 0 | D | 1 | 0 |   | V | 'n |   |    | ٧  | 'd |    | 1  | 0  | Siz | ze | N | 1 | М | 0 |   | Vı | m |   |

VNMUL Page 949

# Half-precision scalar (size == 01) (Armv8.2)

```
VNMUL{<c>}{<q>}.F16 {<Sd>,} <Sn>, <Sm>
```

# Single-precision scalar (size == 10)

```
VNMUL{<c>}{<q>}.F32 {<Sd>,} <Sn>, <Sm>
```

# Double-precision scalar (size == 11)

```
VNMUL{<c>}{<q>}.F64 {<Dd>,} <Dn>, <Dm>

if FPSCR.Len != '000' || FPSCR.Stride != '00' then UNDEFINED;
if size == '01' && !HaveFP16Ext() then UNDEFINED;
if size == '01' && InITBlock() then UNPREDICTABLE;
vtype = VFPNegMul_VNMUL;
case size of
   when '01' esize = 16; d = UInt(Vd:D); n = UInt(Vn:N); m = UInt(Vm:M);
   when '10' esize = 32; d = UInt(Vd:D); n = UInt(Vn:N); m = UInt(Vm:M);
   when '11' esize = 64; d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);
```

# **CONSTRAINED UNPREDICTABLE behavior**

If size == '01' && InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

# **Assembler Symbols**

| <c></c>   | See Standard assembler syntax fields.                                                  |
|-----------|----------------------------------------------------------------------------------------|
| <q></q>   | See Standard assembler syntax fields.                                                  |
| <sd></sd> | Is the 32-bit name of the SIMD&FP destination register, encoded in the "Vd:D" field.   |
| <sn></sn> | Is the 32-bit name of the first SIMD&FP source register, encoded in the "Vn:N" field.  |
| <sm></sm> | Is the 32-bit name of the second SIMD&FP source register, encoded in the "Vm:M" field. |
| <dd></dd> | Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.   |
| <dn></dn> | Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.  |
| <dm></dm> | Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field. |

VNMUL Page 950

# Operation

```
enumeration VFPNegMul {VFPNegMul_VNMLA, VFPNegMul_VNMLS, VFPNegMul_VNMUL};
if ConditionPassed() then
                 EncodingSpecificOperations(); CheckVFPEnabled(TRUE);
                 case esize of
                                  when 16
                                                     product16 = \underline{FPMul}(\underline{S}[n]<15:0>, \underline{S}[m]<15:0>, FPSCR);
                                                     case vtype of
                                                                      when VFPNegMul_VNMLA \underline{S}[d] = \underline{Zeros}(16) : \underline{FPAdd}(\underline{FPNeg}(\underline{S}[d] < 15:0 >), \underline{FPNeg}(product 16), FPSCF(16) : \underline{FPAdd}(\underline{S}[d] < 15:0 >), \underline{FPNeg}(product 16), FPSCF(16) : \underline{FPAdd}(\underline{S}[d] < 15:0 >), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(product 16), \underline{FPNeg}(pr
                                                                      when VFPNegMul_VNMLS \underline{S}[d] = \underline{Zeros}(16) : \underline{FPAdd}(\underline{FPNeg}(\underline{S}[d]<15:0>), product16, FPSCR); when VFPNegMul_VNMUL \underline{S}[d] = \underline{Zeros}(16) : \underline{FPNeg}(product16);
                                   when 32
                                                     product32 = \underline{FPMul}(\underline{S}[n], \underline{S}[m], FPSCR);
                                                     case vtype of
                                                                      when VFPNegMul VNMLA S[d] = FPAdd(FPNeg(S[d]), FPNeg(product32), FPSCR);
                                                                      when VFPNegMul VNMLS S[d] = FPAdd(FPNeg(S[d]), product32, FPSCR);
                                                                       when VFPNegMul_VNMUL \underline{S}[d] = \underline{FPNeg}(product32);
                                   when 64
                                                     product64 = \underline{FPMul}(\underline{D}[n], \underline{D}[m], FPSCR);
                                                     case vtype of
                                                                       when VFPNegMul_VNMLS \underline{D}[d] = \underline{FPAdd}(\underline{FPNeg}(\underline{D}[d]), product64, FPSCR);
                                                                      when VFPNegMul_VNMUL \underline{D}[d] = \underline{FPNeg}(product64);
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

VNMUL Page 951

# **VORN** (register)

Vector bitwise OR NOT (register) performs a bitwise OR NOT operation between two registers, and places the result in the destination register. The operand and result registers can be quadword or doubleword. They must all be the same size.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

|   | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0      |
|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|--------|
| Γ | 1  | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | D  | 1  | 1  |    | ٧  | 'n |    |    | ٧  | ′d |    | 0  | 0  | 0 | 1 | Z | Q | М | 1 |   | V | m | $\Box$ |

# 64-bit SIMD vector (Q == 0)

```
VORN{<c>}{<q>}{.<dt>} {<Dd>,} <Dn>, <Dm>
```

#### 128-bit SIMD vector (Q == 1)

```
VORN{<c>}{<q>}{.<dt>} {<Qd>,} <Qn>, <Qm>
if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;
d = <u>UInt</u>(D:Vd); n = <u>UInt</u>(N:Vn); m = <u>UInt</u>(M:Vm); regs = if Q == '0' then 1 else 2;
```

#### T1

| _15 | 14 | - 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0_ |
|-----|----|------|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|----|
| 1   | 1  | 1    | 0  | 1  | 1  | 1 | 1 | 0 | D | 1 | 1 |   | V | 'n |   |    | ٧  | ′d |    | 0  | 0  | 0 | 1 | N | Q | М | 1 |   | V | m |    |

# 64-bit SIMD vector (Q == 0)

```
VORN{<c>}{<q>}{.<dt>} {<Dd>,} <Dn>, <Dm>
```

# 128-bit SIMD vector (Q == 1)

```
VORN{<c>}{<q>}{.<dt>} {<Qd>,} <Qn>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

# **Assembler Symbols**

| <c></c>   | For encoding A1: see <i>Standard assembler syntax fields</i> . This encoding must be unconditional.    |
|-----------|--------------------------------------------------------------------------------------------------------|
|           | For encoding T1: see Standard assembler syntax fields.                                                 |
| <q></q>   | See Standard assembler syntax fields.                                                                  |
| <dt></dt> | An optional data type. It is ignored by assemblers, and does not affect the encoding.                  |
| <qd></qd> | Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <qd>*2.</qd>   |
| <qn></qn> | Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <qn>*2.</qn>  |
| <qm></qm> | Is the 128-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field as <qm>*2.</qm> |
| <dd></dd> | Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.                   |
| <dn></dn> | Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.                  |
| <dm></dm> | Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.                 |

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations(); CheckAdvSIMDEnabled();
    for r = 0 to regs-1
        D[d+r] = D[n+r] OR NOT(D[m+r]);
```

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - $\circ$   $\;$  The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# VORR (immediate)

Vector Bitwise OR (immediate) performs a bitwise OR between a register value and an immediate value, and returns the result into the destination vector.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

This instruction is used by the pseudo-instruction **VORN** (immediate).

It has encodings from the following instruction sets: A32 ( $\underline{A1}$  and  $\underline{A2}$ ) and T32 ( $\underline{T1}$  and  $\underline{T2}$ ).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8 | 7 | 6 | 5 | 4 | 3 | 2   | 1  | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|---|---|---|---|---|---|-----|----|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | i  | 1  | D  | 0  | 0  | 0  | İI | mm | 3  |    | ٧  | ′d |    | 0  | Х  | Х   | 1 | 0 | Q | 0 | 1 |   | imı | n4 |   |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | om | 240 |   |   |   |   |   |   |     |    |   |

# 64-bit SIMD vector (Q == 0)

```
VORR{<c>}{<q>}.I32 {<Dd>,} <Dd>, #<imm>
```

#### 128-bit SIMD vector (Q == 1)

```
VORR{<c>}{<q>}.I32 {<Qd>,} <Qd>, #<imm>

if cmode<0> == '0' || cmode<3:2> == '11' then SEE "VMOV (immediate)";
if Q == '1' && Vd<0> == '1' then UNDEFINED;
imm64 = AdvSIMDExpandImm('0', cmode, i:imm3:imm4);
d = UInt(D:Vd); regs = if Q == '0' then 1 else 2;
```

# **A2**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17  | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8 | 7 | 6 | 5 | 4 | 3 | 2   | 1  | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|-----|---|---|---|---|---|---|-----|----|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | i  | 1  | D  | 0  | 0  | 0  | i  | mm; | 3  |    | ٧  | ′d |    | 1  | 0  | Χ   | 1 | 0 | Q | 0 | 1 |   | imı | m4 |   |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |    |    |    |    |    |    |    | 1 - |   |   |   |   |   |   |     |    |   |

cmode

#### 64-bit SIMD vector (Q == 0)

```
VORR{<c>}{<q>}.I16 {<Dd>,} <Dd>, #<imm>
```

# 128-bit SIMD vector (Q == 1)

```
VORR{<c>}{<q>}.I16 {<Qd>,} <Qd>, #<imm>

if cmode<0> == '0' || cmode<3:2> == '11' then SEE "VMOV (immediate)";
if Q == '1' && Vd<0> == '1' then UNDEFINED;
imm64 = AdvSIMDExpandImm('0', cmode, i:imm3:imm4);
d = UInt(D:Vd); regs = if Q == '0' then 1 else 2;
```

### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1   | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2   | 1  | 0_ |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|-----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|-----|----|----|
| 1  | 1  | 1  | i  | 1  | 1  | 1 | 1 | 1 | D | 0 | 0 | 0 | i | mm: | 3 |    | ٧  | ′d |    | 0  | Χ  | Χ | 1 | 0 | Q | 0 | 1 |   | imı | n4 |    |

cmode

#### 64-bit SIMD vector (Q == 0)

```
VORR{<c>}{<q>}.I32 {<Dd>,} <Dd>, #<imm>
```

# 128-bit SIMD vector (Q == 1)

```
VORR{<c>}{<q>}.I32 {<Qd>,} <Qd>, #<imm>

if cmode<0> == '0' || cmode<3:2> == '11' then SEE "VMOV (immediate)";

if Q == '1' && Vd<0> == '1' then UNDEFINED;

imm64 = AdvSIMDExpandImm('0', cmode, i:imm3:imm4);

d = UInt(D:Vd); regs = if Q == '0' then 1 else 2;
```

#### **T2**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1   | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1  | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|-----|---|----|----|----|----|----|----|-----|---|---|---|---|---|---|----|----|---|
| 1  | 1  | 1  | i  | 1  | 1  | 1 | 1 | 1 | D | 0 | 0 | 0 | i | mm: | 3 | Vd |    |    |    | 1  | 0  | Χ   | 1 | 0 | Q | 0 | 1 |   | im | m4 |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   |   |     |   |    |    |    |    |    | cm | ode |   |   |   |   |   |   |    |    |   |

# 64-bit SIMD vector (Q == 0)

```
VORR{<c>}{<q>}.I16 {<Dd>,} <Dd>, #<imm>
```

#### 128-bit SIMD vector (Q == 1)

```
VORR{<c>}{<q>}.I16 {<Qd>,} <Qd>, #<imm>

if cmode<0> == '0' || cmode<3:2> == '11' then SEE "VMOV (immediate)";

if Q == '1' && Vd<0> == '1' then UNDEFINED;

imm64 = AdvSIMDExpandImm('0', cmode, i:imm3:imm4);

d = UInt(D:Vd); regs = if Q == '0' then 1 else 2;
```

#### **Assembler Symbols**

<c> For encoding A1 and A2: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1 and T2: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

<imm> Is a constant of the specified type that is replicated to fill the destination register. For details of the range of constants available and the encoding of <imm>, see Modified immediate constants in T32 and A32 Advanced SIMD instructions.

The 18, 164, and F32 data types are permitted as pseudo-instructions, if the immediate can be represented by this instruction, and are encoded using a permitted encoding of the 116 or 132 data type.

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations(); CheckAdvSIMDEnabled();
    for r = 0 to regs-1
        D[d+r] = D[d+r] OR imm64;
```

# Operational information

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.

 $\circ~$  The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5 ; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# **VORR** (register)

Vector bitwise OR (register) performs a bitwise OR operation between two registers, and places the result in the destination register. The operand and result registers can be quadword or doubleword. They must all be the same size.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

This instruction is used by the alias VMOV (register, SIMD).

This instruction is used by the pseudo-instructions <u>VRSHR (zero)</u>, and <u>VSHR (zero)</u>.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | D  | 1  | 0  |    | V  | 'n |    |    | V  | ⁄d |    | 0  | 0  | 0 | 1 | Ν | Q | М | 1 |   | V | m |   |

#### 64-bit SIMD vector (Q == 0)

```
VORR{<c>}{<q>}{.<dt>} {<Dd>,} <Dn>, <Dm>
```

#### 128-bit SIMD vector (Q == 1)

```
VORR{<c>}{<q>}{.<dt>} {<Qd>,} <Qn>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

## **T1**

| 1 | 5 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| Г | 1 | 1  | 1  | 0  | 1  | 1  | 1 | 1 | 0 | D | 1 | 0 |   | V | /n |   |    | V  | ′d |    | 0  | 0  | 0 | 1 | N | Q | М | 1 |   | V | m |   |

# 64-bit SIMD vector (Q == 0)

```
VORR{<c>}{<q>}{.<dt>} {<Dd>,} <Dn>, <Dm>
```

## 128-bit SIMD vector (Q == 1)

```
VORR{<c>}{<q>}{.<dt>} {<Qd>,} <Qn>, <Qm>
if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

# **Assembler Symbols**

| <c></c>   | For encoding A1: see <i>Standard assembler syntax fields</i> . This encoding must be unconditional.    |
|-----------|--------------------------------------------------------------------------------------------------------|
|           | For encoding T1: see Standard assembler syntax fields.                                                 |
| <q></q>   | See Standard assembler syntax fields.                                                                  |
| <dt></dt> | An optional data type. It is ignored by assemblers, and does not affect the encoding.                  |
| <qd></qd> | Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <qd>*2.</qd>   |
| <qn></qn> | Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <qn>*2.</qn>  |
| <qm></qm> | Is the 128-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field as <qm>*2.</qm> |
| <dd></dd> | Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field                    |

<Dn> Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.

<Dm>Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.

#### **Alias Conditions**

| Alias                 | Is preferred when |
|-----------------------|-------------------|
| VMOV (register, SIMD) | N:Vn == M:Vm      |
| VRSHR (zero)          | Never             |
| VSHR (zero)           | Never             |

# Operation

```
if ConditionPassed() then
     EncodingSpecificOperations(); CheckAdvSIMDEnabled();
     for r = 0 to regs-1
          \underline{D}[d+r] = \underline{D}[n+r] OR \underline{D}[m+r];
```

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers. The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

#### **VPADAL**

Vector Pairwise Add and Accumulate Long adds adjacent pairs of elements of a vector, and accumulates the results into the elements of the destination vector

The vectors can be doubleword or quadword. The operand elements can be 8-bit, 16-bit, or 32-bit integers. The result elements are twice the length of the operand elements.

The following figure shows an example of the operation of VPADAL doubleword operation for data type S16.



Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6 | 5 | 4 | 3 | 2  | 1 | 0_ |
|----|----|----|----|----|----|----|----|----|----|----|----|-------|----|----|----|----|----|----|----|----|---|---|----|---|---|---|---|----|---|----|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 1  | D  | 1  | 1  | size  | 0  | 0  |    | V  | d  |    | 0  | 1  | 1 | 0 | ор | Q | М | 0 |   | Vı | m |    |

# 64-bit SIMD vector (Q == 0)

```
VPADAL\{<c>\}\{<q>\}.<dt> <Dd>, <Dm>
```

#### 128-bit SIMD vector (Q == 1)

```
VPADAL{<c>}{<q>}.<dt> <Qd>, <Qm>

if size == '11' then UNDEFINED;
if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;
unsigned = (op == '1');
esize = 8 << UInt(size); elements = 64 DIV esize;
d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;</pre>
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 2  | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|------|---|---|----|----|----|----|----|----|---|---|----|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 1 | D | 1 | 1 | size | 0 | 0 |    | V  | 'd |    | 0  | 1  | 1 | 0 | ор | Q | М | 0 |   | V | m |   |

#### 64-bit SIMD vector (Q == 0)

# 128-bit SIMD vector (Q == 1)

```
VPADAL{<c>}{<q>}.<dt> <Qd>, <Qm>
if size == '11' then UNDEFINED;
if Q == '1' && (Vd<0> == '1' | | Vm<0> == '1') then UNDEFINED;
unsigned = (op == '1');
esize = 8 << <u>UInt</u>(size); elements = 64 DIV esize;
d = <u>UInt</u>(D:Vd); m = <u>UInt</u>(M:Vm); regs = if Q == '0' then 1 else 2;
```

VPADAL Page 959

# **Assembler Symbols**

<c> For encoding A1: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<dt> Is the data type for the elements of the vectors, encoded in "op:size":

| op | size | <dt></dt> |
|----|------|-----------|
| 0  | 00   | S8        |
| 0  | 01   | S16       |
| 0  | 10   | S32       |
| 0  | 11   | RESERVED  |
| 1  | 00   | U8        |
| 1  | 01   | U16       |
| 1  | 10   | U32       |
| 1  | 11   | RESERVED  |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Qm> Is the 128-bit name of the SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

<Dm> Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations(); CheckAdvSIMDEnabled();
    h = elements DIV 2;

for r = 0 to regs-1
    for e = 0 to h-1
        op1 = Elem[D[m+r], 2*e, esize]; op2 = Elem[D[m+r], 2*e+1, esize];
    result = Int(op1, unsigned) + Int(op2, unsigned);
    Elem[D[d+r], e, 2*esize] = Elem[D[d+r], e, 2*esize] + result;
```

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

VPADAL Page 960

# **VPADD** (floating-point)

Vector Pairwise Add (floating-point) adds adjacent pairs of elements of two vectors, and places the results in the destination vector.

The operands and result are doubleword vectors.

The operand and result elements are floating-point numbers.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 |   |    |   |   |   |   |   |   |   |   |    |   | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|----|---|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 0  | D  | 0  | sz |    | ٧  | 'n |    |    | ٧ | 'd | 1 | 1 | 0 | 1 | Z | Q | М | 0 | Vı | n |   |

#### **A1**

```
VPADD{<c>}{<q>}.<dt> {<Dd>, }<Dn>, <Dm>

if Q == '1' then UNDEFINED;
if sz == '1' && !HaveFP16Ext() then UNDEFINED;
case sz of
    when '0' esize = 32; elements = 2;
    when '1' esize = 16; elements = 4;
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0_ |
|----|----|----|----|----|----|---|---|---|---|---|----|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|----|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 0 | D | 0 | SZ |   | ٧ | 'n |   |    | V  | ď  |    | 1  | 1  | 0 | 1 | Ν | Q | М | 0 |   | ٧١ | n |    |

# T1

```
VPADD{<c>}{<q>}.<dt> {<Dd>, }<Dm>

if Q == '1' then UNDEFINED;
if sz == '1' && !HaveFP16Ext() then UNDEFINED;
if sz == '1' && InITBlock() then UNPREDICTABLE;
case sz of
   when '0' esize = 32; elements = 2;
   when '1' esize = 16; elements = 4;
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);
```

# **CONSTRAINED UNPREDICTABLE behavior**

If sz == '1' && InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

# **Assembler Symbols**

<c> For encoding A1: see Standard assembler syntax fields. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

- <q> See Standard assembler syntax fields.
- <dt> Is the data type for the elements of the vectors, encoded in "sz":

| SZ | <dt></dt> |
|----|-----------|
| 0  | F32       |
| 1  | F16       |

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

<Dn> Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.

<Dm> Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.

# Operation

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# **VPADD** (integer)

Vector Pairwise Add (integer) adds adjacent pairs of elements of two vectors, and places the results in the destination vector.

The operands and result are doubleword vectors.

The operand and result elements must all be the same type, and can be 8-bit, 16-bit, or 32-bit integers. There is no distinction between signed and unsigned integers.

The following figure shows an example of the operation of VPADD doubleword operation for data type I16.



Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| _3 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21  | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0_ |
|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|----|
| Γ  | 1  | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | D  | Siz | ze |    | ٧  | 'n |    |    | ٧  | 'd |    | 1  | 0  | 1 | 1 | N | Q | М | 1 |   | Vı | m |    |

#### Α1

```
VPADD{<c>}{<q>}.<dt> {<Dd>, }<Dn>, <Dm>

if size == '11' || Q == '1' then UNDEFINED;
esize = 8 << UInt(size); elements = 64 DIV esize;
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);</pre>
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5   | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0_ |
|----|----|----|----|----|----|---|---|---|---|-----|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|----|
| 1  | 1  | 1  | 0  | 1  | 1  | 1 | 1 | 0 | D | siz | e |   | ٧ | n' |   |    | ٧  | 'd |    | 1  | 0  | 1 | 1 | N | Q | М | 1 |   | Vı | m |    |

# **T1**

```
VPADD{<c>}{<q>}.<dt> {<Dd>, }<Dn>, <Dm>

if size == '11' || Q == '1' then UNDEFINED;
esize = 8 << UInt(size); elements = 64 DIV esize;
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);</pre>
```

# **Assembler Symbols**

<c> For encoding A1: see Standard assembler syntax fields. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<dt> Is the data type for the elements of the vectors, encoded in "size":

| size | <dt></dt> |
|------|-----------|
| 00   | I8        |
| 01   | I16       |
| 10   | I32       |

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

<Dn> Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.

<Dm> Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations(); CheckAdvSIMDEnabled();
bits(64) dest;
h = elements DIV 2;

for e = 0 to h-1
    Elem[dest,e,esize] = Elem[D[n],2*e,esize] + Elem[D[n],2*e+1,esize];
    Elem[dest,e+h,esize] = Elem[D[m],2*e,esize] + Elem[D[m],2*e+1,esize];

D[d] = dest;
```

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - $\circ~$  The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright \ @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

#### **VPADDL**

Vector Pairwise Add Long adds adjacent pairs of elements of two vectors, and places the results in the destination vector.

The vectors can be doubleword or quadword. The operand elements can be 8-bit, 16-bit, or 32-bit integers. The result elements are twice the length of the operand elements.

The following figure shows an example of the operation of VPADDL doubleword operation for data type S16.



Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|-------|----|----|----|----|----|----|----|----|---|---|----|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 1  | ם  | 1  | 1  | size  | 0  | 0  |    | V  | d  |    | 0  | 0  | 1 | 0 | ор | Q | М | 0 |   | Vı | n |   |

#### 64-bit SIMD vector (Q == 0)

```
VPADDL{<c>}{<q>}.<dt> <Dd>, <Dm>
```

## 128-bit SIMD vector (Q == 1)

```
VPADDL{<c>}{<q>}.<dt> <Qd>, <Qm>

if size == '11' then UNDEFINED;

if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;

unsigned = (op == '1');

esize = 8 << <u>UInt(size)</u>; elements = 64 DIV esize;

d = <u>UInt(D:Vd)</u>; m = <u>UInt(M:Vm)</u>; regs = if Q == '0' then 1 else 2;
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3   | 2  | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6 | 5 | 4 | 3 | 2  | 1 | 0      |  |
|----|----|----|----|----|----|---|---|---|---|---|---|-----|----|---|---|----|----|----|----|----|----|---|---|----|---|---|---|---|----|---|--------|--|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 1 | D | 1 | 1 | siz | ze | 0 | 0 |    | V  | d  |    | 0  | 0  | 1 | 0 | oр | О | М | 0 |   | Vı | n | $\Box$ |  |

#### 64-bit SIMD vector (Q == 0)

```
VPADDL{<c>}{<q>}.<dt> <Dd>, <Dm>
```

# 128-bit SIMD vector (Q == 1)

```
VPADDL{<c>}{<q>}.<dt> <Qd>, <Qm>
if size == '11' then UNDEFINED;
if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;
unsigned = (op == '1');
esize = 8 << <u>UInt</u>(size); elements = 64 DIV esize;
d = <u>UInt</u>(D:Vd); m = <u>UInt</u>(M:Vm); regs = if Q == '0' then 1 else 2;
```

VPADDL Page 965

# **Assembler Symbols**

<c> For encoding A1: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<dt> Is the data type for the elements of the vectors, encoded in "op:size":

| op | size | <dt></dt> |
|----|------|-----------|
| 0  | 00   | S8        |
| 0  | 01   | S16       |
| 0  | 10   | S32       |
| 0  | 11   | RESERVED  |
| 1  | 00   | U8        |
| 1  | 01   | U16       |
| 1  | 10   | U32       |
| 1  | 11   | RESERVED  |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Qm> Is the 128-bit name of the SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

<Dm> Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations(); CheckAdvSIMDEnabled();
    h = elements DIV 2;

for r = 0 to regs-1
    for e = 0 to h-1
        op1 = Elem[D[m+r], 2*e, esize]; op2 = Elem[D[m+r], 2*e+1, esize];
    result = Int(op1, unsigned) + Int(op2, unsigned);
    Elem[D[d+r], e, 2*esize] = result<2*esize-1:0>;
```

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

VPADDL Page 966

# **VPMAX** (floating-point)

Vector Pairwise Maximum compares adjacent pairs of elements in two doubleword vectors, and copies the larger of each pair into the corresponding element in the destination doubleword vector.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 0  | D  | 0  | sz |    | V  | 'n |    |    | ٧  | ′d |    | 1  | 1  | 1 | 1 | N | 0 | М | 0 |   | ٧ | m |   |
|    |    |    |    |    |    |    |    |    |    | οn |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

#### Α1

```
VPMAX{<c>}{<q>}.<dt> {<Dd>, }<Dm>

if sz == '1' && !HaveFP16Ext() then UNDEFINED;
maximum = (op == '0');
case sz of
   when '0' esize = 32; elements = 2;
   when '1' esize = 16; elements = 4;
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5  | 4  | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|----|----|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 0 | D | 0  | SZ |   | ٧ | 'n |   |    | V  | 'd |    | 1  | 1  | 1 | 1 | N | 0 | М | 0 |   | Vı | n |   |
|    |    |    |    |    |    |   |   |   |   | οn |    |   |   |    |   |    |    |    |    |    |    |   |   |   |   |   |   |   |    |   |   |

T1

```
VPMAX{<c>}{<q>}.<dt> {<Dd>, }<Dm>

if sz == '1' && !HaveFP16Ext() then UNDEFINED;
if sz == '1' && <u>InITBlock()</u> then UNPREDICTABLE;
maximum = (op == '0');
case sz of
    when '0' esize = 32; elements = 2;
    when '1' esize = 16; elements = 4;
d = <u>UInt(D:Vd);</u> n = <u>UInt(N:Vn);</u> m = <u>UInt(M:Vm);</u>
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If sz == '1' && InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

# **Assembler Symbols**

- <c> For encoding A1: see Standard assembler syntax fields. This encoding must be unconditional.
  - For encoding T1: see Standard assembler syntax fields.
- <q> See Standard assembler syntax fields.
- <dt> Is the data type for the elements of the vectors, encoded in "sz":

| SZ | <dt></dt> |
|----|-----------|
| 0  | F32       |
| 1  | F16       |

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

<Dn> Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.

<Dm> Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.

#### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations(); CheckAdvSIMDEnabled();
bits(64) dest;
h = elements DIV 2;

for e = 0 to h-1
    op1 = Elem[D[n], 2*e, esize]; op2 = Elem[D[n], 2*e+1, esize];
    Elem[dest, e, esize] = if maximum then FPMax(op1, op2, StandardFPSCRValue()) else FPMin(op1, op2, StandardFPSCRValue()) else FPMin(op1, op2, StandardFPSCRValue()) else FPMin(op1, op2, StandardFPSCRValue()) else FPMin(op1, op2, StandardFPSCRValue()) else FPMin(op1, op2, StandardFPSCRValue()) else FPMin(op1, op2, StandardFPSCRValue()) else FPMin(op1, op2, StandardFPSCRValue())
```

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# **VPMAX** (integer)

Vector Pairwise Maximum compares adjacent pairs of elements in two doubleword vectors, and copies the larger of each pair into the corresponding element in the destination doubleword vector.

The following figure shows an example of the operation of VPMAX doubleword operation for data type S16 or U16.



Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

## **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21  | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|----|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | U  | 0  | D  | Siz | ze |    | V  | 'n |    |    | V  | ′d |    | 1  | 0  | 1 | 0 | Ν | 0 | М | 0  |   | V | m |   |
|    |    |    |    |    |    |    |    |    |    |     |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   | go |   |   |   |   |

#### Α1

```
VPMAX{<c>}{<q>}.<dt> {<Dd>, }<Dm>

if size == '11' then UNDEFINED;
maximum = (op == '0'); unsigned = (U == '1');
esize = 8 << UInt(size); elements = 64 DIV esize;
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);</pre>
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5   | 4  | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|-----|----|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|----|---|---|---|---|
| 1  | 1  | 1  | J  | 1  | 1  | 1 | 1 | 0 | D | Siz | ze |   | ٧ | 'n |   |    | ٧  | ′d |    | 1  | 0  | 1 | 0 | Ν | 0 | М | 0  |   | V | m |   |
| ·  |    |    |    |    |    |   |   |   |   |     |    |   |   |    |   |    |    |    |    |    |    |   |   |   |   |   | ор |   |   |   |   |

T1

```
VPMAX{<c>}{<q>}.<dt> {<Dd>, }<Dm>

if size == '11' then UNDEFINED;
maximum = (op == '0'); unsigned = (U == '1');
esize = 8 << UInt(size); elements = 64 DIV esize;
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);</pre>
```

# **Assembler Symbols**

<c> For encoding A1: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<dt> Is the data type for the elements of the operands, encoded in "U:size":

| U | size | <dt></dt> |
|---|------|-----------|
| 0 | 00   | S8        |
| 0 | 01   | S16       |
| 0 | 10   | S32       |
| 1 | 00   | U8        |
| 1 | 01   | U16       |
| 1 | 10   | U32       |

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

<Dn> Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.

<Dm> Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations(); CheckAdvSIMDEnabled();
bits(64) dest;
h = elements DIV 2;

for e = 0 to h-1
    op1 = Int(Elem[D[n], 2*e, esize], unsigned);
    op2 = Int(Elem[D[n], 2*e+1, esize], unsigned);
    result = if maximum then Max(op1, op2) else Min(op1, op2);
    Elem[dest, e, esize] = result<esize-1:0>;
    op1 = Int(Elem[D[m], 2*e, esize], unsigned);
    op2 = Int(Elem[D[m], 2*e, esize], unsigned);
    result = if maximum then Max(op1, op2) else Min(op1, op2);
    Elem[dest, e+h, esize] = result<esize-1:0>;

D[d] = dest;
```

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# **VPMIN** (floating-point)

Vector Pairwise Minimum compares adjacent pairs of elements in two doubleword vectors, and copies the smaller of each pair into the corresponding element in the destination doubleword vector.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (  $\underline{A1}$  ) and T32 (  $\underline{T1}$  ) .

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 0  | D  | 1  | sz |    | Vn |    | Vd |    |    | 1  | 1  | 1  | 1  | Ν | 0 | М | 0 |   | ٧ | m |   |   |   |
|    | On |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

#### **A1**

```
VPMIN{<c>}{<q>}.<dt> {<Dd>, }<Dn>, <Dm>

if sz == '1' && !HaveFP16Ext() then UNDEFINED;

maximum = (op == '0');

case sz of
   when '0' esize = 32; elements = 2;
   when '1' esize = 16; elements = 4;

d = UInt(D:Vd);  n = UInt(N:Vn);  m = UInt(M:Vm);
```

#### **T1**

|    | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3 | 2  | 1 | 0  | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|---|---|---|---|---|----|---|----|---|----|----|----|----|----|----|----|---|---|---|---|---|----|---|---|---|---|
|    | 1  | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 0 | D | 1 | SZ |   | Vn |   | Vd |    |    | 1  | 1  | 1  | 1  | N | 0 | М | 0 |   | Vı | n |   |   |   |
| on |    |    |    |    |    |    |   |   |   |   |   |    |   |    |   |    |    |    |    |    |    |    |   |   |   |   |   |    |   |   |   |   |

T1

```
VPMIN{<c>>}{<q>}.<dt> {<Dd>, }<Dm>

if sz == '1' && !HaveFP16Ext() then UNDEFINED;
if sz == '1' && <u>InITBlock()</u> then UNPREDICTABLE;
maximum = (op == '0');
case sz of
   when '0' esize = 32; elements = 2;
   when '1' esize = 16; elements = 4;
d = <u>UInt(D:Vd);</u> n = <u>UInt(N:Vn);</u> m = <u>UInt(M:Vm);</u>
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If sz == '1' && InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

# **Assembler Symbols**

- <c> For encoding A1: see Standard assembler syntax fields. This encoding must be unconditional.
  - For encoding T1: see Standard assembler syntax fields.
- <q> See Standard assembler syntax fields.
- <dt> Is the data type for the elements of the vectors, encoded in "sz":

| SZ | <dt></dt> |
|----|-----------|
| 0  | F32       |
| 1  | F16       |

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

<Dn> Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.

<Dm> Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations(); CheckAdvSIMDEnabled();
bits(64) dest;
h = elements DIV 2;

for e = 0 to h-1
    op1 = Elem[D[n], 2*e, esize]; op2 = Elem[D[n], 2*e+1, esize];
    Elem[dest, e, esize] = if maximum then FPMax(op1, op2, StandardFPSCRValue()) else FPMin(op1, op2, StandardFPSCRValue()) else FPMin(op1, op2, StandardFPSCRValue()) else FPMin(op1, op2, StandardFPSCRValue()) else FPMin(op1, op2, StandardFPSCRValue()) else FPMin(op1, op2, StandardFPSCRValue()) else FPMin(op1, op2, StandardFPSCRValue()) else FPMin(op1, op2, StandardFPSCRValue())
```

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# **VPMIN** (integer)

Vector Pairwise Minimum compares adjacent pairs of elements in two doubleword vectors, and copies the smaller of each pair into the corresponding element in the destination doubleword vector.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

### **A1**

| 3 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21  | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3 | 2 | 1 | 0 |
|---|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|----|---|---|---|---|
|   | 1  | 1  | 1  | 1  | 0  | 0  | 1  | J  | 0  | D  | siz | ze |    | V  | 'n |    |    | ٧  | ⁄d |    | 1  | 0  | 1 | 0 | Z | 0 | М | 1  |   | V | m |   |
|   |    |    |    |    |    |    |    |    |    |    |     |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   | οn |   |   |   |   |

### Α1

```
VPMIN{<c>}{<q>}.<dt> {<Dd>, }<Dn>, <Dm>

if size == '11' then UNDEFINED;
maximum = (op == '0'); unsigned = (U == '1');
esize = 8 << <u>UInt</u>(size); elements = 64 DIV esize;
d = <u>UInt</u>(D:Vd); n = <u>UInt</u>(N:Vn); m = <u>UInt</u>(M:Vm);
```

### T1

| _15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5   | 4  | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3 | 2 | 1 | 0_ |
|-----|----|----|----|----|----|---|---|---|---|-----|----|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|----|---|---|---|----|
| 1   | 1  | 1  | U  | 1  | 1  | 1 | 1 | 0 | D | Siz | ze |   | ٧ | 'n |   |    | ٧  | ′d |    | 1  | 0  | 1 | 0 | N | 0 | М | 1  |   | V | m |    |
|     |    |    |    |    |    |   |   |   |   |     |    |   |   |    |   |    |    |    |    |    |    |   |   |   |   |   | ΩŊ |   |   |   |    |

### T1

```
VPMIN{<c>}{<q>}.<dt> {<Dd>, }<Dm>

if size == '11' then UNDEFINED;

maximum = (op == '0'); unsigned = (U == '1');
esize = 8 << UInt(size); elements = 64 DIV esize;
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);</pre>
```

# **Assembler Symbols**

<c> For encoding A1: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<dt> Is the data type for the elements of the operands, encoded in "U:size":

| U | size | <dt></dt> |
|---|------|-----------|
| 0 | 00   | S8        |
| 0 | 01   | S16       |
| 0 | 10   | S32       |
| 1 | 00   | U8        |
| 1 | 01   | U16       |
| 1 | 10   | U32       |

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

<Dn> Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.

<Dm> Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();    CheckAdvSIMDEnabled();
    bits(64) dest;
    h = elements DIV 2;

for e = 0 to h-1
        op1 = Int(Elem[D[n], 2*e, esize], unsigned);
        op2 = Int(Elem[D[n], 2*e+1, esize], unsigned);
        result = if maximum then Max(op1, op2) else Min(op1, op2);
        Elem[dest, e, esize] = result<esize-1:0>;
        op1 = Int(Elem[D[m], 2*e, esize], unsigned);
        op2 = Int(Elem[D[m], 2*e, esize], unsigned);
        result = if maximum then Max(op1, op2) else Min(op1, op2);
        Elem[dest, e+h, esize] = result<esize-1:0>;

D[d] = dest;
```

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

# **VQABS**

Vector Saturating Absolute takes the absolute value of each element in a vector, and places the results in the destination vector.

If any of the results overflow, they are saturated. The cumulative saturation bit, *FPSCR*.QC, is set if saturation occurs. For details see *Pseudocode details of saturation*.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

### **A1**

|   | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0_ |
|---|----|----|----|----|----|----|----|----|----|----|----|----|-------|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|----|
| Γ | 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 1  | D  | 1  | 1  | size  | 0  | 0  |    | V  | ′d |    | 0  | 1  | 1 | 1 | 0 | Ю | М | 0 |   | V | n |    |

### 64-bit SIMD vector (Q == 0)

```
VQABS{<c>}{<q>}.<dt> <Dd>, <Dm>
```

## 128-bit SIMD vector (Q == 1)

```
VQABS{<c>}{<q>}. <dt> <Qd>, <Qm>

if size == '11' then UNDEFINED;

if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;

esize = 8 << <u>UInt</u>(size); elements = 64 DIV esize;

d = <u>UInt</u>(D:Vd); m = <u>UInt</u>(M:Vm); regs = if Q == '0' then 1 else 2;
```

## T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 2  | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|------|---|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 1 | D | 1 | 1 | size | 0 | 0 |    | V  | ď  |    | 0  | 1  | 1 | 1 | 0 | Q | М | 0 |   | V | n |   |

## 64-bit SIMD vector (Q == 0)

```
VQABS{<c>}{<q>}.<dt> <Dd>, <Dm>
```

# 128-bit SIMD vector (Q == 1)

```
VQABS{<c>}{<q>}.<dt> <Qd>, <Qm>

if size == '11' then UNDEFINED;
if Q == '1' && (Vd<0> == '1' | Vm<0> == '1') then UNDEFINED;
esize = 8 << <u>UInt</u>(size); elements = 64 DIV esize;
d = <u>UInt</u>(D:Vd); m = <u>UInt</u>(M:Vm); regs = if Q == '0' then 1 else 2;
```

# **Assembler Symbols**

<c> For encoding A1: see Standard assembler syntax fields. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<dt> Is the data type for the elements of the vectors, encoded in "size":

| size | <dt></dt> |
|------|-----------|
| 0.0  | S8        |
| 01   | S16       |
| 10   | S32       |
| 11   | RESERVED  |

VQABS Page 975

```
<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>*2.
<Qm> Is the 128-bit name of the SIMD&FP source register, encoded in the "M:Vm" field as <Qm>*2.
<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.
<Dm> Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.
```

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();    CheckAdvSIMDEnabled();
    for r = 0 to regs-1
        for e = 0 to elements-1
            result = Abs(SInt(Elem[D[m+r],e,esize]));
            (Elem[D[d+r],e,esize], sat) = SignedSatQ(result, esize);
        if sat then FPSCR.QC = '1';
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

VQABS Page 976

# **VQADD**

Vector Saturating Add adds the values of corresponding elements of two vectors, and places the results in the destination vector.

If any of the results overflow, they are saturated. The cumulative saturation bit, *FPSCR*.QC, is set if saturation occurs. For details see *Pseudocode details of saturation*.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 2 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|------|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | U  | 0  | D  | size | е  |    | ٧  | /n |    |    | V  | 'd |    | 0  | 0  | 0 | 0 | N | Q | М | 1 |   | Vı | n |   |

### 64-bit SIMD vector (Q == 0)

```
VQADD{<c>}{<q>}.<dt> {<Dd>,} <Dn>, <Dm>
```

### 128-bit SIMD vector (Q == 1)

```
VQADD{<c>}{<q>}.<dt> {<Qd>,} <Qn>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;
unsigned = (U == '1');
esize = 8 << <u>UInt</u>(size); elements = 64 DIV esize;
d = <u>UInt</u>(D:Vd); n = <u>UInt</u>(N:Vn); m = <u>UInt</u>(M:Vm); regs = if Q == '0' then 1 else 2;
```

### **T1**

|   | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5   | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|----|----|----|----|----|----|---|---|---|---|-----|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| ſ | 1  | 1  | 1  | U  | 1  | 1  | 1 | 1 | 0 | D | siz | e |   | ٧ | 'n |   |    | ٧  | ′d |    | 0  | 0  | 0 | 0 | N | Q | М | 1 |   | V | m |   |

## 64-bit SIMD vector (Q == 0)

```
VQADD{<c>}{<q>}.<dt> {<Dd>,} <Dn>, <Dm>
```

# 128-bit SIMD vector (Q == 1)

```
VQADD{<c>}{<q>}.<dt> {<Qd>,} <Qn>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;
unsigned = (U == '1');
esize = 8 << UInt(size); elements = 64 DIV esize;
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;</pre>
```

# **Assembler Symbols**

```
<c> For encoding A1: see Standard assembler syntax fields. This encoding must be unconditional.
```

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<dt> Is the data type for the elements of the vectors, encoded in "U:size":

VQADD Page 977

| size | <dt></dt>                        |
|------|----------------------------------|
| 00   | S8                               |
| 01   | S16                              |
| 10   | S32                              |
| 11   | S64                              |
| 00   | U8                               |
| 01   | U16                              |
| 10   | U32                              |
| 11   | U64                              |
|      | 00<br>01<br>10<br>11<br>00<br>01 |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.
<Qn> Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <Qn>\*2.
<Qm> Is the 128-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.
<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.
<Dn> Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.
<Dm> Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations(); CheckAdvSIMDEnabled();
    for r = 0 to regs-1
        for e = 0 to elements-1
        sum = Int(Elem[D[n+r],e,esize], unsigned) + Int(Elem[D[m+r],e,esize], unsigned);
        (Elem[D[d+r],e,esize], sat) = SatO(sum, esize, unsigned);
        if sat then FPSCR.QC = '1';
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

VQADD Page 978

## **VQDMLAL**

Vector Saturating Doubling Multiply Accumulate Long multiplies corresponding elements in two doubleword vectors, doubles the products, and accumulates the results into the elements of a quadword vector.

The second operand can be a scalar instead of a vector. For more information about scalars see Advanced SIMD scalars.

If any of the results overflow, they are saturated. The cumulative saturation bit, *FPSCR*.QC, is set if saturation occurs. For details see *Pseudocode details of saturation*.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1 and A2) and T32 (T1 and T2).

### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21  | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 1  | D  | ≝.  | 11 |    | V  | 'n |    |    | ٧  | ď  |    | 1  | 0  | 0  | 1 | Ν | 0 | М | 0 |   | V | m |   |
|    |    |    |    |    |    |    |    |    |    | Siz | ze |    |    |    |    |    |    |    |    |    |    | ор |   |   |   |   |   |   |   |   |   |

### **A1**

```
VQDMLAL{<c>}{<q>}.<dt> <Qd>, <Dn>, <Dm>

if size == '11' then SEE "Related encodings";
if size == '00' || Vd<0> == '1' then UNDEFINED;
add = (op == '0');
scalar_form = FALSE; d = <u>UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);</u>
esize = 8 << <u>UInt(size); elements = 64 DIV esize;</u>
```

# **A2**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21       | 20 | 19 | 18 | 17 | 16 | 15 | 14 1 | 3 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----------|----|----|----|----|----|----|------|---|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 1  | D  | <u>"</u> | 11 |    | ٧  | 'n |    |    | Vd   |   |    | 0  | 0  | 1 | 1 | Ν | 1 | М | 0 |   | Vı | n |   |
| -  |    |    |    |    |    |    |    |    |    | siz      | e  |    |    |    |    |    |      |   |    |    | ор |   |   |   |   |   |   |   |    |   |   |

### **A2**

```
VQDMLAL{<c>}{<q>}.<dt> <Qd>, <Dn>, <Dm>[<index>]

if size == '11' then SEE "Related encodings";

if size == '00' || Vd<0> == '1' then UNDEFINED;

add = (op == '0');

scalar_form = TRUE; d = UInt(D:Vd); n = UInt(N:Vn);

if size == '01' then esize = 16; elements = 4; m = UInt(Vm<2:0>); index = UInt(M:Vm<3>);

if size == '10' then esize = 32; elements = 2; m = UInt(Vm); index = UInt(M);
```

### **T1**

```
2 1
                      0 15 14 13 12 11 10 9 8
                                                  7
                                                     6
   6
1
                Vn
  D | != 11
                             Vd
                                      1
                                         0
                                            0 | 1 | N |
                                                     0 | M |
                                                            0
       size
                                               op
```

## T1

```
VQDMLAL{<c>}{<q>}.<dt> <Qd>, <Dn>, <Dm>

if size == '11' then SEE "Related encodings";
if size == '00' || Vd<0> == '1' then UNDEFINED;
add = (op == '0');
scalar_form = FALSE; d = <u>UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);</u>
esize = 8 << <u>UInt(size); elements = 64 DIV esize;</u>
```

VQDMLAL Page 979



**T2** 

```
VQDMLAL\{<c>\}\{<q>\}.<dt><Qd>, <Dn>, <Dm>[<index>]
if size == '11' then SEE "Related encodings";
if size == '00' || Vd<0> == '1' then UNDEFINED;
add = (op == '0');
scalar form = TRUE;
                    d = UInt(D:Vd); n = UInt(N:Vn);
if size == '01' then esize = 16; elements = 4; m = UInt(Vm<2:0>); index = UInt(M:Vm<3>);
if size == '10' then esize = 32; elements = 2; m = UInt(Vm); index = UInt(M);
```

Related encodings: See Advanced SIMD data-processing for the T32 instruction set, or Advanced SIMD data-processing for the A32 instruction set.

## **Assembler Symbols**

For encoding A1 and A2: see Standard assembler syntax fields. This encoding must be unconditional. <c>

For encoding T1 and T2: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

Is the data type for the elements of the operands, encoded in "size": < dt >

| size | <dt></dt> |
|------|-----------|
| 01   | S16       |
| 10   | S32       |

<Od>Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field. <Dn>

<Dm>For encoding A1 and T1: is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.

> For encoding A2 and T2: is the 64-bit name of the second SIMD&FP source register, encoded in the "Vm<2:0>" field when <dt> is S16, otherwise the "Vm" field.

<index> Is the element index in the range 0 to 3, encoded in the "M:Vm<3>" field when <dt> is S16, otherwise in range 0 to 1, encoded in the "M" field.

### Operation

```
if ConditionPassed() then
    if scalar_form then op2 = \underline{SInt}(\underline{Elem}[\underline{Din}[m], index, esize]);
    for e = 0 to elements-1
         if !scalar form then op2 = SInt(Elem[Din[m],e,esize]);
         op1 = \underline{SInt}(\underline{Elem}[\underline{Din}[n], e, esize]);
         // The following only saturates if both op1 and op2 equal -(2^{(esize-1)})
         (product, sat1) = SignedSatQ(2*op1*op2, 2*esize);
         if add then
             result = <u>SInt(Elem[Qin[d>>1],e,2*esize]) + <u>SInt(product);</u></u>
             result = SInt(Elem[Qin[d>>1],e,2*esize]) - SInt(product);
         (\underline{\text{Elem}}[Q[d>>1], e, 2*esize], sat2) = \underline{\text{SignedSatQ}}(\text{result}, 2*esize);
         if sat1 || sat2 then FPSCR.QC = '1';
```

Internal version only: isa v00 96, pseudocode r8p5 00bet2 rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

**VQDMLAL** Page 980

## **VQDMLSL**

Vector Saturating Doubling Multiply Subtract Long multiplies corresponding elements in two doubleword vectors, subtracts double the products from corresponding elements of a quadword vector, and places the results in the same quadword vector.

The second operand can be a scalar instead of a vector. For more information about scalars see Advanced SIMD scalars.

If any of the results overflow, they are saturated. The cumulative saturation bit, FPSCR.QC, is set if saturation occurs. For details see Pseudocode details of saturation.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1 and A2) and T32 (T1 and T2).

### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21  | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 1  | D  | !=  | 11 |    | ٧  | 'n |    |    | V  | 'd |    | 1  | 0  | 1  | 1 | N | 0 | М | 0 |   | V | m |   |
|    |    |    |    |    |    |    |    |    |    | Siz | ze |    |    |    |    |    |    |    |    |    |    | go |   |   |   |   |   |   |   |   |   |

### **A1**

```
VQDMLSL{<c>}{<q>}.<dt> <Qd>, <Dn>, <Dm>

if size == '11' then SEE "Related encodings";

if size == '00' || Vd<0> == '1' then UNDEFINED;

add = (op == '0');

scalar_form = FALSE; d = <u>UInt(D:Vd); n = <u>UInt(N:Vn); m = UInt(M:Vm);</u>

esize = 8 << <u>UInt(size); elements = 64 DIV esize;</u></u>
```

### **A2**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21  | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 1  | D  | !=  | 11 |    | ٧  | 'n |    |    | V  | d  |    | 0  | 1  | 1 | 1 | Ν | 1 | М | 0 |   | Vı | n |   |
|    |    |    |    |    |    |    |    |    |    | siz | ze |    |    |    |    |    |    |    |    |    | ор |   |   |   |   |   |   |   |    |   |   |

### **A2**

```
VQDMLSL{<c>}{<q>}.<dt> <Qd>, <Dn>, <Dm>[<index>]

if size == '11' then SEE "Related encodings";
if size == '00' || Vd<0> == '1' then UNDEFINED;
add = (op == '0');
scalar_form = TRUE; d = UInt(D:Vd); n = UInt(N:Vn);
if size == '01' then esize = 16; elements = 4; m = UInt(Vm<2:0>); index = UInt(M:Vm<3>);
if size == '10' then esize = 32; elements = 2; m = UInt(Vm); index = UInt(M);
```

### **T1**

## T1

```
VQDMLSL{<c>}{<q>}.<dt> <Qd>, <Dn>, <Dm>

if size == '11' then SEE "Related encodings";
if size == '00' || Vd<0> == '1' then UNDEFINED;
add = (op == '0');
scalar_form = FALSE; d = <u>UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);</u>
esize = 8 << <u>UInt(size); elements = 64 DIV esize;</u>
```

VQDMLSL Page 981



**T2** 

```
VQDMLSL{<c>}{<q>}.<dt> <Qd>, <Dn>, <Dm>[<index>]

if size == '11' then SEE "Related encodings";

if size == '00' || Vd<0> == '1' then UNDEFINED;

add = (op == '0');

scalar_form = TRUE; d = UInt(D:Vd); n = UInt(N:Vn);

if size == '01' then esize = 16; elements = 4; m = UInt(Vm<2:0>); index = UInt(M:Vm<3>);

if size == '10' then esize = 32; elements = 2; m = UInt(Vm); index = UInt(M);
```

Related encodings: See Advanced SIMD data-processing for the T32 instruction set, or Advanced SIMD data-processing for the A32 instruction set.

# **Assembler Symbols**

<c> For encoding A1 and A2: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1 and T2: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<dt> Is the data type for the elements of the operands, encoded in "size":

| size | <dt></dt> |
|------|-----------|
| 01   | S16       |
| 10   | S32       |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Dn> Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.

<Dm> For encoding A1 and T1: is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.

For encoding A2 and T2: is the 64-bit name of the second SIMD&FP source register, encoded in the "Vm<2:0>" field when <dt> is S16, otherwise the "Vm" field.

<index> Is the element index in the range 0 to 3, encoded in the "M:Vm<3>" field when <dt> is S16, otherwise in range 0 to 1, encoded in the "M" field.

### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();    CheckAdvSIMDEnabled();
    if scalar_form then op2 = SInt(Elem[Din[m],index,esize]);
    for e = 0 to elements-1
        if !scalar_form then op2 = SInt(Elem[Din[m],e,esize]);
        op1 = SInt(Elem[Din[n],e,esize]);
        // The following only saturates if both op1 and op2 equal -(2^(esize-1))
        (product, sat1) = SignedSatQ(2*op1*op2, 2*esize);
        if add then
            result = SInt(Elem[Qin[d>>1],e,2*esize]) + SInt(product);
        else
            result = SInt(Elem[Qin[d>>1],e,2*esize]) - SInt(product);
        (Elem[Q[d>>1],e,2*esize], sat2) = SignedSatQ(result, 2*esize);
        if sat1 || sat2 then FPSCR.QC = '1';
```

Internal version only: isa v00 96, pseudocode r8p5 00bet2 rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

VQDMLSL Page 982

### **VQDMULH**

Vector Saturating Doubling Multiply Returning High Half multiplies corresponding elements in two vectors, doubles the results, and places the most significant half of the final results in the destination vector. The results are truncated, for rounded results see *VORDMULH*.

The second operand can be a scalar instead of a vector. For more information about scalars see *Advanced SIMD scalars*.

If any of the results overflow, they are saturated. The cumulative saturation bit, *FPSCR*.QC, is set if saturation occurs. For details see *Pseudocode details of saturation*.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1 and A2) and T32 (T1 and T2).

### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 20 | 19 | 18    | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|-------|----|-------|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | D  | size  |    | \<br> | /n |    |    | ٧  | ′d |    | 1  | 0  | 1 | 1 | N | Q | М | 0 |   | Vı | n |   |

### 64-bit SIMD vector (Q == 0)

```
VQDMULH\{<c>\}\{<q>\}.<dt>\{<Dd>, \}<Dn>, <Dm>
```

### 128-bit SIMD vector (Q == 1)

```
VQDMULH{<c>}{<q>}.<dt> {<Qd>, }<Qn>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;
if size == '00' || size == '11' then UNDEFINED;
scalar_form = FALSE; esize = 8 << <u>UInt</u>(size); elements = 64 DIV esize;
d = <u>UInt</u>(D:Vd); n = <u>UInt</u>(N:Vn); m = <u>UInt</u>(M:Vm); regs = if Q == '0' then 1 else 2;
```

### **A2**

| 31 | 30 | 29 | 28 | 21 | 26 | 25 | 24 | 23 | 22 | 21 20 | 0 18 | 16 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |   | ь | 5 | 4 | 3 |    | 1 |  |
|----|----|----|----|----|----|----|----|----|----|-------|------|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|--|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | Q  | 1  | D  | != 11 |      | '  | Vn |    |    | V  | d  |    | 1  | 1  | 0 | 0 | Ν | 1 | М | 0 |   | ١V | n |  |
|    |    |    |    |    |    |    |    |    |    | size  |      |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |    |   |  |

### 64-bit SIMD vector (Q == 0)

```
VQDMULH\{<c>\}\{<q>\}.<dt> \{<Dd>, \} <Dn>, <Dm[x]>
```

## 128-bit SIMD vector (Q == 1)

```
VQDMULH{<c>}{<q>}.<dt> {<Qd>,} <Qn>, <Dm[x]>

if size == '11' then SEE "Related encodings";

if size == '00' then UNDEFINED;

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1') then UNDEFINED;

scalar_form = TRUE; d = UInt(D:Vd); n = UInt(N:Vn); regs = if Q == '0' then 1 else 2;

if size == '01' then esize = 16; elements = 4; m = UInt(Vm<2:0>); index = UInt(M:Vm<3>);

if size == '10' then esize = 32; elements = 2; m = UInt(Vm); index = UInt(M);
```

# T1

| _15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5   | 4  | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0_ |
|-----|----|----|----|----|----|---|---|---|---|-----|----|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|----|
| 1   | 1  | 1  | 0  | 1  | 1  | 1 | 1 | 0 | D | Siz | ze |   | ٧ | 'n |   |    | ٧  | ′d |    | 1  | 0  | 1 | 1 | N | Q | М | 0 |   | Vı | m |    |

VQDMULH Page 983

### 64-bit SIMD vector (Q == 0)

```
VQDMULH\{<c>\}\{<q>\}.<dt>\{<Dd>, \}<Dn>, <Dm>
```

### 128-bit SIMD vector (Q == 1)

```
\label{eq:complex} VQDMULH\{<c>\}\{<q>\}.<dt> \{<Qd>, \}<Qn>, <Qm>
if Q == '1' \&\& (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;
if size == '00' || size == '11' then UNDEFINED;
scalar form = FALSE; esize = 8 << UInt(size); elements = 64 DIV esize;</pre>
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

### **T2**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5        | 4   | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|----------|-----|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | Q  | 1  | 1  | 1 | 1 | 1 | D | <u> </u> | 11  |   | ٧ | 'n |   |    | V  | ď  |    | 1  | 1  | 0 | 0 | Ν | 1 | М | 0 |   | V | n |   |
|    |    |    |    |    |    |   |   |   |   | Siz      | ze. |   |   |    |   |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

### 64-bit SIMD vector (Q == 0)

```
VQDMULH\{<c>\}\{<q>\}.<dt>\{<Dd>,\}<Dn>,<Dm[x]>
```

### 128-bit SIMD vector (Q == 1)

```
VQDMULH\{<c>\}\{<q>\}.<dt> \{<Qd>,\} <Qn>, <Dm[x]>
if size == '11' then SEE "Related encodings";
if size == '00' then UNDEFINED;
if Q == '1' \&\& (Vd<0> == '1' || Vn<0> == '1') then UNDEFINED;
scalar form = TRUE; d = UInt(D:Vd); n = UInt(N:Vn); regs = if Q == '0' then 1 else 2;
if size == '01' then esize = 16; elements = 4; m = \underbrace{\text{UInt}}_{\text{(Vm<2:0>)}}; index = \underbrace{\text{UInt}}_{\text{(M:Vm<3>)}};
if size == '10' then esize = 32; elements = 2; m = \overline{UInt}(Vm); index = UInt(M);
```

Related encodings: See Advanced SIMD data-processing for the T32 instruction set, or Advanced SIMD data-processing for the A32 instruction set.

### **Assembler Symbols**

For encoding A1 and A2: see Standard assembler syntax fields. This encoding must be unconditional.  $\langle c \rangle$ 

For encoding T1 and T2: see Standard assembler syntax fields.

See Standard assembler syntax fields.  $\langle q \rangle$ 

< dt >Is the data type for the elements of the operands, encoded in "size":

| size | <dt></dt> |
|------|-----------|
| 01   | S16       |
| 10   | S32       |

<Qd>Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <Qn>\*2. <Qn>

<Om>Is the 128-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.

<Dd>Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field. <Dn>

<Dm[x]> Is the 64-bit name of the second SIMD&FP source register holding the scalar. If <dt> is S16, Dm is restricted to D0-D7. Dm is encoded in "Vm<2:0>", and x is encoded in "M:Vm<3>". If <dt> is S32, Dm is restricted to D0-D15. Dm is encoded in "Vm", and x is encoded in "M".

<Dm>Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.

> **VQDMULH** Page 984

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();    CheckAdvSIMDEnabled();
    if scalar_form then op2 = SInt(Elem[D[m],index,esize]);
    for r = 0 to regs-1
        for e = 0 to elements-1
            if !scalar_form then op2 = SInt(Elem[D[m+r],e,esize]);
            op1 = SInt(Elem[D[n+r],e,esize]);
            // The following only saturates if both op1 and op2 equal -(2^(esize-1))
            (result, sat) = SignedSatQ((2*op1*op2) >> esize, esize);
            Elem[D[d+r],e,esize] = result;
            if sat then FPSCR.QC = '1';
```

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

VQDMULH Page 985

## **VQDMULL**

Vector Saturating Doubling Multiply Long multiplies corresponding elements in two doubleword vectors, doubles the products, and places the results in a quadword vector.

The second operand can be a scalar instead of a vector. For more information about scalars see *Advanced SIMD scalars*.

If any of the results overflow, they are saturated. The cumulative saturation bit, *FPSCR*.QC, is set if saturation occurs. For details see *Pseudocode details of saturation*.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1 and A2) and T32 (T1 and T2).

### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 1  | D  | =  | 11 |    | ٧  | 'n |    |    | V  | 'd |    | 1  | 1  | 0 | 1 | Ν | 0 | М | 0 |   | V | m |   |
|    |    |    |    |    |    |    |    |    |    | si | ze |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

### Α1

```
VQDMULL{<c>}{<q>}.<dt> <Qd>, <Dn>, <Dm>

if size == '11' then SEE "Related encodings";
if size == '00' || Vd<0> == '1' then UNDEFINED;
scalar_form = FALSE; d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);
esize = 8 << UInt(size); elements = 64 DIV esize;</pre>
```

### **A2**

| _31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1   | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 1  | D  | =  | 11 |    | ٧  | 'n |    |    | ٧  | ′d |    | 1  | 0  | 1 | 1 | Ν | 1 | М | 0 |   | Vı | m |   |

size

### **A2**

```
VQDMULL{<c>}{<q>}.<dt> <Qd>, <Dn>, <Dm[x]>

if size == '11' then SEE "Related encodings";

if size == '00' || Vd<0> == '1' then UNDEFINED;

scalar_form = TRUE; d = <u>UInt(D:Vd); n = <u>UInt(N:Vn);</u>

if size == '01' then esize = 16; elements = 4; m = <u>UInt(Vm<2:0>); index = <u>UInt(M:Vm<3>);</u>

if size == '10' then esize = 32; elements = 2; m = <u>UInt(Vm); index = UInt(M);</u></u></u>
```

## T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 4   | 4 | 3 | 2  | 1 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0_ |
|----|----|----|----|----|----|---|---|---|---|-------|---|---|----|-----|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|----|
| 1  | 1  | 1  | 0  | 1  | 1  | 1 | 1 | 1 | D | != 11 | 1 |   | Vn |     |    | ٧  | ⁄d |    | 1  | 1  | 0 | 1 | N | 0 | М | 0 |   | ١V | m |    |

size

# T1

```
VQDMULL{<c>}{<q>}.<dt> <Qd>, <Dn>, <Dm>

if size == '11' then SEE "Related encodings";

if size == '00' || Vd<0> == '1' then UNDEFINED;

scalar_form = FALSE; d = <u>UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);</u>

esize = 8 << <u>UInt(size); elements = 64 DIV esize;</u>
```

VQDMULL Page 986

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5   | 4   | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|-----|-----|---|---|---|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 0  | 1  | 1  | 1 | 1 | 1 | D | ≝.  | 11  |   |   |   |   | ٧  | ′d |    | 1  | 0  | 1  | 1 | Ν | 1 | М | 0 |   | V | m |   |   |
|    |    |    |    |    |    |   |   |   |   | Siz | ze. |   |   |   |   |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

**T2** 

```
VQDMULL{<c>}{<q>}.<dt> <Qd>, <Dn>, <Dm[x]>

if size == '11' then SEE "Related encodings";
if size == '00' || Vd<0> == '1' then UNDEFINED;
scalar_form = TRUE; d = UInt(D:Vd); n = UInt(N:Vn);
if size == '01' then esize = 16; elements = 4; m = UInt(Vm<2:0>); index = UInt(M:Vm<3>);
if size == '10' then esize = 32; elements = 2; m = UInt(Vm); index = UInt(M);
```

Related encodings: See Advanced SIMD data-processing for the T32 instruction set, or Advanced SIMD data-processing for the A32 instruction set.

### **Assembler Symbols**

<c> For encoding A1 and A2: see Standard assembler syntax fields. This encoding must be unconditional.

For encoding T1 and T2: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<dt> Is the data type for the elements of the operands, encoded in "size":

| size | <dt></dt> |
|------|-----------|
| 01   | S16       |
| 10   | S32       |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Dn> Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.

<Dm[x]> Is the 64-bit name of the second SIMD&FP source register holding the scalar. If <dt> is S16, Dm is restricted to D0-D7. Dm is encoded in "Vm<2:0>", and x is encoded in "M:Vm<3>". If <dt> is S32, Dm is restricted to D0-D15. Dm is encoded in "Vm", and x is encoded in "M"."

and x is encoded in "M".

<Dm> Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();    CheckAdvSIMDEnabled();
    if scalar_form then op2 = SInt(Elem[Din[m],index,esize]);
    for e = 0 to elements-1
        if !scalar_form then op2 = SInt(Elem[Din[m],e,esize]);
        op1 = SInt(Elem[Din[n],e,esize]);
        // The following only saturates if both op1 and op2 equal -(2^(esize-1))
        (product, sat) = SignedSatQ(2*op1*op2, 2*esize);
        Elem[Q[d>>1],e,2*esize] = product;
        if sat then FPSCR.QC = '1';
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

VQDMULL Page 987

# VQMOVN, VQMOVUN

Vector Saturating Move and Narrow copies each element of the operand vector to the corresponding element of the destination vector.

The operand is a quadword vector. The elements can be any one of:

- 16-bit, 32-bit, or 64-bit signed integers.
- 16-bit, 32-bit, or 64-bit unsigned integers.

The result is a doubleword vector. The elements are half the length of the operand vector elements. If the operand is unsigned, the results are unsigned. If the operand is signed, the results can be signed or unsigned.

If any of the results overflow, they are saturated. The cumulative saturation bit, *FPSCR*.QC, is set if saturation occurs. For details see *Pseudocode details of saturation*.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

This instruction is used by the pseudo-instructions <u>VQRSHRN</u> (zero), <u>VQRSHRUN</u> (zero), <u>VQSHRN</u> (zero), and <u>VQSHRUN</u> (zero).

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

## **A1**

|   | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|---|----|----|----|----|----|----|----|----|----|----|----|----|-------|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| Γ | 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 1  | D  | 1  | 1  | size  | 1  | 0  |    | V  | ď  |    | 0  | 0  | 1 | 0 | 0 | p | М | 0 |   | ١V | m |   |

### Signed result (op == 1x)

```
VQMOVN{<c>}{<q>}.<dt> <Dd>, <Qm>
```

### Unsigned result (op == 01)

```
VQMOVUN{<c>}{<q>}.<dt> <Dd>, <Qm>

if op == '00' then SEE "VMOVN";
if size == '11' || Vm<0> == '1' then UNDEFINED;
src_unsigned = (op == '11'); dest_unsigned = (op<0> == '1');
esize = 8 << <u>UInt</u>(size); elements = 64 DIV esize;
d = <u>UInt</u>(D:Vd); m = <u>UInt</u>(M:Vm);
```

### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 2  | 1 | 0 | 15 | 14 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|------|---|---|----|-------|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 1 | D | 1 | 1 | size | 1 | 0 |    | Vd    |    | 0  | 0  | 1 | 0 | 0 | р | М | 0 |   | ١V | n |   |

### Signed result (op == 1x)

```
VQMOVN{<c>}{<q>}.<dt> <Dd>, <Qm>
```

# Unsigned result (op == 01)

```
VQMOVUN{<c>}{<q>}.<dt> <Dd>, <Qm>

if op == '00' then SEE "VMOVN";
if size == '11' || Vm<0> == '1' then UNDEFINED;
src_unsigned = (op == '11'); dest_unsigned = (op<0> == '1');
esize = 8 << <u>UInt</u>(size); elements = 64 DIV esize;
d = <u>UInt</u>(D:Vd); m = <u>UInt</u>(M:Vm);
```

# **Assembler Symbols**

<c> For encoding A1: see Standard assembler syntax fields. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

For the signed result variant: is the data type for the elements of the operand, encoded in "op<0>:size":

| op<0> | size | <dt></dt> |
|-------|------|-----------|
| 0     | 00   | S16       |
| 0     | 01   | S32       |
| 0     | 10   | S64       |
| 0     | 11   | RESERVED  |
| 1     | 00   | U16       |
| 1     | 01   | U32       |
| 1     | 10   | U64       |
| 1     | 11   | RESERVED  |

For the unsigned result variant: is the data type for the elements of the operand, encoded in "size":

| size | <dt></dt> |
|------|-----------|
| 0.0  | S16       |
| 01   | S32       |
| 10   | S64       |
| 11   | RESERVED  |

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

<Qm> Is the 128-bit name of the SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.

## Operation

< dt >

```
if ConditionPassed() then
    EncodingSpecificOperations();    CheckAdvSIMDEnabled();
    for e = 0 to elements-1
        operand = Int(Elem[Qin[m>>1],e,2*esize], src_unsigned);
        (Elem[D[d],e,esize], sat) = SatQ(operand, esize, dest_unsigned);
        if sat then FPSCR.QC = '1';
```

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

## **VQNEG**

Vector Saturating Negate negates each element in a vector, and places the results in the destination vector.

If any of the results overflow, they are saturated. The cumulative saturation bit, FPSCR.QC, is set if saturation occurs. For details see Pseudocode details of saturation.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|-------|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 1  | D  | 1  | 1  | size  | 0  | 0  |    | V  | ď  |    | 0  | 1  | 1 | 1 | 1 | Q | М | 0 |   | Vı | n |   |

### 64-bit SIMD vector (Q == 0)

```
VQNEG{<c>}{<q>}.<dt> <Dd>, <Dm>
```

### 128-bit SIMD vector (Q == 1)

```
VQNEG{<c>}{<q>}.<dt> <Qd>, <Qm>

if size == '11' then UNDEFINED;

if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;

esize = 8 << <u>UInt</u>(size); elements = 64 DIV esize;

d = <u>UInt</u>(D:Vd); m = <u>UInt</u>(M:Vm); regs = if Q == '0' then 1 else 2;
```

# **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 2  | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|------|---|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 1 | D | 1 | 1 | size | 0 | 0 |    | V  | ď  |    | 0  | 1  | 1 | 1 | 1 | Q | М | 0 |   | V | m |   |

### 64-bit SIMD vector (Q == 0)

```
VQNEG{<c>}{<q>}.<dt> <Dd>, <Dm>
```

# 128-bit SIMD vector (Q == 1)

```
VQNEG{<c>}{<q>}.<dt> <Qd>, <Qm>

if size == '11' then UNDEFINED;
if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;
esize = 8 << <u>UInt</u>(size); elements = 64 DIV esize;
d = <u>UInt</u>(D:Vd); m = <u>UInt</u>(M:Vm); regs = if Q == '0' then 1 else 2;
```

# **Assembler Symbols**

<c> For encoding A1: see Standard assembler syntax fields. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<dt> Is the data type for the elements of the vectors, encoded in "size":

| size | <dt></dt> |
|------|-----------|
| 0.0  | S8        |
| 01   | S16       |
| 10   | S32       |
| 11   | RESERVED  |

VQNEG Page 990

```
<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>*2.
<Qm> Is the 128-bit name of the SIMD&FP source register, encoded in the "M:Vm" field as <Qm>*2.
<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.
<Dm> Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.
```

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();    CheckAdvSIMDEnabled();
    for r = 0 to regs-1
        for e = 0 to elements-1
            result = -SInt(Elem[D[m+r],e,esize]);
            (Elem[D[d+r],e,esize], sat) = SignedSatQ(result, esize);
        if sat then FPSCR.QC = '1';
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

VQNEG Page 991

### **VQRDMLAH**

Vector Saturating Rounding Doubling Multiply Accumulate Returning High Half. This instruction multiplies the vector elements of the first source SIMD&FP register with either the corresponding vector elements of the second source SIMD&FP register or the value of a vector element of the second source SIMD&FP register, without saturating the multiply results, doubles the results, and accumulates the most significant half of the final results with the vector elements of the destination SIMD&FP register. The results are rounded.

If any of the results overflow, they are saturated. The cumulative saturation bit, *FPSCR*.QC, is set if saturation occurs. For details see *Pseudocode details of saturation*.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$  and  $\underline{A2}$ ) and T32 ( $\underline{T1}$  and  $\underline{T2}$ ).

# **A**1

# (Armv8.1)

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 2 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|------|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 0  | D  | size | ÷  |    | ٧  | /n |    |    | ٧  | ′d |    | 1  | 0  | 1 | 1 | Ν | Q | М | 1 |   | Vı | n |   |

### 64-bit SIMD vector (Q == 0)

```
VQRDMLAH\{ < q > \} . < dt > < Dd > , < Dn > , < Dm >
```

### 128-bit SIMD vector (Q == 1)

```
VQRDMLAH{<q>}.<dt> <Qd>, <Qn>, <Qm>

if !HaveQRDMLAHExt() then UNDEFINED;
if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;
if size == '00' || size == '11' then UNDEFINED;
add = TRUE; scalar_form = FALSE; esize = 8 << UInt(size); elements = 64 DIV esize;
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;</pre>
```

### **A2**

### (Armv8.1)

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | Q  | 1  | D  | ≝. | 11 |    | ٧  | 'n |    |    | ٧  | ′d |    | 1  | 1  | 1 | 0 | N | 1 | М | 0 |   | Vı | m |   |

size

### 64-bit SIMD vector (Q == 0)

```
VQRDMLAH\{<q>\}.<dt> <Dd>, <Dn>, <Dm[x]>
```

## 128-bit SIMD vector (Q == 1)

```
VQRDMLAH\{ < q > \} . < dt > < Qd > , < Qn > , < Dm[x] >
```

```
if !HaveQRDMLAHExt() then UNDEFINED;
if size == '11' then SEE "Related encodings";
if size == '00' then UNDEFINED;
if Q == '1' && (Vd<0> == '1' || Vn<0> == '1') then UNDEFINED;
add = TRUE; scalar_form = TRUE; d = UInt(D:Vd); n = UInt(N:Vn); regs = if Q == '0' then 1 else 2;
if size == '01' then esize = 16; elements = 4; m = UInt(Vm<2:0>); index = UInt(M:Vm<3>);
if size == '10' then esize = 32; elements = 2; m = UInt(Vm); index = UInt(M);
```

### T1

## (Armv8.1)

VQRDMLAH Page 992

| 15 | 5 14 | 4 ′ | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5   | 4  | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|------|-----|----|----|----|----|---|---|---|---|-----|----|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1    | 1   | 1  | 1  | 1  | 1  | 1 | 1 | 0 | D | Siz | ze |   | V | /n |   |    | ٧  | 'd |    | 1  | 0  | 1 | 1 | Ν | Q | М | 1 |   | Vı | m |   |

### 64-bit SIMD vector (Q == 0)

```
VQRDMLAH\{ < q > \} . < dt > < Dd > , < Dn > , < Dm >
```

### 128-bit SIMD vector (Q == 1)

```
VQRDMLAH{<q>}.<dt> <Qd>, <Qn>, <Qm>

if !HaveQRDMLAHExt() then UNDEFINED;
if InITBlock() then UNPREDICTABLE;
if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;
if size == '00' || size == '11' then UNDEFINED;
add = TRUE; scalar_form = FALSE; esize = 8 << UInt(size); elements = 64 DIV esize;
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;</pre>
```

## **CONSTRAINED UNPREDICTABLE behavior**

If InITBlock (), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

# T2 (Armv8.1)

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5   | 4  | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|-----|----|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | Q  | 1  | 1  | 1 | 1 | 1 | D | !=  | 11 |   | ٧ | 'n |   |    | ٧  | ⁄d |    | 1  | 1  | 1 | 0 | Z | 1 | М | 0 |   | V | m |   |
|    |    |    |    |    |    |   |   |   |   | Siz | ze |   |   |    |   |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

## 64-bit SIMD vector (Q == 0)

```
VQRDMLAH\{<q>\}.<dt> <Dd>, <Dn>, <Dm[x]>
```

 $VQRDMLAH\{ < q > \} . < dt > < Qd > , < Qn > , < Dm[x] >$ 

# 128-bit SIMD vector (Q == 1)

```
if !HaveQRDMLAHExt() then UNDEFINED;
if InITBlock() then UNPREDICTABLE;
if size == '11' then SEE "Related encodings";
if size == '00' then UNDEFINED;
if Q == '1' && (Vd<0> == '1' | Vn<0> == '1') then UNDEFINED;
add = TRUE; scalar_form = TRUE; d = UInt(D:Vd); n = UInt(N:Vn); regs = if Q == '0' then 1 else 2;
if size == '01' then esize = 16; elements = 4; m = UInt(Vm<2:0>); index = UInt(M:Vm<3>);
```

# **CONSTRAINED UNPREDICTABLE behavior**

If InITBlock (), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

if size == '10' then esize = 32; elements = 2; m = <u>UInt</u>(Vm); index = <u>UInt</u>(M);

Related encodings: See Advanced SIMD data-processing for the T32 instruction set, or Advanced SIMD data-processing for the A32 instruction set.

VQRDMLAH Page 993

## **Assembler Symbols**

<q> See Standard assembler syntax fields.

<dt> Is the data type for the elements of the operands, encoded in "size":

| size | <dt></dt> |
|------|-----------|
| 01   | S16       |
| 10   | S32       |

<Qd> Is the 128-bit name of the SIMD&FP register holding the accumulate vector, encoded in the "D:Vd" field as <Qd>\*2.

<Qn> Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <Qn>\*2.

Is the 128-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.

<Dd> Is the 64-bit name of the SIMD&FP register holding the accumulate vector, encoded in the "D:Vd" field.

<Dn> Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.

<Dm[x]> Is the 64-bit name of the second SIMD&FP source register holding the scalar. If <dt> is S16, Dm is restricted to D0-D7. Dm is encoded in "Vm<2:0>", and x is encoded in "M:Vm<3>". If <dt> is S32, Dm is restricted to D0-D15. Dm is encoded in "Vm",

and x is encoded in "M".

<Dm> Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.

### Operation

<Qm>

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

VQRDMLAH Page 994

### VQRDMLSH

Vector Saturating Rounding Doubling Multiply Subtract Returning High Half. This instruction multiplies the vector elements of the first source SIMD&FP register with either the corresponding vector elements of the second source SIMD&FP register or the value of a vector element of the second source SIMD&FP register, without saturating the multiply results, doubles the results, and subtracts the most significant half of the final results from the vector elements of the destination SIMD&FP register. The results are rounded.

If any of the results overflow, they are saturated. The cumulative saturation bit, *FPSCR*.QC, is set if saturation occurs. For details see *Pseudocode details of saturation*.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$  and  $\underline{A2}$ ) and T32 ( $\underline{T1}$  and  $\underline{T2}$ ).

# **A**1

# (Armv8.1)

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|-------|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 0  | D  | size  |    | V  | 'n |    |    | ٧  | 'd |    | 1  | 1  | 0 | 0 | N | Q | М | 1 |   | Vr | n |   |

### 64-bit SIMD vector (Q == 0)

```
VQRDMLSH{<q>}.<dt> <Dd>, <Dn>, <Dm>
```

### 128-bit SIMD vector (Q == 1)

```
VQRDMLSH{<q>}.<dt> <Qd>, <Qn>, <Qm>

if !HaveQRDMLAHExt() then UNDEFINED;
if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;
if size == '00' || size == '11' then UNDEFINED;
```

# A2

(Armv8.1)

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21       | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 1 | 6 | 5 | 4 | 3 | 2  | 1 | U |
|----|----|----|----|----|----|----|----|----|----|----------|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | Q  | 1  | D  | !=       | 11 |    | ٧  | 'n |    |    | V  | d  |    | 1  | 1  | 1 | 1 | N | 1 | М | 0 |   | Vı | n |   |
|    |    |    |    |    |    |    |    |    |    | <u>.</u> |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |    |   |   |

add = FALSE; scalar\_form = FALSE; esize = 8 << <u>UInt(size);</u> elements = 64 DIV esize; d = <u>UInt(D:Vd);</u> n = <u>UInt(N:Vn);</u> m = <u>UInt(M:Vm);</u> regs = if Q == '0' then 1 else 2;

size

### 64-bit SIMD vector (Q == 0)

```
VQRDMLSH{<q>}.<dt> <Dd>, <Dn>, <Dm[x]>
```

# 128-bit SIMD vector (Q == 1)

```
VQRDMLSH\{ < q > \} . < dt > < Qd > , < Qn > , < Dm[x] >
```

```
if !HaveQRDMLAHExt() then UNDEFINED;
if size == '11' then SEE "Related encodings";
if size == '00' then UNDEFINED;
if Q == '1' && (Vd<0> == '1' || Vn<0> == '1') then UNDEFINED;
add = FALSE; scalar_form = TRUE; d = UInt(D:Vd); n = UInt(N:Vn); regs = if Q == '0' then 1 else 2;
if size == '01' then esize = 16; elements = 4; m = UInt(Vm<2:0>); index = UInt(M:Vm<3>);
if size == '10' then esize = 32; elements = 2; m = UInt(Vm); index = UInt(M);
```

# T1

## (Armv8.1)

VQRDMLSH Page 995

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5   | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|-----|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 0 | D | siz | e |   | V | 'n |   |    | V  | ′d |    | 1  | 1  | 0 | 0 | N | Q | М | 1 |   | Vı | m |   |

### 64-bit SIMD vector (Q == 0)

```
VQRDMLSH{\langle q \rangle}.\langle dt \rangle \langle Dd \rangle, \langle Dn \rangle, \langle Dm \rangle
```

### 128-bit SIMD vector (Q == 1)

```
VQRDMLSH{<q>}.<dt> <Qd>, <Qn>, <Qm>

if !HaveQRDMLAHExt() then UNDEFINED;
if InITBlock() then UNPREDICTABLE;
if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;
if size == '00' || size == '11' then UNDEFINED;
add = FALSE; scalar_form = FALSE; esize = 8 << UInt(size); elements = 64 DIV esize;
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;</pre>
```

### CONSTRAINED UNPREDICTABLE behavior

If InITBlock (), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

# T2 (Armv8.1)

| _15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5          | 4  | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0_ |
|-----|----|----|----|----|----|---|---|---|---|------------|----|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|----|
| 1   | 1  | 1  | Q  | 1  | 1  | 1 | 1 | 1 | D | <u>=</u> . | 11 |   | ٧ | n' |   |    | V  | d  |    | 1  | 1  | 1 | 1 | Ν | 1 | М | 0 |   | Vr | n |    |
|     |    |    |    |    |    |   |   |   |   | Siz        | ze |   |   |    |   |    |    |    |    |    |    |   |   |   |   |   |   |   |    |   |    |

## 64-bit SIMD vector (Q == 0)

```
VQRDMLSH{<q>}.<dt> <Dd>, <Dn>, <Dm[x]>
```

# 128-bit SIMD vector (Q == 1)

```
VQRDMLSH{<q>}.<dt> <Qd>, <Qn>, <Dm[x]>

if !HaveQRDMLAHExt() then UNDEFINED;
if InITBlock() then UNPREDICTABLE;
if size == '11' then SEE "Related encodings";
if size == '00' then UNDEFINED;
if Q == '1' && (Vd<0> == '1' || Vn<0> == '1') then UNDEFINED;
add = FALSE; scalar_form = TRUE; d = UInt(D:Vd); n = UInt(N:Vn); regs = if Q == '0' then 1 else 2;
if size == '01' then esize = 16; elements = 4; m = UInt(Vm<2:0>); index = UInt(M:Vm<3>);
if size == '10' then esize = 32; elements = 2; m = UInt(Vm); index = UInt(M);
```

## **CONSTRAINED UNPREDICTABLE behavior**

If InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

Related encodings: See Advanced SIMD data-processing for the T32 instruction set, or Advanced SIMD data-processing for the A32 instruction set.

VQRDMLSH Page 996

## **Assembler Symbols**

<q> See Standard assembler syntax fields.

<dt> Is the data type for the elements of the operands, encoded in "size":

| size | <dt></dt> |
|------|-----------|
| 01   | S16       |
| 10   | S32       |

<Qd> Is the 128-bit name of the SIMD&FP register holding the accumulate vector, encoded in the "D:Vd" field as <Qd>\*2.

<Qn> Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <Qn>\*2.

Is the 128-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.

<Dd> Is the 64-bit name of the SIMD&FP register holding the accumulate vector, encoded in the "D:Vd" field.

<Dn> Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.

<Dm[x]> Is the 64-bit name of the second SIMD&FP source register holding the scalar. If <dt> is S16, Dm is restricted to D0-D7. Dm is encoded in "Vm<2:0>", and x is encoded in "M:Vm<3>". If <dt> is S32, Dm is restricted to D0-D15. Dm is encoded in "Vm",

and x is encoded in "M".

<Dm> Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.

## Operation

<Qm>

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

VQRDMLSH Page 997

### VQRDMULH

Vector Saturating Rounding Doubling Multiply Returning High Half multiplies corresponding elements in two vectors, doubles the results, and places the most significant half of the final results in the destination vector. The results are rounded. For truncated results see *VQDMULH*.

The second operand can be a scalar instead of a vector. For more information about scalars see Advanced SIMD scalars.

If any of the results overflow, they are saturated. The cumulative saturation bit, *FPSCR*.QC, is set if saturation occurs. For details see *Pseudocode details of saturation*.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$  and  $\underline{A2}$ ) and T32 ( $\underline{T1}$  and  $\underline{T2}$ ).

### Α1

|   | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|----|----|----|----|----|----|----|----|----|----|-------|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| Γ | 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 0  | D  | size  |    | V  | /n |    |    | V  | ⁄d |    | 1  | 0  | 1 | 1 | N | Q | М | 0 |   | V | m |   |

### 64-bit SIMD vector (Q == 0)

```
VQRDMULH{<c>}{<q>}.<dt> {<Dd>, }<Dn>, <Dm>
```

### 128-bit SIMD vector (Q == 1)

```
VQRDMULH{<c>}{<q>}.<dt> {<Qd>, }<Qn>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;

if size == '00' || size == '11' then UNDEFINED;

scalar_form = FALSE; esize = 8 << <u>UInt</u>(size); elements = 64 DIV esize;

d = <u>UInt</u>(D:Vd); n = <u>UInt</u>(N:Vn); m = <u>UInt</u>(M:Vm); regs = if Q == '0' then 1 else 2;
```

### **A2**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 2 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|------|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | Q  | 1  | D  | != 1 | 1  |    | ٧  | 'n |    |    | ٧  | 'd |    | 1  | 1  | 0 | 1 | N | 1 | М | 0 |   | Vı | m |   |
|    |    |    |    |    |    |    |    |    |    |      |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |    |   |   |

size

## 64-bit SIMD vector (Q == 0)

```
VQRDMULH\{<c>\}\{<q>\}.<dt> \{<Dd>,\} <Dn>, <Dm[x]>
```

## 128-bit SIMD vector (Q == 1)

```
VQRDMULH{<c>}{<q>}.<dt> {<Qd>,} <Qn>, <Dm[x]>

if size == '11' then SEE "Related encodings";

if size == '00' then UNDEFINED;

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1') then UNDEFINED;

scalar_form = TRUE; d = UInt(D:Vd); n = UInt(N:Vn); regs = if Q == '0' then 1 else 2;

if size == '01' then esize = 16; elements = 4; m = UInt(Vm<2:0>); index = UInt(M:Vm<3>);

if size == '10' then esize = 32; elements = 2; m = UInt(Vm); index = UInt(M);
```

## **T1**

| _15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5   | 4  | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0_ |
|-----|----|----|----|----|----|---|---|---|---|-----|----|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|----|
| 1   | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 0 | D | siz | ze |   | V | 'n |   |    | ٧  | ′d |    | 1  | 0  | 1 | 1 | N | Q | М | 0 |   | ٧ı | n |    |

VQRDMULH Page 998

### 64-bit SIMD vector (Q == 0)

```
VQRDMULH{<c>}{<q>}.<dt> {<Dd>, }<Dn>, <Dm>
```

### 128-bit SIMD vector (Q == 1)

```
VQRDMULH{<c>}{<q>}.<dt> {<Qd>, }<Qn>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;

if size == '00' || size == '11' then UNDEFINED;

scalar_form = FALSE; esize = 8 << UInt(size); elements = 64 DIV esize;

d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;</pre>
```

### T2

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5        | 4   | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|----------|-----|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | Q  | 1  | 1  | 1 | 1 | 1 | D | <u> </u> | 11  |   | ٧ | 'n |   |    | V  | ď  |    | 1  | 1  | 0 | 1 | Ν | 1 | М | 0 |   | Vı | n |   |
|    |    |    |    |    |    |   |   |   |   | Siz      | ze. |   |   |    |   |    |    |    |    |    |    |   |   |   |   |   |   |   |    |   |   |

# 64-bit SIMD vector (Q == 0)

```
VQRDMULH\{<c>\}\{<q>\}.<dt> \{<Dd>, \} <Dn>, <Dm[x]>
```

### 128-bit SIMD vector (Q == 1)

```
VQRDMULH{<c>}{<q>}.<dt> {<Qd>,} <Qn>, <Dm[x]>

if size == '11' then SEE "Related encodings";

if size == '00' then UNDEFINED;

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1') then UNDEFINED;

scalar_form = TRUE; d = UInt(D:Vd); n = UInt(N:Vn); regs = if Q == '0' then 1 else 2;

if size == '01' then esize = 16; elements = 4; m = UInt(Vm<2:0>); index = UInt(M:Vm<3>);

if size == '10' then esize = 32; elements = 2; m = UInt(Vm); index = UInt(M);
```

Related encodings: See Advanced SIMD data-processing for the T32 instruction set, or Advanced SIMD data-processing for the A32 instruction set.

### **Assembler Symbols**

<c> For encoding A1 and A2: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1 and T2: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<dt> Is the data type for the elements of the operands, encoded in "size":

| size | <dt></dt> |
|------|-----------|
| 01   | S16       |
| 10   | S32       |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Qn> Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <Qn>\*2.

<Qm> Is the 128-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

<Dn> Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.

<Dm[x]> Is the 64-bit name of the second SIMD&FP source register holding the scalar. If <dt> is S16, Dm is restricted to D0-D7. Dm is encoded in "Vm<2:0>", and x is encoded in "M:Vm<3>". If <dt> is S32, Dm is restricted to D0-D15. Dm is encoded in "Vm",

and x is encoded in "M".

<Dm> Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.

VQRDMULH Page 999

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();    CheckAdvSIMDEnabled();
    round_const = 1 << (esize-1);
    if scalar_form then op2 = SInt(Elem[D[m],index,esize]);
    for r = 0 to regs-1
        for e = 0 to elements-1
            op1 = SInt(Elem[D[n+r],e,esize]);
            if !scalar_form then op2 = SInt(Elem[D[m+r],e,esize]);
            (result, sat) = SignedSatQ((2*op1*op2 + round_const) >> esize, esize);
            Elem[D[d+r],e,esize] = result;
            if sat then FPSCR.QC = '1';
```

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

VQRDMULH Page 1000

### **VQRSHL**

Vector Saturating Rounding Shift Left takes each element in a vector, shifts them by a value from the least significant byte of the corresponding element of a second vector, and places the results in the destination vector. If the shift value is positive, the operation is a left shift. Otherwise, it is a right shift.

For truncated results see VQSHL (register).

The first operand and result elements are the same data type, and can be any one of:

- 8-bit, 16-bit, 32-bit, or 64-bit signed integers.
- 8-bit, 16-bit, 32-bit, or 64-bit unsigned integers.

The second operand is a signed integer of the same size.

If any of the results overflow, they are saturated. The cumulative saturation bit, FPSCR.QC, is set if saturation occurs. For details see Pseudocode details of saturation.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

### **A1**

| _; | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| Г  | 1  | 1  | 1  | 1  | 0  | 0  | 1  | U  | 0  | D  | Si | ze |    | ٧  | /n |    |    | V  | ′d |    | 0  | 1  | 0 | 1 | Z | Ø | М | 1 |   | ٧١ | m |   |

## 64-bit SIMD vector (Q == 0)

```
VQRSHL\{<c>\}\{<q>\}.<dt>\{<Dd>,\}<Dm>,<Dn>
```

### 128-bit SIMD vector (Q == 1)

```
VQRSHL{<c>}{<q>}.<dt> {<Qd>,} <Qm>, <Qn>
if Q == '1' && (Vd<0> == '1' || Vm<0> == '1' || Vn<0> == '1') then UNDEFINED;
unsigned = (U == '1');
esize = 8 << <u>UInt</u>(size); elements = 64 DIV esize;
d = <u>UInt</u>(D:Vd); m = <u>UInt</u>(M:Vm); n = <u>UInt</u>(N:Vn); regs = if Q == '0' then 1 else 2;
```

# **T1**

| 15 | 5 1 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5   | 4  | 3 | 2      | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1_ | 0 |
|----|-----|----|----|----|----|----|---|---|---|---|-----|----|---|--------|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|
| 1  |     | 1  | 1  | U  | 1  | 1  | 1 | 1 | 0 | D | Siz | ze |   | \<br>\ | 'n |   |    | V  | ′d |    | 0  | 1  | 0 | 1 | Ν | Q | М | 1 |   | V | m  |   |

## 64-bit SIMD vector (Q == 0)

```
\label{eq:vorshift} $$ VQRSHL{<c>}{<q>}.<dt> {<Dd>,} <Dm>, <Dn> \\
```

# 128-bit SIMD vector (Q == 1)

```
VQRSHL{<c>}{<q>}.<dt> {<Qd>,} <Qm>, <Qn>
if Q == '1' && (Vd<0> == '1' || Vm<0> == '1' || Vn<0> == '1') then UNDEFINED;
unsigned = (U == '1');
esize = 8 << UInt(size); elements = 64 DIV esize;
d = UInt(D:Vd); m = UInt(M:Vm); n = UInt(N:Vn); regs = if Q == '0' then 1 else 2;</pre>
```

## **Assembler Symbols**

<c> For encoding A1: see Standard assembler syntax fields. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

VQRSHL Page 1001

<dt> Is the data type for the elements of the vectors, encoded in "U:size":

| U | size | <dt></dt> |
|---|------|-----------|
| 0 | 00   | S8        |
| 0 | 01   | S16       |
| 0 | 10   | S32       |
| 0 | 11   | S64       |
| 1 | 00   | U8        |
| 1 | 01   | U16       |
| 1 | 10   | U32       |
| 1 | 11   | U64       |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.
<Qm> Is the 128-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.
<Qn> Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <Qn>\*2.
<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.
<Dm> Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.

Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.

# Operation

<Dn>

```
if ConditionPassed() then
    EncodingSpecificOperations();    CheckAdvSIMDEnabled();
    for r = 0 to regs-1
        for e = 0 to elements-1
        shift = SInt(Elem[D[n+r],e,esize]<7:0>);
        round_const = 1 << (-1-shift); // 0 for left shift, 2^(n-1) for right shift
        operand = Int(Elem[D[m+r],e,esize], unsigned);
        (result, sat) = SatQ((operand + round_const) << shift, esize, unsigned);
        Elem[D[d+r],e,esize] = result;
        if sat then FPSCR.QC = '1';</pre>
```

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

VQRSHL Page 1002

# VQRSHRN, VQRSHRUN

Vector Saturating Rounding Shift Right, Narrow takes each element in a quadword vector of integers, right shifts them by an immediate value, and places the rounded results in a doubleword vector.

For truncated results, see VOSHRN and VOSHRUN.

The operand elements must all be the same size, and can be any one of:

- 16-bit, 32-bit, or 64-bit signed integers.
- 16-bit, 32-bit, or 64-bit unsigned integers.

The result elements are half the width of the operand elements. If the operand elements are signed, the results can be either signed or unsigned. If the operand elements are unsigned, the result elements must also be unsigned.

If any of the results overflow, they are saturated. The cumulative saturation bit, FPSCR.QC, is set if saturation occurs. For details see Pseudocode details of saturation.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

## **A1**

| 3 | 1 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8  | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0_ |
|---|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|----|---|---|---|---|---|----|---|----|
| 1 |   | 1  | 1  | 1  | 0  | 0  | 1  | U  | 1  | D  |    |    | im | m6 |    |    |    | V  | ′d |    | 1  | 0  | 0 | ор | 0 | 1 | М | 1 |   | Vı | n |    |

Signed result (!(imm6 == 000xxx) && op == 1)

```
VQRSHRN\{<c>\}\{<q>\}.<type><size> <Dd>, <Qm>, #<imm>
```

Unsigned result (U == 1 && !(imm6 == 000xxx) && op == 0)

```
\label{local_vQRSHRUN} $$ VQRSHRUN(<c>)(<q>).<type><size> <Dd>, <Qm>, #<imm>
```

```
if imm6 == '000xxx' then SEE "Related encodings";
if U == '0' && op == '0' then SEE "VRSHRN";
if Vm<0> == '1' then UNDEFINED;
case imm6 of
   when '001xxx' esize = 8; elements = 8; shift_amount = 16 - UInt(imm6);
   when '01xxxx' esize = 16; elements = 4; shift_amount = 32 - UInt(imm6);
   when '1xxxxx' esize = 32; elements = 2; shift_amount = 64 - UInt(imm6);
src_unsigned = (U == '1' && op == '1'); dest_unsigned = (U == '1');
d = UInt(D:Vd); m = UInt(M:Vm);
```

### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3   | 2  | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8  | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|-----|----|---|---|----|----|----|----|----|----|---|----|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | U  | 1  | 1  | 1 | 1 | 1 | D |   |   | imı | m6 |   |   |    | ٧  | ′d |    | 1  | 0  | 0 | ор | 0 | 1 | М | 1 |   | Vı | m |   |

### Signed result (!(imm6 == 000xxx) && op == 1)

```
VQRSHRN\{<c>\}\{<q>\}.<type><size> <Dd>, <Qm>, #<imm>
```

### Unsigned result (U == 1 && !(imm6 == 000xxx) && op == 0)

```
\label{eq:vorshrun} $$ VQRSHRUN\{<c>\}\{<q>\}.<type><size> <Dd>, <Qm>, #<imm>
```

```
if imm6 == '000xxx' then SEE "Related encodings";
if U == '0' && op == '0' then SEE "VRSHRN";
if Vm<0> == '1' then UNDEFINED;
case imm6 of
   when '001xxx' esize = 8; elements = 8; shift_amount = 16 - UInt(imm6);
   when '01xxxx' esize = 16; elements = 4; shift_amount = 32 - UInt(imm6);
   when '1xxxxx' esize = 32; elements = 2; shift_amount = 64 - UInt(imm6);
src_unsigned = (U == '1' && op == '1'); dest_unsigned = (U == '1');
d = UInt(D:Vd); m = UInt(M:Vm);
```

Related encodings: See Advanced SIMD one register and modified immediate for the T32 instruction set, or Advanced SIMD one register and modified immediate for the A32 instruction set.

## **Assembler Symbols**

<c> For encoding A1: see Standard assembler syntax fields. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<type> For the signed result variant: is the data type for the elements of the vectors, encoded in "U":

| U | <type></type> |
|---|---------------|
| 0 | S             |
| 1 | U             |

For the unsigned result variant: is the data type for the elements of the vectors, encoded in "U":

| U | <type></type> |
|---|---------------|
| 1 | S             |

<size> Is the data size for the elements of the vectors, encoded in "imm6<5:3>":

| imm6<5:3> | <size></size> |
|-----------|---------------|
| 001       | 16            |
| 01x       | 32            |
| 1xx       | 64            |

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

<Qm> Is the 128-bit name of the SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.

<imm> Is an immediate value, in the range 1 to <size>/2, encoded in the "imm6" field as <size>/2 - <imm>.

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();    CheckAdvSIMDEnabled();
    round_const = 1 << (shift_amount - 1);
    for e = 0 to elements-1
        operand = Int(Elem[Qin[m>>1],e,2*esize], src_unsigned);
        (result, sat) = SatQ((operand + round_const) >> shift_amount, esize, dest_unsigned);
        Elem[D[d],e,esize] = result;
        if sat then FPSCR.QC = '1';
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

# VQSHL, VQSHLU (immediate)

Vector Saturating Shift Left (immediate) takes each element in a vector of integers, left shifts them by an immediate value, and places the results in a second vector.

The operand elements must all be the same size, and can be any one of:

- 8-bit, 16-bit, 32-bit, or 64-bit signed integers.
- 8-bit, 16-bit, 32-bit, or 64-bit unsigned integers.

The result elements are the same size as the operand elements. If the operand elements are signed, the results can be either signed or unsigned. If the operand elements are unsigned, the result elements must also be unsigned.

If any of the results overflow, they are saturated. The cumulative saturation bit, *FPSCR*.QC, is set if saturation occurs. For details see *Pseudocode details of saturation*.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8  | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|----|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | J  | 1  | D  |    |    | im | m6 |    |    |    | V  | ′d |    | 0  | 1  | 1 | ор | L | Q | М | 1 |   | ١V | n |   |

VQSHL,double,signed-result (!(imm6 == 000xxx && L == 0) && op == 1 && Q == 0)

```
VQSHL{<c>}{<q>}.<type><size> {<Dd>,} <Dm>, #<imm>
```

VQSHL,quad,signed-result (!(imm6 == 000xxx && L == 0) && op == 1 && Q == 1)

```
\label{local_vQSHL} $$ VQSHL{<c>}{<q>}.<type><size> {<Qd>,} <Qm>,  $$ $$ $$ $$ $$
```

VQSHLU,double,unsigned-result (U == 1 && !(imm6 == 000xxx && L == 0) && op == 0 && Q == 0)

```
VQSHLU{<c>}{<q>}.<type><size> {<Dd>,} <Dm>, #<imm>
```

VQSHLU,quad,unsigned-result (U == 1 && !(imm6 == 000xxx && L == 0) && op == 0 && Q == 1)

```
VQSHLU{<c>}{<q>}.<type><size> {<Qd>,} <Qm>, #<imm>
```

```
if (L:imm6) == '0000xxx' then SEE "Related encodings";
if U == '0' && op == '0' then UNDEFINED;
if Q == '1' && (Vd<0> == '1' | Vm<0> == '1') then UNDEFINED;
case L:imm6 of
    when '0001xxx' esize = 8; elements = 8; shift_amount = UInt(imm6) - 8;
    when '001xxxx' esize = 16; elements = 4; shift_amount = UInt(imm6) - 16;
    when '01xxxxx' esize = 32; elements = 2; shift_amount = UInt(imm6) - 32;
    when '1xxxxxx' esize = 64; elements = 1; shift_amount = UInt(imm6);
src_unsigned = (U == '1' && op == '1'); dest_unsigned = (U == '1');
d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3  | 2  | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8  | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |  |
|----|----|----|----|----|----|---|---|---|---|---|---|----|----|---|---|----|----|----|----|----|----|---|----|---|---|---|---|---|----|---|---|--|
| 1  | 1  | 1  | U  | 1  | 1  | 1 | 1 | 1 | D |   |   | im | m6 |   |   |    | V  | 'd |    | 0  | 1  | 1 | qо | L | Q | М | 1 |   | Vı | n |   |  |

```
VQSHL,double,signed-result (!(imm6 == 000xxx && L == 0) && op == 1 && Q == 0)
```

```
VQSHL{<c>}{<q>}.<type><size> {<Dd>,} <Dm>, #<imm>
```

VQSHL,quad,signed-result (!(imm6 == 000xxx && L == 0) && op == 1 && Q == 1)

```
VQSHL{<c>}{<q>}.<type><size> {<Qd>,} <Qm>, #<imm>
```

VQSHLU,double,unsigned-result (U == 1 && !(imm6 == 000xxx && L == 0) && op == 0 && Q == 0)

```
VQSHLU\{<c>\}\{<q>\}.<type><size> \{<Dd>, \} <Dm>,  #<imm>
```

VQSHLU,quad,unsigned-result (U == 1 && !(imm6 == 000xxx && L == 0) && op == 0 && Q == 1)

```
VQSHLU\{<c>\}\{<q>\}.<type><size> \{<Qd>, \} <Qm>, #<imm>
```

```
if (L:imm6) == '0000xxx' then SEE "Related encodings";
if U == '0' && op == '0' then UNDEFINED;
if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;
case L:imm6 of
    when '0001xxx' esize = 8; elements = 8; shift_amount = UInt(imm6) - 8;
    when '001xxxx' esize = 16; elements = 4; shift_amount = UInt(imm6) - 16;
    when '01xxxxx' esize = 32; elements = 2; shift_amount = UInt(imm6) - 32;
    when '1xxxxxx' esize = 64; elements = 1; shift_amount = UInt(imm6);
src_unsigned = (U == '1' && op == '1'); dest_unsigned = (U == '1');
d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

Related encodings: See Advanced SIMD one register and modified immediate for the T32 instruction set, or Advanced SIMD one register and modified immediate for the A32 instruction set.

### **Assembler Symbols**

<Dm>

<c> For encoding A1: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<type> Is the data type for the elements of the vectors, encoded in "U":

| U | <type></type> |
|---|---------------|
| 0 | S             |
| 1 | U             |

<size> Is the data size for the elements of the vectors, encoded in "L:imm6<5:3>":

| L | imm6<5:3> | <size></size> |
|---|-----------|---------------|
| 0 | 001       | 8             |
| 0 | 01x       | 16            |
| 0 | 1xx       | 32            |
| 1 | XXX       | 64            |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Qm> Is the 128-bit name of the SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.

<imm> Is an immediate value, in the range 0 to <size>-1, encoded in the "imm6" field.

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();    CheckAdvSIMDEnabled();
    for r = 0 to regs-1
        for e = 0 to elements-1
            operand = Int(Elem[D[m+r],e,esize], src_unsigned);
            (result, sat) = SatQ(operand << shift_amount, esize, dest_unsigned);
            Elem[D[d+r],e,esize] = result;
            if sat then FPSCR.QC = '1';</pre>
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# VQSHL (register)

Vector Saturating Shift Left (register) takes each element in a vector, shifts them by a value from the least significant byte of the corresponding element of a second vector, and places the results in the destination vector. If the shift value is positive, the operation is a left shift. Otherwise, it is a right shift.

The results are truncated. For rounded results, see VQRSHL.

The first operand and result elements are the same data type, and can be any one of:

- 8-bit, 16-bit, 32-bit, or 64-bit signed integers.
- 8-bit, 16-bit, 32-bit, or 64-bit unsigned integers.

The second operand is a signed integer of the same size.

If any of the results overflow, they are saturated. The cumulative saturation bit, FPSCR.QC, is set if saturation occurs. For details see Pseudocode details of saturation.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

### **A1**

|   | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24     | 23 | 22 | 21 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|---|----|----|----|----|----|----|----|--------|----|----|-------|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| ſ | 1  | 1  | 1  | 1  | 0  | 0  | 1  | $\Box$ | 0  | D  | size  |    | ٧  | 'n |    |    | ٧  | ⁄d |    | 0  | 1  | 0 | 0 | Ζ | Q | М | 1 |   | Vı | m |   |

#### 64-bit SIMD vector (Q == 0)

```
VQSHL{<c>}{<q>}.<dt> {<Dd>,} <Dm>, <Dn>
```

### 128-bit SIMD vector (Q == 1)

```
VQSHL{<c>}{<q>}.<dt> {<Qd>,} <Qm>, <Qn>

if Q == '1' && (Vd<0> == '1' || Vm<0> == '1' || Vn<0> == '1') then UNDEFINED;
unsigned = (U == '1');
esize = 8 << <u>UInt</u>(size); elements = 64 DIV esize;
d = <u>UInt</u>(D:Vd); m = <u>UInt</u>(M:Vm); n = <u>UInt</u>(N:Vn); regs = if Q == '0' then 1 else 2;
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5   | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|-----|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | C  | 1  | 1  | 1 | 1 | 0 | D | siz | е |   | ٧ | 'n |   |    | ٧  | ′d |    | 0  | 1  | 0 | 0 | N | Q | М | 1 |   | V | m |   |

#### 64-bit SIMD vector (Q == 0)

```
VQSHL\{<c>\}\{<q>\}.<dt>\{<Dd>,\}<Dm>,<Dn>
```

## 128-bit SIMD vector (Q == 1)

```
VQSHL{<c>}{<q>}.<dt> {<Qd>,} <Qm>, <Qn>
if Q == '1' && (Vd<0> == '1' || Vm<0> == '1' || Vn<0> == '1') then UNDEFINED;
unsigned = (U == '1');
esize = 8 << UInt(size); elements = 64 DIV esize;
d = UInt(D:Vd); m = UInt(M:Vm); n = UInt(N:Vn); regs = if Q == '0' then 1 else 2;</pre>
```

# **Assembler Symbols**

<c> For encoding A1: see Standard assembler syntax fields. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<dt> Is the data type for the elements of the vectors, encoded in "U:size":

| U | size | <dt></dt> |
|---|------|-----------|
| 0 | 00   | S8        |
| 0 | 01   | S16       |
| 0 | 10   | S32       |
| 0 | 11   | S64       |
| 1 | 00   | U8        |
| 1 | 01   | U16       |
| 1 | 10   | U32       |
| 1 | 11   | U64       |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.
<Qm> Is the 128-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.
<Qn> Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <Qn>\*2.
<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.
<Dm> Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.
<Dn> Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();    CheckAdvSIMDEnabled();
    for r = 0 to regs-1
        for e = 0 to elements-1
        shift = SInt(Elem[D[n+r],e,esize]<7:0>);
        operand = Int(Elem[D[m+r],e,esize], unsigned);
        (result,sat) = SatQ(operand << shift, esize, unsigned);
        Elem[D[d+r],e,esize] = result;
        if sat then FPSCR.QC = '1';</pre>
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# **VQSHRN, VQSHRUN**

Vector Saturating Shift Right, Narrow takes each element in a quadword vector of integers, right shifts them by an immediate value, and places the truncated results in a doubleword vector.

For rounded results, see VQRSHRN and VQRSHRUN.

The operand elements must all be the same size, and can be any one of:

- 16-bit, 32-bit, or 64-bit signed integers.
- 16-bit, 32-bit, or 64-bit unsigned integers.

The result elements are half the width of the operand elements. If the operand elements are signed, the results can be either signed or unsigned. If the operand elements are unsigned, the result elements must also be unsigned.

If any of the results overflow, they are saturated. The cumulative saturation bit, FPSCR.QC, is set if saturation occurs. For details see Pseudocode details of saturation.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### Α1

| 3 | 1 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8  | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0_ |
|---|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|----|---|---|---|---|---|----|---|----|
|   | 1 | 1  | 1  | 1  | 0  | 0  | 1  | U  | 1  | D  |    |    | im | m6 |    |    |    | V  | ′d |    | 1  | 0  | 0 | ор | 0 | 0 | М | 1 |   | Vı | n |    |

Signed result (!(imm6 == 000xxx) && op == 1)

```
VQSHRN{<c>}{<q>}.<type><size> <Dd>, <Qm>, #<imm>
```

Unsigned result (U == 1 && !(imm6 == 000xxx) && op == 0)

```
\label{eq:vostrum} $$ VQSHRUN\{<c>\} $$ <<p>.<type><size> <Dd>, <Qm>, #<imm>
```

```
if imm6 == '000xxx' then SEE "Related encodings";
if U == '0' && op == '0' then SEE "VSHRN";
if Vm<0> == '1' then UNDEFINED;
case imm6 of
   when '001xxx' esize = 8; elements = 8; shift_amount = 16 - UInt(imm6);
   when '01xxxx' esize = 16; elements = 4; shift_amount = 32 - UInt(imm6);
   when '1xxxxx' esize = 32; elements = 2; shift_amount = 64 - UInt(imm6);
src_unsigned = (U == '1' && op == '1'); dest_unsigned = (U == '1');
d = UInt(D:Vd); m = UInt(M:Vm);
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3   | 2  | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|-----|----|---|---|----|----|----|----|----|----|---|----|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | С  | 1  | 1  | 1 | 1 | 1 | D |   |   | imı | m6 |   |   |    | ٧  | ′d |    | 1  | 0  | 0 | ор | 0 | 0 | М | 1 |   | V | m |   |

#### Signed result (!(imm6 == 000xxx) && op == 1)

```
VQSHRN\{<c>\}\{<q>\}.<type><size> <Dd>, <Qm>, #<imm>
```

#### Unsigned result (U == 1 && !(imm6 == 000xxx) && op == 0)

```
VQSHRUN{<c>}{<q>}.<type><size> <Dd>, <Qm>, #<imm>

if imm6 == '000xxx' then SEE "Related encodings";

if U == '0' && op == '0' then SEE "VSHRN";

if Vm<0> == '1' then UNDEFINED;

case imm6 of
   when '001xxx' esize = 8; elements = 8; shift_amount = 16 - UInt(imm6);
   when '01xxxx' esize = 16; elements = 4; shift_amount = 32 - UInt(imm6);
   when '1xxxxx' esize = 32; elements = 2; shift_amount = 64 - UInt(imm6);

src_unsigned = (U == '1' && op == '1'); dest_unsigned = (U == '1');

d = UInt(D:Vd); m = UInt(M:Vm);
```

Related encodings: See Advanced SIMD one register and modified immediate for the T32 instruction set, or Advanced SIMD one register and modified immediate for the A32 instruction set.

## **Assembler Symbols**

<c> For encoding A1: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<type> For the signed result variant: is the data type for the elements of the vectors, encoded in "U":

| U | <type></type> |
|---|---------------|
| 0 | S             |
| 1 | U             |

For the unsigned result variant: is the data type for the elements of the vectors, encoded in "U":

| U | <type></type> |
|---|---------------|
| 1 | S             |

<size> Is the data size for the elements of the vectors, encoded in "imm6<5:3>":

| imm6<5:3> | <size></size> |
|-----------|---------------|
| 001       | 16            |
| 01x       | 32            |
| 1xx       | 64            |

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

<Qm> Is the 128-bit name of the SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.

<imm> Is an immediate value, in the range 1 to <size>/2, encoded in the "imm6" field as <size>/2 - <imm>.

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();    CheckAdvSIMDEnabled();
    for e = 0 to elements-1
        operand = Int(Elem[Qin[m>>1],e,2*esize], src_unsigned);
        (result, sat) = SatQ(operand >> shift_amount, esize, dest_unsigned);
        Elem[D[d],e,esize] = result;
        if sat then FPSCR.QC = '1';
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

## **VQSUB**

Vector Saturating Subtract subtracts the elements of the second operand vector from the corresponding elements of the first operand vector, and places the results in the destination vector. Signed and unsigned operations are distinct.

The operand and result elements must all be the same type, and can be any one of:

- 8-bit, 16-bit, 32-bit, or 64-bit signed integers.
- 8-bit, 16-bit, 32-bit, or 64-bit unsigned integers.

If any of the results overflow, they are saturated. The cumulative saturation bit, FPSCR.QC, is set if saturation occurs. For details see Pseudocode details of saturation.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24     | 23 | 22 | 21  | 20       | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|--------|----|----|-----|----------|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | $\Box$ | 0  | О  | siz | <u>e</u> |    | ٧  | 'n |    |    | V  | ď  |    | 0  | 0  | 1 | 0 | N | Q | М | 1 |   | Vı | m |   |

## 64-bit SIMD vector (Q == 0)

```
VQSUB{<c>}{<q>}.<dt> {<Dd>,} <Dn>, <Dm>
```

### 128-bit SIMD vector (Q == 1)

```
VQSUB{<c>}{<q>}.<dt> {<Qd>,} <Qn>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;
unsigned = (U == '1');
esize = 8 << <u>UInt</u>(size); elements = 64 DIV esize;
d = <u>UInt</u>(D:Vd); n = <u>UInt</u>(N:Vn); m = <u>UInt</u>(M:Vm); regs = if Q == '0' then 1 else 2;
```

#### T1

|   | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5   | 4 | 3 | 2      | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0      |
|---|----|----|----|----|----|----|---|---|---|---|-----|---|---|--------|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|--------|
| ſ | 1  | 1  | 1  | U  | 1  | 1  | 1 | 1 | 0 | D | siz | ĕ |   | \<br>\ | /n |   |    | V  | ′d |    | 0  | 0  | 1 | 0 | Ν | Q | М | 1 |   | Vı | n | $\Box$ |

## 64-bit SIMD vector (Q == 0)

```
VQSUB{<c>}{<q>}.<dt> {<Dd>,} <Dn>, <Dm>
```

## 128-bit SIMD vector (Q == 1)

```
VQSUB{<c>}{<q>}.<dt> {<Qd>,} <Qn>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;
unsigned = (U == '1');
esize = 8 << <u>UInt</u>(size); elements = 64 DIV esize;
d = <u>UInt</u>(D:Vd); n = <u>UInt</u>(N:Vn); m = <u>UInt</u>(M:Vm); regs = if Q == '0' then 1 else 2;
```

# **Assembler Symbols**

<c> For encoding A1: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

- <q> See Standard assembler syntax fields.
- <dt> Is the data type for the elements of the vectors, encoded in "U:size":

VQSUB Page 1012

| U | size | <dt></dt> |
|---|------|-----------|
| 0 | 00   | S8        |
| 0 | 01   | S16       |
| 0 | 10   | S32       |
| 0 | 11   | S64       |
| 1 | 00   | U8        |
| 1 | 01   | U16       |
| 1 | 10   | U32       |
| 1 | 11   | U64       |

```
<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>*2.
<Qn> Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <Qn>*2.
<Qm> Is the 128-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field as <Qm>*2.
<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.
<Dn> Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.
<Dm> Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.
```

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();    CheckAdvSIMDEnabled();
    for r = 0 to regs-1
        for e = 0 to elements-1
            diff = Int(Elem[D[n+r],e,esize], unsigned) - Int(Elem[D[m+r],e,esize], unsigned);
            (Elem[D[d+r],e,esize], sat) = SatQ(diff, esize, unsigned);
            if sat then FPSCR.QC = '1';
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

VQSUB Page 1013

#### VRADDHN

Vector Rounding Add and Narrow, returning High Half adds corresponding elements in two quadword vectors, and places the most significant half of each result in a doubleword vector. The results are rounded. For truncated results, see <u>VADDHN</u>.

The operand elements can be 16-bit, 32-bit, or 64-bit integers. There is no distinction between signed and unsigned integers.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|-------|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 1  | D  | != 11 |    | ٧  | 'n |    |    | ٧  | ⁄d |    | 0  | 1  | 0 | 0 | Ν | 0 | М | 0 |   | V | m |   |
| `  |    |    |    |    |    |    |    |    |    | 0170  |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

size

#### **A1**

```
VRADDHN{<c>}{<q>}.<dt> <Dd>, <Qn>, <Qm>

if size == '11' then SEE "Related encodings";
if Vn<0> == '1' || Vm<0> == '1' then UNDEFINED;
esize = 8 << UInt(size); elements = 64 DIV esize;
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);</pre>
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5  | 4  | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|----|----|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 1 | D | != | 11 |   | V | 'n |   |    | ٧  | ′d |    | 0  | 1  | 0 | 0 | N | 0 | М | 0 |   | Vı | m |   |

size

T1

```
VRADDHN{<c>}{<q>}.<dt> <Dd>, <Qn>, <Qm>

if size == '11' then SEE "Related encodings";
if Vn<0> == '1' || Vm<0> == '1' then UNDEFINED;
esize = 8 << UInt(size); elements = 64 DIV esize;
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);</pre>
```

Related encodings: See Advanced SIMD data-processing for the T32 instruction set, or Advanced SIMD data-processing for the A32 instruction set.

# **Assembler Symbols**

<c> For encoding A1: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<dt> Is the data type for the elements of the operands, encoded in "size":

| size | <dt></dt> |
|------|-----------|
| 0.0  | I16       |
| 01   | I32       |
| 10   | I64       |

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

<Qn> Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <Qn>\*2.

<Qm> Is the 128-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.

VRADDHN Page 1014

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();    CheckAdvSIMDEnabled();
    round_const = 1 << (esize-1);
    for e = 0 to elements-1
        result = Elem[Qin[n>>1],e,2*esize] + Elem[Qin[m>>1],e,2*esize] + round_const;
        Elem[D[d],e,esize] = result<2*esize-1:esize>;
```

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

VRADDHN Page 1015

#### **VRECPE**

Vector Reciprocal Estimate finds an approximate reciprocal of each element in the operand vector, and places the results in the destination vector.

The operand and result elements are the same type, and can be floating-point numbers or unsigned integers.

For details of the operation performed by this instruction see *Floating-point reciprocal square root estimate and step*.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### Α1

| _ | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|---|----|----|----|----|----|----|----|----|----|----|----|----|-------|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| ſ | 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 1  | D  | 1  | 1  | size  | 1  | 1  |    | ٧  | 'd |    | 0  | 1  | 0 | F | 0 | Q | М | 0 |   | Vr | n |   |

#### 64-bit SIMD vector (Q == 0)

```
VRECPE{<c>}{<q>}.<dt> <Dd>, <Dm>
```

#### 128-bit SIMD vector (Q == 1)

```
VRECPE{<c>}{<q>}. <dt> <Qd>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;

if (size == '01' && !HaveFP16Ext()) || size IN {'00', '11'} then UNDEFINED;

floating_point = (F == '1');

case size of
   when '01' esize = 16; elements = 4;
   when '10' esize = 32; elements = 2;

d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

## **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 2  | 1 | 0 | 15 | 14 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 0 |  |
|----|----|----|----|----|----|---|---|---|---|---|---|------|---|---|----|-------|----|----|----|---|---|---|---|---|---|---|----|-----|--|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 1 | D | 1 | 1 | size | 1 | 1 |    | Vd    |    | 0  | 1  | 0 | F | 0 | Q | М | 0 |   | Vm | )   |  |

## 64-bit SIMD vector (Q == 0)

```
\label{eq:vrecond} \texttt{VRECPE}\{<\texttt{c}>\} \{<\texttt{q}>\} .<\texttt{dt}> \ \texttt{<Dd}>, \ \texttt{<Dm}>
```

# 128-bit SIMD vector (Q == 1)

```
VRECPE{<c>}{<q>}.<dt> <Qd>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;
if (size == '01' && !HaveFP16Ext()) || size IN {'00', '11'} then UNDEFINED;
if size == '01' && InITBlock() then UNPREDICTABLE;
floating_point = (F == '1');
case size of
   when '01' esize = 16; elements = 4;
   when '10' esize = 32; elements = 2;
d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If size == '01' && InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

VRECPE Page 1016

## **Assembler Symbols**

<c> For encoding A1: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<dt> Is the data type for the elements of the vectors, encoded in "F:size":

| F | size | <dt></dt> |
|---|------|-----------|
| 0 | 10   | U32       |
| 1 | 01   | F16       |
| 1 | 10   | F32       |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Qm> Is the 128-bit name of the SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

<Dm> Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.

### Newton-Raphson iteration

For details of the operation performed and how it can be used in a Newton-Raphson iteration to calculate the reciprocal of a number, see *Floating-point* reciprocal estimate and step.

## Operation

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

VRECPE Page 1017

#### **VRECPS**

Vector Reciprocal Step multiplies the elements of one vector by the corresponding elements of another vector, subtracts each of the products from 2.0, and places the results into the elements of the destination vector.

The operand and result elements are floating-point numbers.

For details of the operation performed by this instruction see Floating-point reciprocal estimate and step.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 3 | 1 3 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|---|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1 | 1   | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | D  | 0  | SZ |    | ٧  | 'n |    |    | V  | 'd |    | 1  | 1  | 1 | 1 | N | Q | М | 1 |   | ١V | n |   |

#### 64-bit SIMD vector (Q == 0)

```
VRECPS{<c>}{<q>}.<dt> {<Dd>, }<Dn>, <Dm>
```

#### 128-bit SIMD vector (Q == 1)

```
VRECPS{<c>}{<q>}.<dt> {<Qd>, }<Qn>, <Qm>
if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;
if sz == '1' && !HaveFP16Ext() then UNDEFINED;
case sz of
   when '0' esize = 32; elements = 2;
   when '1' esize = 16; elements = 4;
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

## T1

| 15 | 5 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|---|----|----|----|----|----|---|---|---|---|---|----|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  |   | 1  | 1  | 0  | 1  | 1  | 1 | 1 | 0 | D | 0 | SZ |   | ٧ | 'n |   |    | ٧  | ′d |    | 1  | 1  | 1 | 1 | N | Q | М | 1 |   | V | m |   |

## 64-bit SIMD vector (Q == 0)

```
\label{eq:vreconstruction} $$ VRECPS {<c>} {<q>} .<dt> {<Dd>, }<Dn>, <Dm> $$
```

## 128-bit SIMD vector (Q == 1)

```
VRECPS{<c>}{<q>}.<dt> {<Qd>, }<Qn>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;
if sz == '1' && !HaveFP16Ext() then UNDEFINED;
if sz == '1' && InITBlock() then UNPREDICTABLE;
case sz of
   when '0' esize = 32; elements = 2;
   when '1' esize = 16; elements = 4;
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

## **CONSTRAINED UNPREDICTABLE behavior**

If size == '01' && InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

VRECPS Page 1018

# **Assembler Symbols**

<c>

|           | For encoding T1: see Standard assembler syntax fields.                                                 |
|-----------|--------------------------------------------------------------------------------------------------------|
| <q></q>   | See Standard assembler syntax fields.                                                                  |
| <dt></dt> | Is the data type for the elements of the vectors, encoded in "sz":                                     |
|           | sz <dt>         0       F32         1       F16</dt>                                                   |
| <qd></qd> | Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <qd>*2.</qd>   |
| <qn></qn> | Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <qn>*2.</qn>  |
| <qm></qm> | Is the 128-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field as <qm>*2.</qm> |
| <dd></dd> | Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.                   |
| <dn></dn> | Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.                  |
| <dm></dm> | Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.                 |

For encoding A1: see Standard assembler syntax fields. This encoding must be unconditional.

#### Newton-Raphson iteration

For details of the operation performed and how it can be used in a Newton-Raphson iteration to calculate the reciprocal of a number, see *Floating-point* reciprocal estimate and step.

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();    CheckAdvSIMDEnabled();
    for r = 0 to regs-1
        for e = 0 to elements-1
        Elem[D[d+r],e,esize] = FPRecipStep(Elem[D[n+r],e,esize], Elem[D[m+r],e,esize]);
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

VRECPS Page 1019

## VREV16

Vector Reverse in halfwords reverses the order of 8-bit elements in each halfword of the vector, and places the result in the corresponding destination vector

There is no distinction between data types, other than size.

The following figure shows an example of the operation of VREV16 doubleword operation.

## VREV16.8, doubleword



Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19   | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|------|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 1  | ם  | 1  | 1  | size | е  | 0  | 0  |    | V  | 'd |    | 0  | 0  | 0 | 1 | 0 | Q | М | 0 |   | V | m |   |
|    |    |    |    |    |    |    |    |    |    |    |    |      |    |    |    |    |    |    |    |    |    |   | 0 | n |   |   |   |   |   |   |   |

## 64-bit SIMD vector (Q == 0)

```
VREV16{<c>}{<q>}.<dt> <Dd>, <Dm>
```

## 128-bit SIMD vector (Q == 1)

```
VREV16{<c>}{<q>}.<dt> <Qd>, <Qm>
```

```
if UInt(op)+UInt(size) >= 3 then UNDEFINED;
if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;

esize = 8 << UInt(size);
integer container_size;
case op of
    when '10' container_size = 16;
    when '01' container_size = 32;
    when '00' container_size = 64;
integer containers = 64 DIV container_size;
integer elements_per_container = container_size DIV esize;

d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;</pre>
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3   | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0_ |
|----|----|----|----|----|----|---|---|---|---|---|---|-----|---|---|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|----|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 1 | D | 1 | 1 | siz | е | 0 | 0 |    | V  | d  |    | 0  | 0  | 0 | 1 | 0 | Ø | М | 0 |   | V | m |    |

op

VREV16 Page 1020

#### 64-bit SIMD vector (Q == 0)

```
VREV16{<c>}{<q>}.<dt> <Dd>, <Dm>
```

#### 128-bit SIMD vector (Q == 1)

```
VREV16{<c>}{<q>}.<dt> <Qd>, <Qm>

if UInt(op) +UInt(size) >= 3 then UNDEFINED;
if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;

esize = 8 << UInt(size);
integer container_size;
case op of
   when '10' container_size = 16;
   when '01' container_size = 32;
   when '00' container_size = 64;
integer containers = 64 DIV container_size;
integer elements_per_container = container_size DIV esize;

d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;</pre>
```

## **Assembler Symbols**

<c> For encoding A1: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<dt> Is the data type for the elements of the operand, encoded in "size":

| size | <dt></dt> |
|------|-----------|
| 00   | 8         |
| 01   | RESERVED  |
| 1x   | RESERVED  |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Qm> Is the 128-bit name of the SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

<Dm> Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.

#### Operation

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - $\circ$   $\;$  The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

VREV16 Page 1021

- The response of this instruction to asynchronous exceptions does not vary based on:
   The values of the data supplied in any of its registers.
   The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

VREV16 Page 1022

## VREV32

Vector Reverse in words reverses the order of 8-bit or 16-bit elements in each word of the vector, and places the result in the corresponding destination vector

There is no distinction between data types, other than size.

The following figure shows an example of the operation of VREV32 doubleword operations.





Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 1 | 8 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|------|---|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 1  | О  | 1  | 1  | size | ; | 0  | 0  |    | V  | ď  |    | 0  | 0  | 0 | 0 | 1 | Q | М | 0 |   | ٧ | m |   |
|    |    |    |    |    |    |    |    |    |    |    |    |      |   |    |    |    |    |    |    |    |    |   | 0 | n |   |   |   |   |   |   |   |

## 64-bit SIMD vector (Q == 0)

```
VREV32{<c>}{<q>}.<dt> <Dd>, <Dm>
```

## 128-bit SIMD vector (Q == 1)

```
VREV32{<c>}{<q>}.<dt> <Qd>, <Qm>
```

```
if UInt(op)+UInt(size) >= 3 then UNDEFINED;
if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;

esize = 8 << UInt(size);
integer container_size;
case op of
    when '10' container_size = 16;
    when '01' container_size = 32;
    when '00' container_size = 64;
integer containers = 64 DIV container_size;
integer elements_per_container = container_size DIV esize;

d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;</pre>
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3    | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0_ |
|----|----|----|----|----|----|---|---|---|---|---|---|------|---|---|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|----|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 1 | D | 1 | 1 | size | е | 0 | 0 |    | Vo | b  |    | 0  | 0  | 0 | 0 | 1 | Q | М | 0 |   | Vı | m |    |

VREV32 Page 1023

#### 64-bit SIMD vector (Q == 0)

```
VREV32{<c>}{<q>}.<dt> <Dd>, <Dm>
```

## 128-bit SIMD vector (Q == 1)

```
VREV32{<c>}{<q>}.<dt> <Qd>, <Qm>

if UInt(op) +UInt(size) >= 3 then UNDEFINED;
if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;

esize = 8 << UInt(size);
integer container_size;
case op of
   when '10' container_size = 16;
   when '01' container_size = 32;
   when '00' container_size = 64;
integer containers = 64 DIV container_size;
integer elements_per_container = container_size DIV esize;

d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;</pre>
```

## **Assembler Symbols**

<c> For encoding A1: see Standard assembler syntax fields. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<dt> Is the data type for the elements of the operand, encoded in "size":

| size | <dt></dt> |
|------|-----------|
| 0.0  | 8         |
| 01   | 16        |
| 1x   | RESERVED  |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Qm> Is the 128-bit name of the SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

<Dm> Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.

#### Operation

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - $\circ$   $\;$  The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

VREV32 Page 1024

- The response of this instruction to asynchronous exceptions does not vary based on:
   The values of the data supplied in any of its registers.
   The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

VREV32 Page 1025

#### VREV64

Vector Reverse in doublewords reverses the order of 8-bit, 16-bit, or 32-bit elements in each doubleword of the vector, and places the result in the corresponding destination vector.

There is no distinction between data types, other than size.

The following figure shows an example of the operation of VREV64 doubleword operations.





Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 18 | 3 17 | 7 10 | 3 1 | 5 1 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|-------|------|------|-----|-----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 1  | О  | 1  | 1  | size  | 0    | 0    |     |     | Vo | b  |    | 0  | 0  | 0 | 0 | 0 | Q | М | 0 |   | ٧ | n |   |
|    |    |    |    |    |    |    |    |    |    |    |    |       |      |      |     |     |    |    |    |    |    |   | 0 | n |   |   |   |   |   |   |   |

## 64-bit SIMD vector (Q == 0)

```
\label{eq:vreveal} \texttt{VREV64} \ \{\c<\c>\} \ \{\c<\c>\} \ .\c<\c\\ \c<\c>Dd>, \c<\c\\ \c>Dm>
```

## 128-bit SIMD vector (Q == 1)

```
VREV64{<c>}{<q>}.<dt> <Qd>, <Qm>
```

```
if UInt(op)+UInt(size) >= 3 then UNDEFINED;
if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;

esize = 8 << UInt(size);
integer container_size;
case op of
    when '10' container_size = 16;
    when '01' container_size = 32;
    when '00' container_size = 64;
integer containers = 64 DIV container_size;
integer elements_per_container = container_size DIV esize;

d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;</pre>
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 2  | . 1 | 0 | 15 | 14 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|------|-----|---|----|-------|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 1 | D | 1 | 1 | size | 0   | 0 |    | Vd    |    | 0  | 0  | 0 | 0 | 0 | Q | М | 0 |   | Vı | m |   |

op

VREV64 Page 1026

#### 64-bit SIMD vector (Q == 0)

```
VREV64{<c>}{<q>}.<dt> <Dd>, <Dm>
```

# 128-bit SIMD vector (Q == 1)

```
VREV64{<c>}{<q>}.<dt> <Qd>, <Qm>

if UInt(op) +UInt(size) >= 3 then UNDEFINED;
if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;

esize = 8 << UInt(size);
integer container_size;
case op of
   when '10' container_size = 16;
   when '01' container_size = 32;
   when '00' container_size = 64;
integer containers = 64 DIV container_size;
integer elements_per_container = container_size DIV esize;

d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;</pre>
```

## **Assembler Symbols**

<c> For encoding A1: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<dt> Is the data type for the elements of the operand, encoded in "size":

| size | <dt></dt> |
|------|-----------|
| 0.0  | 8         |
| 01   | 16        |
| 10   | 32        |
| 11   | RESERVED  |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Qm> Is the 128-bit name of the SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

<Dm> Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.

## Operation

#### **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.

VREV64 Page 1027

- $\circ~$  The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

VREV64 Page 1028

#### VRHADD

Vector Rounding Halving Add adds corresponding elements in two vectors of integers, shifts each result right one bit, and places the final results in the destination vector

The operand and result elements are all the same type, and can be any one of:

- 8-bit, 16-bit, or 32-bit signed integers.
- 8-bit, 16-bit, or 32-bit unsigned integers.

The results of the halving operations are rounded. For truncated results, see VHADD.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| _; | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24     | 23 | 22 | 21  | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0_ |
|----|----|----|----|----|----|----|----|--------|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|----|
| Γ  | 1  | 1  | 1  | 1  | 0  | 0  | 1  | $\Box$ | 0  | D  | Siz | ze |    | ٧  | 'n |    |    | ٧  | 'd |    | 0  | 0  | 0 | 1 | N | Q | М | 0 |   | Vı | n |    |

#### 64-bit SIMD vector (Q == 0)

```
VRHADD{<c>}{<q>}.<dt> {<Dd>, }<Dn>, <Dm>
```

#### 128-bit SIMD vector (Q == 1)

```
VRHADD{<c>}{<q>}.<dt> {<Qd>, }<Qn>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;
if size == '11' then UNDEFINED;
unsigned = (U == '1');
esize = 8 << <u>UInt</u>(size); elements = 64 DIV esize;
d = <u>UInt</u>(D:Vd); n = <u>UInt</u>(N:Vn); m = <u>UInt</u>(M:Vm); regs = if Q == '0' then 1 else 2;
```

## **T1**

| 15 | 5 1 | 4 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5   | 4  | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|-----|---|----|----|----|----|---|---|---|---|-----|----|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  |     | 1 | 1  | U  | 1  | 1  | 1 | 1 | 0 | D | Siz | ze |   | V | 'n |   |    | V  | ⁄d |    | 0  | 0  | 0 | 1 | Ν | Q | М | 0 |   | V | m |   |

## 64-bit SIMD vector (Q == 0)

```
VRHADD{<c>}{<q>}.<dt> {<Dd>, }<Dn>, <Dm>
```

#### 128-bit SIMD vector (Q == 1)

```
VRHADD{<c>}{<q>}.<dt> {<Qd>, }<Qn>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;
if size == '11' then UNDEFINED;
unsigned = (U == '1');
esize = 8 << <u>UInt</u>(size); elements = 64 DIV esize;
d = <u>UInt</u>(D:Vd); n = <u>UInt</u>(N:Vn); m = <u>UInt</u>(M:Vm); regs = if Q == '0' then 1 else 2;
```

## **Assembler Symbols**

<c> For encoding A1: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

Is the data type for the elements of the operands, encoded in "U:size":

VRHADD Page 1029

| U | size | <dt></dt> |
|---|------|-----------|
| 0 | 00   | S8        |
| 0 | 01   | S16       |
| 0 | 10   | S32       |
| 1 | 00   | U8        |
| 1 | 01   | U16       |
| 1 | 10   | U32       |

| <qd></qd> | Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <qd>*2.</qd>   |
|-----------|--------------------------------------------------------------------------------------------------------|
| <qn></qn> | Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <qn>*2.</qn>  |
| <qm></qm> | Is the 128-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field as <qm>*2.</qm> |
| <dd></dd> | Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.                   |
| <dn></dn> | Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.                  |
| <dm></dm> | Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.                 |

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();    CheckAdvSIMDEnabled();
    for r = 0 to regs-1
        for e = 0 to elements-1
            op1 = Int(Elem[D[n+r], e, esize], unsigned);
            op2 = Int(Elem[D[m+r], e, esize], unsigned);
            result = op1 + op2 + 1;
            Elem[D[d+r], e, esize] = result<esize:1>;
```

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - $\circ~$  The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

VRHADD Page 1030

# VRINTA (Advanced SIMD)

Vector Round floating-point to integer towards Nearest with Ties to Away rounds a vector of floating-point values to integral floating-point values of the same size using the Round to Nearest with Ties to Away rounding mode. A zero input gives a zero result with the same sign, an infinite input gives an infinite result with the same sign, and a NaN is propagated as for normal arithmetic.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| _31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-----|----|----|----|----|----|----|----|----|----|----|----|-------|----|----|----|----|----|----|----|----|---|----|---|---|---|---|---|---|---|---|
| 1   | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 1  | D  | 1  | 1  | size  | 1  | 0  |    | Vo | d  |    | 0  | 1  | 0 | 1  | 0 | Ø | М | 0 |   | ٧ | m |   |
|     |    |    |    |    |    |    |    |    |    |    |    |       |    |    |    |    |    |    |    |    |   | οn |   |   |   |   |   |   |   |   |

#### 64-bit SIMD vector (Q == 0)

```
VRINTA\{ < q > \} . < dt > < Dd > , < Dm >
```

#### 128-bit SIMD vector (Q == 1)

```
VRINTA\{ < q > \} . < dt > < Qd >, < Qm >
```

```
if op<2> != op<0> then SEE "Related encodings";
if Q == '1' && (Vd<0> == '1' | Vm<0> == '1') then UNDEFINED;
if (size == '01' && !HaveFP16Ext()) || size IN {'00', '11'} then UNDEFINED;
// Rounding encoded differently from other VCVT and VRINT instructions
rounding = FPDecodeRM(op<2>:NOT(op<1>)); exact = FALSE;
case size of
   when '01' esize = 16; elements = 4;
   when '10' esize = 32; elements = 2;
d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

#### T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 2  | 1 | 0 | 15 | 14 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0      |
|----|----|----|----|----|----|---|---|---|---|---|---|------|---|---|----|-------|----|----|----|---|---|---|---|---|---|---|----|---|--------|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 1 | D | 1 | 1 | size | 1 | 0 |    | Vd    |    | 0  | 1  | 0 | 1 | 0 | Q | М | 0 |   | Vr | n | $\Box$ |

op

#### 64-bit SIMD vector (Q == 0)

```
VRINTA{<q>}.<dt> <Dd>, <Dm>
```

## 128-bit SIMD vector (Q == 1)

```
\label{eq:vrinta} $$ VRINTA(<q>).<dt> <Qd>, <Qm>
```

```
if op<2> != op<0> then SEE "Related encodings";
if InITBlock() then UNPREDICTABLE;
if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;
if (size == '01' && !HaveFP16Ext()) || size IN {'00', '11'} then UNDEFINED;
// Rounding encoded differently from other VCVT and VRINT instructions
rounding = FPDecodeRM(op<2>:NOT(op<1>)); exact = FALSE;
case size of
   when '01' esize = 16; elements = 4;
   when '10' esize = 32; elements = 2;
d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

## **CONSTRAINED UNPREDICTABLE behavior**

If InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

Related encodings: See Advanced SIMD two registers misc for the T32 instruction set, or Advanced SIMD two registers misc for the A32 instruction set.

## **Assembler Symbols**

<q> See Standard assembler syntax fields.

<dt> Is the data type for the elements of the vectors, encoded in "size":

| size | <dt></dt> |
|------|-----------|
| 01   | F16       |
| 10   | F32       |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Qm> Is the 128-bit name of the SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

<Dm> Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.

## Operation

```
EncodingSpecificOperations(); CheckAdvSIMDEnabled();
for r = 0 to regs-1
    for e = 0 to elements-1
        op1 = Elem[D[m+r], e, esize];
        result = FPRoundInt(op1, StandardFPSCRValue(), rounding, exact);
        Elem[D[d+r], e, esize] = result;
```

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright \ @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# **VRINTA** (floating-point)

Round floating-point to integer to Nearest with Ties to Away rounds a floating-point value to an integral floating-point value of the same size using the Round to Nearest with Ties to Away rounding mode. A zero input gives a zero result with the same sign, an infinite input gives an infinite result with the same sign, and a NaN is propagated as for normal arithmetic.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| _3 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|
|    | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 0  | 1  | D  | 1  | 1  | 1  | 0  | 0  | 0  |    | V  | 'd |    | 1  | 0  | != | 00 | 0 | 1 | М | 0 |   | ٧ | m |   |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | R  | М  |    |    |    |    |    |    | si | ze |   |   |   |   |   |   |   |   |

# Half-precision scalar (size == 01) (Armv8.2)

```
VRINTA\{ < q > \}.F16 < Sd >, < Sm >
```

## Single-precision scalar (size == 10)

```
VRINTA\{ < q > \}.F32 < Sd >, < Sm >
```

## Double-precision scalar (size == 11)

```
VRINTA{<q>}.F64 <Dd>, <Dm>

if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;

rounding = FPDecodeRM(RM); exact = FALSE;

case size of
   when '01' esize = 16; d = UInt(Vd:D); m = UInt(Vm:M);
   when '10' esize = 32; d = UInt(Vd:D); m = UInt(Vm:M);
   when '11' esize = 64; d = UInt(D:Vd); m = UInt(M:Vm);
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0  | 15 | 14 13 | 12 | 11 | 10 | 9   | 8  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|----|----|-------|----|----|----|-----|----|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 0 | 1 | D | 1 | 1 | 1 | 0 | 0 | 0  |    | Vd    |    | 1  | 0  | !=  | 00 | 0 | 1 | М | 0 |   | V | m |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   |   | R | NΛ |    |       |    |    |    | ei- | 70 |   |   |   |   |   |   |   |   |

# Half-precision scalar (size == 01) (Armv8.2)

```
VRINTA\{ < q > \}.F16 < Sd >, < Sm >
```

## Single-precision scalar (size == 10)

```
VRINTA\{ < q > \}.F32 < Sd >, < Sm >
```

## Double-precision scalar (size == 11)

```
VRINTA{<q>}.F64 <Dd>, <Dm>
```

```
if InITBlock() then UNPREDICTABLE;
if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;
rounding = FPDecodeRM(RM); exact = FALSE;
case size of
   when '01' esize = 16; d = UInt(Vd:D); m = UInt(Vm:M);
   when '10' esize = 32; d = UInt(Vd:D); m = UInt(Vm:M);
   when '11' esize = 64; d = UInt(D:Vd); m = UInt(M:Vm);
```

# **CONSTRAINED UNPREDICTABLE behavior**

If InITBlock (), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

# **Assembler Symbols**

| <q></q>   | See Standard assembler syntax fields.                                                |
|-----------|--------------------------------------------------------------------------------------|
| <sd></sd> | Is the 32-bit name of the SIMD&FP destination register, encoded in the "Vd:D" field. |
| <sm></sm> | Is the 32-bit name of the SIMD&FP source register, encoded in the "Vm:M" field.      |
| <dd></dd> | Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field. |
| <dm></dm> | Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.      |

# Operation

```
EncodingSpecificOperations(); CheckVFPEnabled(TRUE);
case esize of
   when 16
        S[d] = Zeros(16) : FPRoundInt(S[m]<15:0>, FPSCR, rounding, exact);
   when 32
        S[d] = FPRoundInt(S[m], FPSCR, rounding, exact);
   when 64
        D[d] = FPRoundInt(D[m], FPSCR, rounding, exact);
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5 ; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# **VRINTM (Advanced SIMD)**

Vector Round floating-point to integer towards -Infinity rounds a vector of floating-point values to integral floating-point values of the same size, using the Round towards -Infinity rounding mode. A zero input gives a zero result with the same sign, an infinite input gives an infinite result with the same sign, and a NaN is propagated as for normal arithmetic.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| _31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-----|----|----|----|----|----|----|----|----|----|----|----|-------|----|----|----|----|----|----|----|----|---|----|---|---|---|---|---|---|---|---|
| 1   | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 1  | D  | 1  | 1  | size  | 1  | 0  |    | V  | d  |    | 0  | 1  | 1 | 0  | 1 | Q | М | 0 |   | ٧ | m |   |
|     |    |    |    |    |    |    |    |    |    |    |    |       |    |    |    |    |    |    |    |    |   | οn |   |   |   |   |   |   |   |   |

## 64-bit SIMD vector (Q == 0)

```
VRINTM\{ < q > \} . < dt > < Dd > , < Dm >
```

#### 128-bit SIMD vector (Q == 1)

```
VRINTM\{<q>\}.<dt><Qd>, <Qm>
```

```
if op<2> != op<0> then SEE "Related encodings";
if Q == '1' && (Vd<0> == '1' | Vm<0> == '1') then UNDEFINED;
if (size == '01' && !HaveFP16Ext()) || size IN {'00', '11'} then UNDEFINED;
// Rounding encoded differently from other VCVT and VRINT instructions
rounding = FPDecodeRM(op<2>:NOT(op<1>)); exact = FALSE;
case size of
   when '01' esize = 16; elements = 4;
   when '10' esize = 32; elements = 2;
d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

#### T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3   | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|-----|---|---|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 1 | D | 1 | 1 | siz | е | 1 | 0 |    | Vo | b  |    | 0  | 1  | 1 | 0 | 1 | Q | М | 0 |   | Vı | m |   |
|    |    |    |    |    |    |   |   |   |   |   |   |     |   |   |   |    |    |    |    |    |    |   |   |   |   |   |   |   |    |   |   |

op

#### 64-bit SIMD vector (Q == 0)

```
VRINTM{<q>}.<dt> <Dd>, <Dm>
```

## 128-bit SIMD vector (Q == 1)

```
VRINTM{\langle q \rangle}.\langle dt \rangle \langle Qd \rangle, \langle Qm \rangle
```

```
if op<2> != op<0> then SEE "Related encodings";
if InITBlock() then UNPREDICTABLE;
if Q == '1' && (Vd<0> == '1' | Vm<0> == '1') then UNDEFINED;
if (size == '01' && !HaveFP16Ext()) || size IN {'00', '11'} then UNDEFINED;
// Rounding encoded differently from other VCVT and VRINT instructions
rounding = FPDecodeRM(op<2>:NOT(op<1>)); exact = FALSE;
case size of
   when '01' esize = 16; elements = 4;
   when '10' esize = 32; elements = 2;
d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

## **CONSTRAINED UNPREDICTABLE behavior**

If InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

Related encodings: See Advanced SIMD two registers misc for the T32 instruction set, or Advanced SIMD two registers misc for the A32 instruction set.

## **Assembler Symbols**

<q> See Standard assembler syntax fields.

<dt> Is the data type for the elements of the vectors, encoded in "size":

| size | <dt></dt> |
|------|-----------|
| 01   | F16       |
| 10   | F32       |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Qm> Is the 128-bit name of the SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

<Dm> Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.

## Operation

```
EncodingSpecificOperations(); CheckAdvSIMDEnabled();
for r = 0 to regs-1
    for e = 0 to elements-1
        op1 = Elem[D[m+r], e, esize];
        result = FPRoundInt(op1, StandardFPSCRValue(), rounding, exact);
        Elem[D[d+r], e, esize] = result;
```

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright \ @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# **VRINTM** (floating-point)

Round floating-point to integer towards -Infinity rounds a floating-point value to an integral floating-point value of the same size using the Round towards -Infinity rounding mode. A zero input gives a zero result with the same sign, an infinite input gives an infinite result with the same sign, and a NaN is propagated as for normal arithmetic.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### Α1

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1  | 0  | 1  | D  | 1  | 1  | 1  | 0  | 1  | 1  |    | ٧  | ⁄d |    | 1  | 0  | != | 00 | 0 | 1 | М | 0 |   | V | m |   |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    | R  | M  |    |    |    |    |    |    | si | ze |   |   |   |   |   |   |   |   |

# Half-precision scalar (size == 01) (Armv8.2)

```
VRINTM{\langle q \rangle}.F16 \langle Sd \rangle, \langle Sm \rangle
```

## Single-precision scalar (size == 10)

```
VRINTM{\langle q \rangle}.F32 \langle Sd \rangle, \langle Sm \rangle
```

#### Double-precision scalar (size == 11)

```
VRINTM{<q>}.F64 <Dd>, <Dm>

if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;

rounding = FPDecodeRM(RM); exact = FALSE;

case size of
    when '01' esize = 16; d = UInt(Vd:D); m = UInt(Vm:M);
    when '10' esize = 32; d = UInt(Vd:D); m = UInt(Vm:M);
    when '11' esize = 64; d = UInt(D:Vd); m = UInt(M:Vm);
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0  | 15 | 14 13 | 12 | 11 | 10 | 9   | 8  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|----|----|-------|----|----|----|-----|----|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 0 | 1 | D | 1 | 1 | 1 | 0 | 1 | 1  |    | Vd    |    | 1  | 0  | !=  | 00 | 0 | 1 | М | 0 |   | V | m |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   |   | E | NΛ |    |       |    |    |    | ei: | 70 |   |   |   |   |   |   |   |   |

# Half-precision scalar (size == 01) (Armv8.2)

```
VRINTM{\langle q \rangle}.F16 \langle Sd \rangle, \langle Sm \rangle
```

## Single-precision scalar (size == 10)

```
VRINTM{\langle q \rangle}.F32 \langle Sd \rangle, \langle Sm \rangle
```

## Double-precision scalar (size == 11)

```
VRINTM{\langle q \rangle}.F64 \langle Dd \rangle, \langle Dm \rangle
```

```
if InITBlock() then UNPREDICTABLE;
if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;
rounding = FPDecodeRM(RM); exact = FALSE;
case size of
   when '01' esize = 16; d = UInt(Vd:D); m = UInt(Vm:M);
   when '10' esize = 32; d = UInt(Vd:D); m = UInt(Vm:M);
   when '11' esize = 64; d = UInt(D:Vd); m = UInt(M:Vm);
```

# **CONSTRAINED UNPREDICTABLE behavior**

If InITBlock (), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

## **Assembler Symbols**

```
<q> See Standard assembler syntax fields.
<Sd> Is the 32-bit name of the SIMD&FP destination register, encoded in the "Vd:D" field.
<Sm> Is the 32-bit name of the SIMD&FP source register, encoded in the "Vm:M" field.
<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.
<Dm> Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.
```

## Operation

```
EncodingSpecificOperations(); CheckVFPEnabled(TRUE);
case esize of
  when 16
        S[d] = Zeros(16) : FPRoundInt(S[m]<15:0>, FPSCR, rounding, exact);
  when 32
        S[d] = FPRoundInt(S[m], FPSCR, rounding, exact);
  when 64
        D[d] = FPRoundInt(D[m], FPSCR, rounding, exact);
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright \\ @ 2010-2019 \\ Arm \\ Limited \\ or \\ its \\ affiliates. \\ All \\ rights \\ reserved. \\ This \\ document \\ is \\ Non-Confidential. \\ All \\ rights \\ reserved. \\ This \\ document \\ is \\ Non-Confidential. \\ All \\ rights \\ reserved. \\ This \\ document \\ is \\ Non-Confidential. \\ All \\ rights \\ reserved. \\ This \\ document \\ is \\ Non-Confidential. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\$ 

# VRINTN (Advanced SIMD)

Vector Round floating-point to integer to Nearest rounds a vector of floating-point values to integral floating-point values of the same size using the Round to Nearest rounding mode. A zero input gives a zero result with the same sign, an infinite input gives an infinite result with the same sign, and a NaN is propagated as for normal arithmetic.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| _3 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 18 | 17 | 16 | 15 | 14 13 | 12 | 11 | 10 | 9 | 8  | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|-------|----|----|----|-------|----|----|----|---|----|---|---|---|---|---|----|---|---|
|    | 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 1  | D  | 1  | 1  | size  | 1  | 0  |    | Vd    |    | 0  | 1  | 0 | 0  | 0 | Q | М | 0 |   | Vr | n |   |
|    |    |    |    |    |    |    |    |    |    |    |    |    |       |    |    |    |       |    |    |    |   | go |   |   |   |   |   |    |   |   |

#### 64-bit SIMD vector (Q == 0)

```
VRINTN\{ < q > \} . < dt > < Dd > , < Dm >
```

#### 128-bit SIMD vector (Q == 1)

```
VRINTN{\langle q \rangle}.\langle dt \rangle \langle Qd \rangle, \langle Qm \rangle
```

```
if op<2> != op<0> then SEE "Related encodings";
if Q == '1' && (Vd<0> == '1' | Vm<0> == '1') then UNDEFINED;
if (size == '01' && !HaveFP16Ext()) || size IN {'00', '11'} then UNDEFINED;
// Rounding encoded differently from other VCVT and VRINT instructions
rounding = FPDecodeRM(op<2>:NOT(op<1>)); exact = FALSE;
case size of
   when '01' esize = 16; elements = 4;
   when '10' esize = 32; elements = 2;
d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

#### T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3   | 2  | 1 | 0 | 15 | 14 1 | 3 ′ | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|-----|----|---|---|----|------|-----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 1 | D | 1 | 1 | siz | e. | 1 | 0 |    | Vd   |     |    | 0  | 1  | 0 | 0 | 0 | Q | М | 0 |   | Vı | m |   |
|    |    |    |    |    |    |   |   |   |   |   |   |     |    |   |   |    |      |     |    |    |    |   |   |   |   |   |   |   |    |   |   |

op

#### 64-bit SIMD vector (Q == 0)

```
VRINTN{<q>}.<dt> <Dd>, <Dm>
```

## 128-bit SIMD vector (Q == 1)

```
VRINTN\{ < q > \} . < dt > < Qd > , < Qm >
```

```
if op<2> != op<0> then SEE "Related encodings";
if InITBlock() then UNPREDICTABLE;
if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;
if (size == '01' && !HaveFP16Ext()) || size IN {'00', '11'} then UNDEFINED;
// Rounding encoded differently from other VCVT and VRINT instructions
rounding = FPDecodeRM(op<2>:NOT(op<1>)); exact = FALSE;
case size of
   when '01' esize = 16; elements = 4;
   when '10' esize = 32; elements = 2;
d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

## **CONSTRAINED UNPREDICTABLE behavior**

If InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

Related encodings: See Advanced SIMD two registers misc for the T32 instruction set, or Advanced SIMD two registers misc for the A32 instruction set.

## **Assembler Symbols**

| <q> See Standard assembler syntax f</q> | ields. |
|-----------------------------------------|--------|
|-----------------------------------------|--------|

<dt> Is the data type for the elements of the vectors, encoded in "size":

| size | <dt></dt> |
|------|-----------|
| 01   | F16       |
| 10   | F32       |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Qm> Is the 128-bit name of the SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

<Dm> Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.

## Operation

```
EncodingSpecificOperations(); CheckAdvSIMDEnabled();
for r = 0 to regs-1
    for e = 0 to elements-1
        op1 = Elem[D[m+r], e, esize];
        result = FPRoundInt(op1, StandardFPSCRValue(), rounding, exact);
        Elem[D[d+r], e, esize] = result;
```

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright \ @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# **VRINTN** (floating-point)

Round floating-point to integer to Nearest rounds a floating-point value to an integral floating-point value of the same size using the Round to Nearest rounding mode. A zero input gives a zero result with the same sign, an infinite input gives an infinite result with the same sign, and a NaN is propagated as for normal arithmetic.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 3 | 1 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|
| 1 |   | 1  | 1  | 1  | 1  | 1  | 1  | 0  | 1  | D  | 1  | 1  | 1  | 0  | 0  | 1  |    | ٧  | ⁄d |    | 1  | 0  | != | 00 | 0 | 1 | М | 0 |   | ٧ | m |   |
|   |   | RM |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | si | ze |    |    |    |    |   |   |   |   |   |   |   |   |

# Half-precision scalar (size == 01) (Armv8.2)

```
VRINTN{\langle q \rangle}.F16 \langle Sd \rangle, \langle Sm \rangle
```

## Single-precision scalar (size == 10)

```
VRINTN{\langle q \rangle}.F32 \langle Sd \rangle, \langle Sm \rangle
```

## **Double-precision scalar (size == 11)**

```
VRINTN{<q>}.F64 <Dd>, <Dm>

if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;

rounding = FPDecodeRM(RM); exact = FALSE;

case size of
    when '01' esize = 16; d = UInt(Vd:D); m = UInt(Vm:M);
    when '10' esize = 32; d = UInt(Vd:D); m = UInt(Vm:M);
    when '11' esize = 64; d = UInt(D:Vd); m = UInt(M:Vm);
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 13 | 12  | 11 | 10 | 9  | 8  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|-------|-----|----|----|----|----|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 0 | 1 | D | 1 | 1 | 1 | 0 | 0 | 1 |    | Vd    |     | 1  | 0  | != | 00 | 0 | 1 | М | 0 |   | V | m |   |
|    | PM |    |    |    |    |   |   |   |   |   |   |   |   |   |   |    |       | ei: | 70 |    |    |    |   |   |   |   |   |   |   |   |

# Half-precision scalar (size == 01) (Armv8.2)

```
VRINTN{\langle q \rangle}.F16 \langle Sd \rangle, \langle Sm \rangle
```

## Single-precision scalar (size == 10)

```
VRINTN{\langle q \rangle}.F32 \langle Sd \rangle, \langle Sm \rangle
```

## Double-precision scalar (size == 11)

```
VRINTN\{ \langle q \rangle \}.F64 \langle Dd \rangle, \langle Dm \rangle
```

```
if InITBlock() then UNPREDICTABLE;
if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;
rounding = FPDecodeRM(RM); exact = FALSE;
case size of
   when '01' esize = 16; d = UInt(Vd:D); m = UInt(Vm:M);
   when '10' esize = 32; d = UInt(Vd:D); m = UInt(Vm:M);
   when '11' esize = 64; d = UInt(D:Vd); m = UInt(M:Vm);
```

# **CONSTRAINED UNPREDICTABLE behavior**

If InITBlock (), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

## **Assembler Symbols**

```
<q> See Standard assembler syntax fields.
<Sd> Is the 32-bit name of the SIMD&FP destination register, encoded in the "Vd:D" field.
<Sm> Is the 32-bit name of the SIMD&FP source register, encoded in the "Vm:M" field.
<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.
<Dm> Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.
```

## Operation

```
EncodingSpecificOperations(); CheckVFPEnabled(TRUE);
case esize of
   when 16
        S[d] = Zeros(16) : FPRoundInt(S[m]<15:0>, FPSCR, rounding, exact);
   when 32
        S[d] = FPRoundInt(S[m], FPSCR, rounding, exact);
   when 64
        D[d] = FPRoundInt(D[m], FPSCR, rounding, exact);
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5 ; Build timestamp: 2019-03-28T07:59

 $Copyright \\ @ 2010-2019 \\ Arm \\ Limited \\ or \\ its \\ affiliates. \\ All \\ rights \\ reserved. \\ This \\ document \\ is \\ Non-Confidential. \\ All \\ rights \\ reserved. \\ This \\ document \\ is \\ Non-Confidential. \\ All \\ rights \\ reserved. \\ This \\ document \\ is \\ Non-Confidential. \\ All \\ rights \\ reserved. \\ This \\ document \\ is \\ Non-Confidential. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\$ 

# VRINTP (Advanced SIMD)

Vector Round floating-point to integer towards +Infinity rounds a vector of floating-point values to integral floating-point values of the same size using the Round towards +Infinity rounding mode. A zero input gives a zero result with the same sign, an infinite input gives an infinite result with the same sign, and a NaN is propagated as for normal arithmetic.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| _31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-----|----|----|----|----|----|----|----|----|----|----|----|-------|----|----|----|----|----|----|----|----|---|----|---|---|---|---|---|---|---|---|
| 1   | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 1  | D  | 1  | 1  | size  | 1  | 0  |    | V  | d  |    | 0  | 1  | 1 | 1  | 1 | Q | М | 0 |   | ٧ | m |   |
|     |    |    |    |    |    |    |    |    |    |    |    |       |    |    |    |    |    |    |    |    |   | nη |   |   |   |   |   |   |   |   |

## 64-bit SIMD vector (Q == 0)

```
VRINTP{<q>}.<dt> <Dd>, <Dm>
```

## 128-bit SIMD vector (Q == 1)

```
VRINTP{<q>}.<dt> <Qd>, <Qm>
```

```
if op<2> != op<0> then SEE "Related encodings";
if Q == '1' && (Vd<0> == '1' | Vm<0> == '1') then UNDEFINED;
if (size == '01' && !HaveFP16Ext()) || size IN {'00', '11'} then UNDEFINED;
// Rounding encoded differently from other VCVT and VRINT instructions
rounding = FPDecodeRM(op<2>:NOT(op<1>)); exact = FALSE;
case size of
   when '01' esize = 16; elements = 4;
   when '10' esize = 32; elements = 2;
d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

#### T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 2  | 1 | 0 | 15 | 14 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0      |
|----|----|----|----|----|----|---|---|---|---|---|---|------|---|---|----|-------|----|----|----|---|---|---|---|---|---|---|----|---|--------|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 1 | D | 1 | 1 | size | 1 | 0 |    | Vd    |    | 0  | 1  | 1 | 1 | 1 | Q | М | 0 |   | Vı | m | $\Box$ |

op

#### 64-bit SIMD vector (Q == 0)

```
VRINTP{<q>}.<dt> <Dd>, <Dm>
```

## 128-bit SIMD vector (Q == 1)

```
VRINTP{<q>}.<dt> <Qd>, <Qm>
```

```
if op<2> != op<0> then SEE "Related encodings";
if InITBlock() then UNPREDICTABLE;
if Q == '1' && (Vd<0> == '1' | Vm<0> == '1') then UNDEFINED;
if (size == '01' && !HaveFP16Ext()) || size IN {'00', '11'} then UNDEFINED;
// Rounding encoded differently from other VCVT and VRINT instructions
rounding = FPDecodeRM(op<2>:NOT(op<1>)); exact = FALSE;
case size of
   when '01' esize = 16; elements = 4;
   when '10' esize = 32; elements = 2;
d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

## **CONSTRAINED UNPREDICTABLE behavior**

If InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

Related encodings: See Advanced SIMD two registers misc for the T32 instruction set, or Advanced SIMD two registers misc for the A32 instruction set.

## **Assembler Symbols**

<q> See Standard assembler syntax fields.

<dt> Is the data type for the elements of the vectors, encoded in "size":

| size | <dt></dt> |
|------|-----------|
| 01   | F16       |
| 10   | F32       |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Qm> Is the 128-bit name of the SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

<Dm> Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.

## Operation

```
EncodingSpecificOperations(); CheckAdvSIMDEnabled();
for r = 0 to regs-1
    for e = 0 to elements-1
        op1 = Elem[D[m+r],e,esize];
        result = FPRoundInt(op1, StandardFPSCRValue(), rounding, exact);
        Elem[D[d+r],e,esize] = result;
```

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

## **VRINTP** (floating-point)

Round floating-point to integer towards +Infinity rounds a floating-point value to an integral floating-point value of the same size using the Round towards +Infinity rounding mode. A zero input gives a zero result with the same sign, an infinite input gives an infinite result with the same sign, and a NaN is propagated as for normal arithmetic.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### Α1

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0_ |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|---|---|---|---|---|---|---|----|
| 1  | 1  | 1  | 1  | 1  | 1  | 1  | 0  | 1  | D  | 1  | 1  | 1  | 0  | 1  | 0  |    | V  | d  |    | 1  | 0  | =   | 00 | 0 | 1 | М | 0 |   | V | m |    |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    | R  | М  |    |    |    |    |    |    | siz | ze |   |   |   |   |   |   |   |    |

# Half-precision scalar (size == 01) (Armv8.2)

```
VRINTP{<q>}.F16 <Sd>, <Sm>
```

## Single-precision scalar (size == 10)

```
VRINTP{<q>}.F32 <Sd>, <Sm>
```

## Double-precision scalar (size == 11)

```
VRINTP{<q>}.F64 <Dd>, <Dm>

if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;
rounding = FPDecodeRM(RM); exact = FALSE;
case size of
   when '01' esize = 16; d = UInt(Vd:D); m = UInt(Vm:M);
   when '10' esize = 32; d = UInt(Vd:D); m = UInt(Vm:M);
   when '11' esize = 64; d = UInt(D:Vd); m = UInt(M:Vm);
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0  | 15 | 14 13 | 12 | 11 | 10 | 9   | 8  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|----|----|-------|----|----|----|-----|----|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 0 | 1 | D | 1 | 1 | 1 | 0 | 1 | 0  |    | Vd    |    | 1  | 0  | !=  | 00 | 0 | 1 | М | 0 |   | V | m |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   |   | E | NA |    |       |    |    |    | ei- | 70 |   |   |   |   |   |   |   |   |

# Half-precision scalar (size == 01) (Armv8.2)

```
VRINTP{\langle q \rangle}.F16 \langle Sd \rangle, \langle Sm \rangle
```

## Single-precision scalar (size == 10)

```
VRINTP{<q>}.F32 <Sd>, <Sm>
```

## Double-precision scalar (size == 11)

```
VRINTP{\langle q \rangle}.F64 \langle Dd \rangle, \langle Dm \rangle
```

```
if InITBlock() then UNPREDICTABLE;
if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;
rounding = FPDecodeRM(RM); exact = FALSE;
case size of
   when '01' esize = 16; d = UInt(Vd:D); m = UInt(Vm:M);
   when '10' esize = 32; d = UInt(Vd:D); m = UInt(Vm:M);
   when '11' esize = 64; d = UInt(D:Vd); m = UInt(M:Vm);
```

## **CONSTRAINED UNPREDICTABLE behavior**

If InITBlock (), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

## **Assembler Symbols**

```
<q> See Standard assembler syntax fields.
<Sd> Is the 32-bit name of the SIMD&FP destination register, encoded in the "Vd:D" field.
<Sm> Is the 32-bit name of the SIMD&FP source register, encoded in the "Vm:M" field.
<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.
<Dm> Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.
```

## Operation

```
EncodingSpecificOperations(); CheckVFPEnabled(TRUE);
case esize of
   when 16
        S[d] = Zeros(16) : FPRoundInt(S[m]<15:0>, FPSCR, rounding, exact);
   when 32
        S[d] = FPRoundInt(S[m], FPSCR, rounding, exact);
   when 64
        D[d] = FPRoundInt(D[m], FPSCR, rounding, exact);
```

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ time stamp:\ 2019-03-28T07:59$ 

 $Copyright \\ @ 2010-2019 \\ Arm \\ Limited \\ or \\ its \\ affiliates. \\ All \\ rights \\ reserved. \\ This \\ document \\ is \\ Non-Confidential. \\ All \\ rights \\ reserved. \\ This \\ document \\ is \\ Non-Confidential. \\ All \\ rights \\ reserved. \\ This \\ document \\ is \\ Non-Confidential. \\ All \\ rights \\ reserved. \\ This \\ document \\ is \\ Non-Confidential. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ reserved. \\ All \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\ rights \\$ 

## **VRINTR**

Round floating-point to integer rounds a floating-point value to an integral floating-point value of the same size using the rounding mode specified in the FPSCR. A zero input gives a zero result with the same sign, an infinite input gives an infinite result with the same sign, and a NaN is propagated as for normal arithmetic.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

## **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8  | 7  | 6 | 5 | 4 | 3 | 2 | 1 | 0_ |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|---|---|---|---|---|---|----|
|    | != 1 | 111 |    | 1  | 1  | 1  | 0  | 1  | ם  | 1  | 1  | 0  | 1  | 1  | 0  |    | V  | d  |    | 1  | 0  | Siz | ze | 0  | 1 | М | 0 |   | V | m |    |
|    | СО   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |    | ор |   |   |   |   |   |   |    |

# Half-precision scalar (size == 01) (Armv8.2)

```
VRINTR{<c>}{<q>}.F16 <Sd>, <Sm>
```

## Single-precision scalar (size == 10)

```
VRINTR{<c>}{<q>}.F32 <Sd>, <Sm>
```

## Double-precision scalar (size == 11)

```
VRINTR{<c>}{<q>}.F64 <Dd>, <Dm>

if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;
if size == '01' && cond != '1110' then UNPREDICTABLE;
rounding = if op == '1' then FPRounding ZERO else FPRoundingMode(FPSCR);
exact = FALSE;
case size of
   when '01' esize = 16; d = UInt(Vd:D); m = UInt(Vm:M);
   when '10' esize = 32; d = UInt(Vd:D); m = UInt(Vm:M);
   when '11' esize = 64; d = UInt(D:Vd); m = UInt(M:Vm);
```

## **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 13 | 12 | 11 | 10 | 9 8  | 7 | 6 | 5 | 4 | 3 | 2  | 1 ( | ) |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|-------|----|----|----|------|---|---|---|---|---|----|-----|---|
| 1  | 1  | 1  | 0  | 1  | 1  | 1 | 0 | 1 | D | 1 | 1 | 0 | 1 | 1 | 0 |    | Vd    |    | 1  | 0  | size | 0 | 1 | М | 0 |   | Vm | 1   |   |

op

VRINTR Page 1047

# Half-precision scalar (size == 01) (Armv8.2)

```
VRINTR{<c>}{<q>}.F16 <Sd>, <Sm>
```

## Single-precision scalar (size == 10)

```
VRINTR{<c>}{<q>}.F32 <Sd>, <Sm>
```

#### **Double-precision scalar (size == 11)**

```
VRINTR{<c>}{<q>}.F64 < Dd>, < Dm>

if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;
if size == '01' && InITBlock() then UNPREDICTABLE;
rounding = if op == '1' then FPRounding ZERO else FPRoundingMode(FPSCR);
exact = FALSE;
case size of
   when '01' esize = 16; d = UInt(Vd:D); m = UInt(Vm:M);
   when '10' esize = 32; d = UInt(Vd:D); m = UInt(Vm:M);
   when '11' esize = 64; d = UInt(D:Vd); m = UInt(M:Vm);
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

#### **Assembler Symbols**

```
<c> See Standard assembler syntax fields.
<q> See Standard assembler syntax fields.
<Sd> Is the 32-bit name of the SIMD&FP destination register, encoded in the "Vd:D" field.
<Sm> Is the 32-bit name of the SIMD&FP source register, encoded in the "Vm:M" field.
<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.
<Dm> Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.
```

## Operation

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

VRINTR Page 1048

## VRINTX (Advanced SIMD)

Vector round floating-point to integer inexact rounds a vector of floating-point values to integral floating-point values of the same size, using the Round to Nearest rounding mode, and raises the Inexact exception when the result value is not numerically equal to the input value. A zero input gives a zero result with the same sign, an infinite input gives an infinite result with the same sign, and a NaN is propagated as for normal arithmetic.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| _31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 18 | 17 | 16 | 15 | 14 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 1 | 0 |
|-----|----|----|----|----|----|----|----|----|----|----|----|-------|----|----|----|-------|----|----|----|---|---|---|---|---|---|---|-----|---|
| 1   | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 1  | D  | 1  | 1  | size  | 1  | 0  |    | Vd    |    | 0  | 1  | 0 | 0 | 1 | Q | М | 0 |   | Vm  |   |

#### 64-bit SIMD vector (Q == 0)

```
VRINTX\{ < q > \} . < dt > < Dd > , < Dm >
```

## 128-bit SIMD vector (Q == 1)

```
VRINTX{<q>}.<dt> <Qd>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;

if (size == '01' && !HaveFP16Ext()) || size IN {'00', '11'} then UNDEFINED;

rounding = FPRounding TIEEVEN; exact = TRUE;

case size of
    when '01' esize = 16; elements = 4;
    when '10' esize = 32; elements = 2;

d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

#### **T1**

| _ | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 2  | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0_ |
|---|----|----|----|----|----|----|---|---|---|---|---|---|------|---|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|----|
|   | 1  | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 1 | D | 1 | 1 | size | 1 | 0 |    | V  | ď  |    | 0  | 1  | 0 | 0 | 1 | Q | М | 0 |   | Vı | m |    |

## 64-bit SIMD vector (Q == 0)

```
VRINTX{<q>}.<dt> <Dd>, <Dm>
```

## 128-bit SIMD vector (Q == 1)

```
VRINTX{<q>}.<dt> <Qd>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;
if (size == '01' && !HaveFP16Ext()) || size IN {'00', '11'} then UNDEFINED;
rounding = FPRounding TIEEVEN; exact = TRUE;
case size of
   when '01' esize = 16; elements = 4;
   when '10' esize = 32; elements = 2;
d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
if InITBlock() then UNPREDICTABLE;
```

## **CONSTRAINED UNPREDICTABLE behavior**

If InITBlock (), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

<q> See Standard assembler syntax fields.

<dt> Is the data type for the elements of the vectors, encoded in "size":

| size | <dt></dt> |
|------|-----------|
| 01   | F16       |
| 10   | F32       |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Qm> Is the 128-bit name of the SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

<Dm> Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.

## Operation

```
EncodingSpecificOperations(); CheckAdvSIMDEnabled();
for r = 0 to regs-1
    for e = 0 to elements-1
        op1 = Elem[D[m+r], e, esize];
        result = FPRoundInt(op1, StandardFPSCRValue(), rounding, exact);
        Elem[D[d+r], e, esize] = result;
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

## **VRINTX** (floating-point)

Round floating-point to integer inexact rounds a floating-point value to an integral floating-point value of the same size, using the rounding mode specified in the FPSCR, and raises an Inexact exception when the result value is not numerically equal to the input value. A zero input gives a zero result with the same sign, an infinite input gives an infinite result with the same sign, and a NaN is propagated as for normal arithmetic.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 30 29 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 13 | 12 | 11 | 10 | 9   | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0_ |
|-------------|----|----|----|----|----|----|----|----|----|----|----|----|----|-------|----|----|----|-----|---|---|---|---|---|---|---|---|----|
| != 1111     | 1  | 1  | 1  | 0  | 1  | D  | 1  | 1  | 0  | 1  | 1  | 1  |    | Vd    |    | 1  | 0  | siz | e | 0 | 1 | М | 0 |   | V | m |    |
| cond        |    |    |    |    |    |    |    |    |    |    |    |    |    |       |    |    |    |     |   |   |   |   |   |   |   |   |    |

cond

## Half-precision scalar (size == 01) (Armv8.2)

```
VRINTX\{<c>\}\{<q>\}.F16 <Sd>, <Sm>
```

## Single-precision scalar (size == 10)

```
VRINTX\{<c>\}\{<q>\}.F32 <Sd>, <Sm>
```

## **Double-precision scalar (size == 11)**

```
VRINTX\{<c>\}\{<q>\}.F64 < Dd>, < Dm>
if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;
if size == '01' && cond != '1110' then UNPREDICTABLE;
exact = TRUE;
case size of
    when '01' esize = 16; d = \underline{UInt}(Vd:D); m = \underline{UInt}(Vm:M);
    when '10' esize = 32; d = UInt(Vd:D); m = UInt(Vm:M);
    when '11' esize = 64; d = UInt(D:Vd); m = UInt(M:Vm);
```

## **T1**

| 15 |   |   |   |   |   | - | - | - | - | - | - | - |   | - | - | <br> |    | <br> |   | -   | -         | - | - | - | - | - |   | - | - |
|----|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|------|----|------|---|-----|-----------|---|---|---|---|---|---|---|---|
| 1  | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | D | 1 | 1 | 0 | 1 | 1 | 1 | V    | ′d | 1    | 0 | siz | <u>ze</u> | 0 | 1 | М | 0 |   | V | m |   |

## Half-precision scalar (size == 01) (Armv8.2)

```
VRINTX{<c>}{<q>}.F16 <Sd>, <Sm>
```

#### Single-precision scalar (size == 10)

```
VRINTX\{<c>\}\{<q>\}.F32 <Sd>, <Sm>
```

## Double-precision scalar (size == 11)

```
VRINTX{<c>}{<q>}.F64 <Dd>, <Dm>
if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;
if size == '01' && <u>InITBlock</u>() then UNPREDICTABLE;
exact = TRUE;
case size of
    when '01' esize = 16; d = UInt(Vd:D); m = UInt(Vm:M);
    when '10' esize = 32; d = UInt(Vd:D); m = UInt(Vm:M);
    when '11' esize = 64; d = \underline{UInt}(D:Vd); m = \underline{UInt}(M:Vm);
```

## **CONSTRAINED UNPREDICTABLE behavior**

If InITBlock (), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

## **Assembler Symbols**

| <c></c>   | See Standard assembler syntax fields.                                                |
|-----------|--------------------------------------------------------------------------------------|
| <q></q>   | See Standard assembler syntax fields.                                                |
| <sd></sd> | Is the 32-bit name of the SIMD&FP destination register, encoded in the "Vd:D" field. |
| <sm></sm> | Is the 32-bit name of the SIMD&FP source register, encoded in the "Vm:M" field.      |
| <dd></dd> | Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field. |
| <dm></dm> | Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.      |

## Operation

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

## VRINTZ (Advanced SIMD)

Vector round floating-point to integer towards Zero rounds a vector of floating-point values to integral floating-point values of the same size, using the Round towards Zero rounding mode. A zero input gives a zero result with the same sign, an infinite input gives an infinite result with the same sign, and a NaN is propagated as for normal arithmetic.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| _31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 18 | 17 | 16 | 15 | 14 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 1 | 0 |
|-----|----|----|----|----|----|----|----|----|----|----|----|-------|----|----|----|-------|----|----|----|---|---|---|---|---|---|---|-----|---|
| 1   | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 1  | D  | 1  | 1  | size  | 1  | 0  |    | Vd    |    | 0  | 1  | 0 | 1 | 1 | Q | М | 0 |   | Vm  |   |

#### 64-bit SIMD vector (Q == 0)

```
VRINTZ\{ < q > \} . < dt > < Dd > , < Dm >
```

## 128-bit SIMD vector (Q == 1)

```
VRINTZ{<q>}.<dt> <Qd>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;
if (size == '01' && !HaveFP16Ext()) || size IN {'00', '11'} then UNDEFINED;
rounding = FPRounding ZERO; exact = FALSE;
case size of
   when '01' esize = 16; elements = 4;
   when '10' esize = 32; elements = 2;
d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

## **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 2  | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|------|---|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 1 | D | 1 | 1 | size | 1 | 0 |    | V  | d  |    | 0  | 1  | 0 | 1 | 1 | Q | М | 0 |   | Vı | m |   |

## 64-bit SIMD vector (Q == 0)

```
VRINTZ{<q>}.<dt> <Dd>, <Dm>
```

## 128-bit SIMD vector (Q == 1)

```
VRINTZ{<q>}.<dt> <Qd>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;
if (size == '01' && !HaveFP16Ext()) || size IN {'00', '11'} then UNDEFINED;
rounding = FPRounding ZERO; exact = FALSE;
case size of
   when '01' esize = 16; elements = 4;
   when '10' esize = 32; elements = 2;
d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
if InITBlock() then UNPREDICTABLE;
```

## **CONSTRAINED UNPREDICTABLE behavior**

If InITBlock (), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

<q> See Standard assembler syntax fields.

<dt> Is the data type for the elements of the vectors, encoded in "size":

| size | <dt></dt> |
|------|-----------|
| 01   | F16       |
| 10   | F32       |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Qm> Is the 128-bit name of the SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

<Dm> Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.

## Operation

```
EncodingSpecificOperations(); CheckAdvSIMDEnabled();
for r = 0 to regs-1
    for e = 0 to elements-1
        op1 = Elem[D[m+r], e, esize];
        result = FPRoundInt(op1, StandardFPSCRValue(), rounding, exact);
        Elem[D[d+r], e, esize] = result;
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

## **VRINTZ** (floating-point)

Round floating-point to integer towards Zero rounds a floating-point value to an integral floating-point value of the same size, using the Round towards Zero rounding mode. A zero input gives a zero result with the same sign, an infinite input gives an infinite result with the same sign, and a NaN is propagated as for normal arithmetic.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8  | 7  | 6 | 5 | 4 | 3 | 2 | 1 | 0_ |
|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|---|---|---|---|---|---|----|
|    | != 1 | 1111 |    | 1  | 1  | 1  | 0  | 1  | ם  | 1  | 1  | 0  | 1  | 1  | 0  |    | V  | d  |    | 1  | 0  | Siz | ze | 1  | 1 | М | 0 |   | V | m |    |
|    | СО   | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |    | ор |   |   |   |   |   |   |    |

# Half-precision scalar (size == 01) (Armv8.2)

```
VRINTZ\{<c>\}\{<q>\}.F16 <Sd>, <Sm>
```

## Single-precision scalar (size == 10)

```
VRINTZ\{<c>\}\{<q>\}.F32 <Sd>, <Sm>
```

## Double-precision scalar (size == 11)

```
VRINTZ{<c>}{<q>}.F64 <Dd>, <Dm>

if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;
if size == '01' && cond != '1110' then UNPREDICTABLE;
rounding = if op == '1' then FPRounding ZERO else FPRoundingMode(FPSCR);
exact = FALSE;
case size of
   when '01' esize = 16; d = UInt(Vd:D); m = UInt(Vm:M);
   when '10' esize = 32; d = UInt(Vd:D); m = UInt(Vm:M);
   when '11' esize = 64; d = UInt(D:Vd); m = UInt(M:Vm);
```

## **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 ′ | 13 1 | 2 11 | 10 | 9   | 8  | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|------|------|------|----|-----|----|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 0  | 1  | 1  | 1 | 0 | 1 | D | 1 | 1 | 0 | 1 | 1 | 0 |    | Vd   |      | 1    | 0  | Siz | ze | 1 | 1 | М | 0 |   | Vr | m |   |

op

# Half-precision scalar (size == 01) (Armv8.2)

```
VRINTZ\{<c>\}\{<q>\}.F16 <Sd>, <Sm>
```

#### Single-precision scalar (size == 10)

```
VRINTZ\{<c>\}\{<q>\}.F32 <Sd>, <Sm>
```

#### **Double-precision scalar (size == 11)**

```
VRINTZ{<c>}{<q>}.F64 <Dd>, <Dm>

if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;
if size == '01' && InITBlock() then UNPREDICTABLE;
rounding = if op == '1' then FPRounding ZERO else FPRoundingMode(FPSCR);
exact = FALSE;
case size of
   when '01' esize = 16; d = UInt(Vd:D); m = UInt(Vm:M);
   when '10' esize = 32; d = UInt(Vd:D); m = UInt(Vm:M);
   when '11' esize = 64; d = UInt(D:Vd); m = UInt(M:Vm);
```

## **CONSTRAINED UNPREDICTABLE behavior**

If InITBlock (), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

#### **Assembler Symbols**

| <c></c>   | See Standard assembler syntax fields.                                                |
|-----------|--------------------------------------------------------------------------------------|
| <q></q>   | See Standard assembler syntax fields.                                                |
| <sd></sd> | Is the 32-bit name of the SIMD&FP destination register, encoded in the "Vd:D" field. |
| <sm></sm> | Is the 32-bit name of the SIMD&FP source register, encoded in the "Vm:M" field.      |
| <dd></dd> | Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field. |
| <dm></dm> | Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.      |

## Operation

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

#### **VRSHL**

Vector Rounding Shift Left takes each element in a vector, shifts them by a value from the least significant byte of the corresponding element of a second vector, and places the results in the destination vector. If the shift value is positive, the operation is a left shift. If the shift value is negative, it is a rounding right shift. For a truncating shift, see VSHL.

The first operand and result elements are the same data type, and can be any one of:

- 8-bit, 16-bit, 32-bit, or 64-bit signed integers.
- 8-bit, 16-bit, 32-bit, or 64-bit unsigned integers.

The second operand is always a signed integer of the same size.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|-------|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | J  | 0  | D  | size  |    | V  | 'n |    |    | V  | 'd |    | 0  | 1  | 0 | 1 | Ν | Q | М | 0 |   | Vr | m |   |

#### 64-bit SIMD vector (Q == 0)

```
VRSHL{<c>}{<q>}.<dt> {<Dd>,} <Dm>, <Dn>
```

#### 128-bit SIMD vector (Q == 1)

```
VRSHL{<c>}{<q>}.<dt> {<Qd>,} <Qm>, <Qn>

if Q == '1' && (Vd<0> == '1' || Vm<0> == '1' || Vn<0> == '1') then UNDEFINED;
unsigned = (U == '1');
esize = 8 << <u>UInt</u>(size); elements = 64 DIV esize;
d = <u>UInt</u>(D:Vd); m = <u>UInt</u>(M:Vm); n = <u>UInt</u>(N:Vn); regs = if Q == '0' then 1 else 2;
```

## T1

| 1  | 5 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5   | 4  | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0      |
|----|---|----|----|----|----|----|---|---|---|---|-----|----|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|--------|
| [1 |   | 1  | 1  | U  | 1  | 1  | 1 | 1 | 0 | D | Siz | ze |   | ٧ | 'n |   |    | ٧  | ′d |    | 0  | 1  | 0 | 1 | N | Q | М | 0 |   | Vı | m | $\Box$ |

## 64-bit SIMD vector (Q == 0)

```
VRSHL{<c>}{<q>}.<dt> {<Dd>,} <Dm>, <Dn>
```

#### 128-bit SIMD vector (Q == 1)

```
VRSHL{<c>}{<q>}.<dt> {<Qd>,} <Qm>, <Qn>

if Q == '1' && (Vd<0> == '1' || Vm<0> == '1' || Vn<0> == '1') then UNDEFINED;
unsigned = (U == '1');
esize = 8 << UInt(size); elements = 64 DIV esize;
d = UInt(D:Vd); m = UInt(M:Vm); n = UInt(N:Vn); regs = if Q == '0' then 1 else 2;</pre>
```

#### **Assembler Symbols**

<c> For encoding A1: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

- <q> See Standard assembler syntax fields.
- <dt> Is the data type for the elements of the vectors, encoded in "U:size":

VRSHL Page 1057

| U | size | <dt></dt> |
|---|------|-----------|
| 0 | 00   | S8        |
| 0 | 01   | S16       |
| 0 | 10   | S32       |
| 0 | 11   | S64       |
| 1 | 00   | U8        |
| 1 | 01   | U16       |
| 1 | 10   | U32       |
| 1 | 11   | U64       |
|   |      |           |

| <qd></qd> | Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <qd>*2.</qd>   |
|-----------|--------------------------------------------------------------------------------------------------------|
| <qm></qm> | Is the 128-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field as <qm>*2.</qm> |
| <qn></qn> | Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <qn>*2.</qn>  |
| <dd></dd> | Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.                   |
| <dm></dm> | Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.                 |
| <dn></dn> | Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.                  |

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations(); CheckAdvSIMDEnabled();
    for r = 0 to regs-1
        for e = 0 to elements-1
            shift = SInt(Elem[D[n+r],e,esize]<7:0>);
            round_const = 1 << (-shift-1); // 0 for left shift, 2^(n-1) for right shift
            result = (Int(Elem[D[m+r],e,esize], unsigned) + round_const) << shift;
            Elem[D[d+r],e,esize] = result<esize-1:0>;
```

## **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

VRSHL Page 1058

#### VRSHR

Vector Rounding Shift Right takes each element in a vector, right shifts them by an immediate value, and places the rounded results in the destination vector. For truncated results, see *VSHR*.

The operand and result elements must be the same size, and can be any one of:

- 8-bit, 16-bit, 32-bit, or 64-bit signed integers.
- 8-bit, 16-bit, 32-bit, or 64-bit unsigned integers.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 3 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|   | 1  | 1  | 1  | 1  | 0  | 0  | 1  | U  | 1  | D  |    |    | im | m6 |    |    |    | ٧  | ′d |    | 0  | 0  | 1 | 0 | L | Q | М | 1 |   | V | m |   |

## 64-bit SIMD vector (!(imm6 == 000xxx && L == 0) && Q == 0)

```
VRSHR{<c>}{<q>}.<type><size> {<Dd>,} <Dm>, #<imm>
```

## 128-bit SIMD vector (!(imm6 == 000xxx && L == 0) && Q == 1)

```
VRSHR{<c>}{<q>}.<type><size> {<Qd>,} <Qm>, #<imm>

if (L:imm6) == '0000xxx' then SEE "Related encodings";

if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;

case L:imm6 of
   when '0001xxx' esize = 8; elements = 8; shift_amount = 16 - UInt(imm6);
   when '001xxxx' esize = 16; elements = 4; shift_amount = 32 - UInt(imm6);
   when '01xxxxx' esize = 32; elements = 2; shift_amount = 64 - UInt(imm6);
   when '1xxxxxx' esize = 64; elements = 1; shift_amount = 64 - UInt(imm6);
   unsigned = (U == '1'); d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

## T1

| _1 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3  | 2  | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1_ | 0 |
|----|----|----|----|----|----|----|---|---|---|---|---|---|----|----|---|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|
| Г  | 1  | 1  | 1  | U  | 1  | 1  | 1 | 1 | 1 | D |   |   | im | m6 |   |   |    | V  | ⁄d |    | 0  | 0  | 1 | 0 | L | Q | М | 1 |   | V | m  |   |

## 64-bit SIMD vector (!(imm6 == 000xxx && L == 0) && Q == 0)

```
VRSHR{<c>}{<q>}.<type><size> {<Dd>,} <Dm>, #<imm>
```

## 128-bit SIMD vector (!(imm6 == 000xxx && L == 0) && Q == 1)

```
VRSHR{<c>}{<q>}.<type><size> {<Qd>,} <Qm>, #<imm>

if (L:imm6) == '0000xxx' then SEE "Related encodings";

if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;

case L:imm6 of
   when '0001xxx' esize = 8; elements = 8; shift_amount = 16 - UInt(imm6);
   when '001xxxx' esize = 16; elements = 4; shift_amount = 32 - UInt(imm6);
   when '01xxxx' esize = 32; elements = 2; shift_amount = 64 - UInt(imm6);
   when '1xxxxxx' esize = 64; elements = 1; shift_amount = 64 - UInt(imm6);
   unsigned = (U == '1'); d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

Related encodings: See *Advanced SIMD one register and modified immediate* for the T32 instruction set, or *Advanced SIMD one register and modified immediate* for the A32 instruction set.

VRSHR Page 1059

<c> For encoding A1: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<type> Is the data type for the elements of the vectors, encoded in "U":

| U | <type></type> |
|---|---------------|
| 0 | S             |
| 1 | U             |

<size> Is the data size for the elements of the vectors, encoded in "L:imm6<5:3>":

| L | imm6<5:3> | <size></size> |
|---|-----------|---------------|
| 0 | 001       | 8             |
| 0 | 01x       | 16            |
| 0 | 1xx       | 32            |
| 1 | XXX       | 64            |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Qm> Is the 128-bit name of the SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

<Dm> Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.

<imm> Is an immediate value, in the range 1 to <size>, encoded in the "imm6" field as <size> - <imm>.

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();    CheckAdvSIMDEnabled();
    round_const = 1 << (shift_amount - 1);
    for r = 0 to regs-1
        for e = 0 to elements-1
        result = (Int(Elem[D[m+r],e,esize], unsigned) + round_const) >> shift_amount;
        Elem[D[d+r],e,esize] = result<esize-1:0>;
```

## Operational information

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00 96, pseudocode r8p5 00bet2 rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

VRSHR Page 1060

#### VRSHRN

Vector Rounding Shift Right and Narrow takes each element in a vector, right shifts them by an immediate value, and places the rounded results in the destination vector. For truncated results, see *VSHRN*.

The operand elements can be 16-bit, 32-bit, or 64-bit integers. There is no distinction between signed and unsigned integers. The destination elements are half the size of the source elements.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| _31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19  | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0_ |
|-----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|----|
| 1   | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 1  | D  |    |    | imi | m6 |    |    |    | ٧  | ′d |    | 1  | 0  | 0 | 0 | 0 | 1 | М | 1 |   | V | m |    |

#### A1 (imm6 != 000xxx)

```
VRSHRN{<c>}{<q>}.I<size> <Dd>, <Qm>, #<imm>

if imm6 == '000xxx' then SEE "Related encodings";

if Vm<0> == '1' then UNDEFINED;

case imm6 of
   when '001xxx' esize = 8; elements = 8; shift_amount = 16 - UInt(imm6);
   when '01xxxx' esize = 16; elements = 4; shift_amount = 32 - UInt(imm6);
   when '1xxxxx' esize = 32; elements = 2; shift_amount = 64 - UInt(imm6);

d = UInt(D:Vd); m = UInt(M:Vm);
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3  | 2  | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|----|----|---|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 0  | 1  | 1  | 1 | 1 | 1 | D |   |   | im | m6 |   |   |    | ٧  | ⁄d |    | 1  | 0  | 0 | 0 | 0 | 1 | М | 1 |   | V | m |   |

## T1 (imm6 != 000xxx)

```
\label{eq:vrshrn} $$ \VRSHRN(<c>)(<q>).I<size> <Dd>, <Qm>, #<imm>
```

```
if imm6 == '000xxx' then SEE "Related encodings";
if Vm<0> == '1' then UNDEFINED;
case imm6 of
   when '001xxx' esize = 8; elements = 8; shift_amount = 16 - UInt(imm6);
   when '01xxxx' esize = 16; elements = 4; shift_amount = 32 - UInt(imm6);
   when '1xxxxx' esize = 32; elements = 2; shift_amount = 64 - UInt(imm6);
d = UInt(D:Vd); m = UInt(M:Vm);
```

Related encodings: See Advanced SIMD one register and modified immediate for the T32 instruction set, or Advanced SIMD one register and modified immediate for the A32 instruction set.

## **Assembler Symbols**

<c> For encoding A1: see Standard assembler syntax fields. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<size> Is the data size for the elements of the vectors, encoded in "imm6<5:3>":

| imm6<5:3> | <size></size> |
|-----------|---------------|
| 001       | 16            |
| 01x       | 32            |
| 1xx       | 64            |
|           |               |

VRSHRN Page 1061

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.
<Qm> Is the 128-bit name of the SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.
<imm> Is an immediate value, in the range 1 to <size>/2, encoded in the "imm6" field as <size>/2 - <imm>.

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();    CheckAdvSIMDEnabled();
    round_const = 1 << (shift_amount-1);
    for e = 0 to elements-1
        result = LSR(Elem[Qin[m>>1],e,2*esize] + round_const, shift_amount);
        Elem[D[d],e,esize] = result<esize-1:0>;
```

## **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

VRSHRN Page 1062

#### VRSQRTE

Vector Reciprocal Square Root Estimate finds an approximate reciprocal square root of each element in a vector, and places the results in a second vector

The operand and result elements are the same type, and can be floating-point numbers or unsigned integers.

For details of the operation performed by this instruction see *Floating-point reciprocal estimate and step*.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 3 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 18 | 17 | 16 | 15 | 14 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|---|----|----|----|----|----|----|----|----|----|----|----|----|-------|----|----|----|-------|----|----|----|---|---|---|---|---|---|---|----|---|---|
|   | 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 1  | D  | 1  | 1  | size  | 1  | 1  |    | Vd    |    | 0  | 1  | 0 | F | 1 | Q | М | 0 |   | ٧١ | m |   |

#### 64-bit SIMD vector (Q == 0)

```
VRSQRTE{<c>}{<q>}.<dt> <Dd>, <Dm>
```

## 128-bit SIMD vector (Q == 1)

```
VRSQRTE{<c>}{<q>}.<dt> <Qd>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;
if (size == '01' && !HaveFP16Ext()) || size IN {'00', '11'} then UNDEFINED;
floating_point = (F == '1');
case size of
    when '01' esize = 16; elements = 4;
    when '10' esize = 32; elements = 2;
d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 2  | 2 1 | 1 ( | ) | 15 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|------|-----|-----|---|-------|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 1 | D | 1 | 1 | size | ,   | 1 1 |   | \     | /d |    | 0  | 1  | 0 | Т | 1 | Q | М | 0 |   | Vı | m |   |

#### 64-bit SIMD vector (Q == 0)

```
VRSQRTE{<c>}{<q>}.<dt> <Dd>, <Dm>
```

## 128-bit SIMD vector (Q == 1)

```
VRSQRTE{<c>}{<q>}.<dt> <Qd>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;

if (size == '01' && !HaveFP16Ext()) || size IN {'00', '11'} then UNDEFINED;

if size == '01' && InITBlock() then UNPREDICTABLE;

floating_point = (F == '1');

case size of
    when '01' esize = 16; elements = 4;
    when '10' esize = 32; elements = 2;

d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

## CONSTRAINED UNPREDICTABLE behavior

If size == '01' && InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.

VRSQRTE Page 1063

• The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

## **Assembler Symbols**

<c> For encoding A1: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<dt> Is the data type for the elements of the vectors, encoded in "F:size":

| F | size | <dt></dt> |
|---|------|-----------|
| 0 | 10   | U32       |
| 1 | 01   | F16       |
| 1 | 10   | F32       |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Qm> Is the 128-bit name of the SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

<Dm> Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.

#### Newton-Raphson iteration

For details of the operation performed and how it can be used in a Newton-Raphson iteration to calculate the reciprocal of the square root of a number, see *Floating-point reciprocal estimate and step*.

## Operation

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

VRSQRTE Page 1064

## **VRSQRTS**

Vector Reciprocal Square Root Step multiplies the elements of one vector by the corresponding elements of another vector, subtracts each of the products from 3.0, divides these results by 2.0, and places the results into the elements of the destination vector.

The operand and result elements are floating-point numbers.

For details of the operation performed by this instruction see *Floating-point reciprocal estimate and step*.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | D  | 1  | SZ |    | V  | 'n |    |    | V  | ′d |    | 1  | 1  | 1 | 1 | Ν | Q | М | 1 |   | Vı | m |   |

#### 64-bit SIMD vector (Q == 0)

```
VRSQRTS{<c>}{<q>}.<dt> {<Dd>, }<Dn>, <Dm>
```

## 128-bit SIMD vector (Q == 1)

```
VRSQRTS{<c>}{<q>}.<dt> {<Qd>, }<Qn>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;

if sz == '1' && !HaveFP16Ext() then UNDEFINED;

case sz of
    when '0' esize = 32; elements = 2;
    when '1' esize = 16; elements = 4;

d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

## T1

| 15 | 5 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|---|----|----|----|----|----|---|---|---|---|---|----|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  |   | 1  | 1  | 0  | 1  | 1  | 1 | 1 | 0 | D | 1 | SZ |   | ٧ | 'n |   |    | ٧  | ′d |    | 1  | 1  | 1 | 1 | N | Q | М | 1 |   | V | m |   |

## 64-bit SIMD vector (Q == 0)

```
\label{eq:vrsqrts} $$ \VRSQRTS $$ <c> $ <q> $ .<dt> $ <Dd>, $ <Dn>, <Dm> $$
```

## 128-bit SIMD vector (Q == 1)

```
VRSQRTS{<c>}{<q>}.<dt> {<Qd>, }<Qn>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;

if sz == '1' && !HaveFP16Ext() then UNDEFINED;

if sz == '1' && InITBlock() then UNPREDICTABLE;

case sz of
    when '0' esize = 32; elements = 2;
    when '1' esize = 16; elements = 4;

d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

## **CONSTRAINED UNPREDICTABLE behavior**

If size == '01' && InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

VRSQRTS Page 1065

<c>

|           | For encoding T1: see Standard assembler syntax fields.                                                 |
|-----------|--------------------------------------------------------------------------------------------------------|
| <q></q>   | See Standard assembler syntax fields.                                                                  |
| <dt></dt> | Is the data type for the elements of the vectors, encoded in "sz":                                     |
|           | sz <dt>       0     F32       1     F16</dt>                                                           |
| <qd></qd> | Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <qd>*2.</qd>   |
| <qn></qn> | Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <qn>*2.</qn>  |
| <qm></qm> | Is the 128-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field as <qm>*2.</qm> |
| <dd></dd> | Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.                   |
| <dn></dn> | Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.                  |
| <dm></dm> | Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.                 |

For encoding A1: see Standard assembler syntax fields. This encoding must be unconditional.

#### Newton-Raphson iteration

For details of the operation performed and how it can be used in a Newton-Raphson iteration to calculate the reciprocal of the square root of a number, see *Floating-point reciprocal estimate and step*.

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();    CheckAdvSIMDEnabled();
    for r = 0 to regs-1
        for e = 0 to elements-1
        Elem[D[d+r],e,esize] = FPRSqrtStep(Elem[D[n+r],e,esize], Elem[D[m+r],e,esize]);
```

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

VRSQRTS Page 1066

#### **VRSRA**

Vector Rounding Shift Right and Accumulate takes each element in a vector, right shifts them by an immediate value, and accumulates the rounded results into the destination vector. For truncated results, see *VSRA*.

The operand and result elements must all be the same type, and can be any one of:

- 8-bit, 16-bit, 32-bit, or 64-bit signed integers.
- 8-bit, 16-bit, 32-bit, or 64-bit unsigned integers.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

|   | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| Γ | 1  | 1  | 1  | 1  | 0  | 0  | 1  | U  | 1  | D  |    |    | im | m6 |    |    |    | ٧  | ′d |    | 0  | 0  | 1 | 1 | L | Q | М | 1 |   | V | m |   |

```
64-bit SIMD vector (!(imm6 == 000xxx && L == 0) && Q == 0)
```

```
VRSRA{<c>}{<q>}.<type><size> {<Dd>,} <Dm>, #<imm>
```

## 128-bit SIMD vector (!(imm6 == 000xxx && L == 0) && Q == 1)

```
VRSRA{<c>}{<q>}.<type><size> {<Qd>,} <Qm>, #<imm>

if (L:imm6) == '0000xxx' then SEE "Related encodings";

if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;

case L:imm6 of
   when '0001xxx' esize = 8; elements = 8; shift_amount = 16 - UInt(imm6);
   when '001xxxx' esize = 16; elements = 4; shift_amount = 32 - UInt(imm6);
   when '01xxxxx' esize = 32; elements = 2; shift_amount = 64 - UInt(imm6);
   when '1xxxxxx' esize = 64; elements = 1; shift_amount = 64 - UInt(imm6);
   unsigned = (U == '1'); d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

## T1

| _1 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3  | 2  | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|---|---|---|---|---|---|----|----|---|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| Г  | 1  | 1  | 1  | U  | 1  | 1  | 1 | 1 | 1 | D |   |   | im | m6 |   |   |    | V  | ⁄d |    | 0  | 0  | 1 | 1 | L | Q | М | 1 |   | V | m |   |

## 64-bit SIMD vector (!(imm6 == 000xxx && L == 0) && Q == 0)

```
VRSRA{<c>}{<q>}.<type><size> {<Dd>,} <Dm>, #<imm>
```

VRSRA{<c>}{<q>}.<type><size> {<Qd>,} <Qm>, #<imm>

## 128-bit SIMD vector (!(imm6 == 000xxx && L == 0) && Q == 1)

```
if (L:imm6) == '0000xxx' then SEE "Related encodings";
if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;
case L:imm6 of
   when '0001xxx' esize = 8; elements = 8; shift_amount = 16 - UInt(imm6);
   when '001xxxx' esize = 16; elements = 4; shift_amount = 32 - UInt(imm6);
   when '01xxxxx' esize = 32; elements = 2; shift_amount = 64 - UInt(imm6);
   when '1xxxxxx' esize = 64; elements = 1; shift amount = 64 - UInt(imm6);
```

Related encodings: See Advanced SIMD one register and modified immediate for the T32 instruction set, or Advanced SIMD one register and modified immediate for the A32 instruction set.

unsigned = (U == '1'); d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;

VRSRA Page 1067

<c> For encoding A1: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<type> Is the data type for the elements of the vectors, encoded in "U":

| U | <type></type> |
|---|---------------|
| 0 | S             |
| 1 | U             |

<size> Is the data size for the elements of the vectors, encoded in "L:imm6<5:3>":

| L | imm6<5:3> | <size></size> |
|---|-----------|---------------|
| 0 | 001       | 8             |
| 0 | 01x       | 16            |
| 0 | 1xx       | 32            |
| 1 | XXX       | 64            |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Qm> Is the 128-bit name of the SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

<Dm> Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.

<imm> Is an immediate value, in the range 1 to <size>, encoded in the "imm6" field as <size> - <imm>.

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();    CheckAdvSIMDEnabled();
    round_const = 1 << (shift_amount - 1);
    for r = 0 to regs-1
        for e = 0 to elements-1
        result = (Int(Elem[D[m+r], e, esize], unsigned) + round_const) >> shift_amount;
        Elem[D[d+r], e, esize] = Elem[D[d+r], e, esize] + result;
```

## Operational information

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00 96, pseudocode r8p5 00bet2 rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

VRSRA Page 1068

#### VRSUBHN

Vector Rounding Subtract and Narrow, returning High Half subtracts the elements of one quadword vector from the corresponding elements of another quadword vector, takes the most significant half of each result, and places the final results in a doubleword vector. The results are rounded. For truncated results, see *VSUBHN*.

The operand elements can be 16-bit, 32-bit, or 64-bit integers. There is no distinction between signed and unsigned integers.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

## **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21  | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 1  | D  | !=  | 11 |    | V  | 'n |    |    | ٧  | ′d |    | 0  | 1  | 1 | 0 | Ν | 0 | М | 0 |   | V | m |   |
|    |    |    |    |    |    |    |    |    |    | ei- | 70 |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

#### Α1

```
VRSUBHN{<c>}{<q>}.<dt> <Dd>, <Qn>, <Qm>

if size == '11' then SEE "Related encodings";
if Vn<0> == '1' || Vm<0> == '1' then UNDEFINED;
esize = 8 << UInt(size); elements = 64 DIV esize;
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);</pre>
```

#### T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5        | 4  | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|----------|----|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 1 | D | <u>=</u> | 11 |   | V | 'n |   |    | ٧  | 'd |    | 0  | 1  | 1 | 0 | Ν | 0 | М | 0 |   | Vr | n |   |

size

T1

```
VRSUBHN{<c>}{<q>}.<dt> <Dd>, <Qn>, <Qm>

if size == '11' then SEE "Related encodings";
if Vn<0> == '1' || Vm<0> == '1' then UNDEFINED;
esize = 8 << UInt(size); elements = 64 DIV esize;
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);</pre>
```

Related encodings: See Advanced SIMD data-processing for the T32 instruction set, or Advanced SIMD data-processing for the A32 instruction set.

## **Assembler Symbols**

<c> For encoding A1: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<dt>
Is the data type for the elements of the operands, encoded in "size":

| size | <dt></dt> |
|------|-----------|
| 0.0  | I16       |
| 01   | I32       |
| 10   | I64       |

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

<Qn> Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <Qn>\*2.

<Qm> Is the 128-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.

VRSUBHN Page 1069

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();    CheckAdvSIMDEnabled();
    round_const = 1 << (esize-1);
    for e = 0 to elements-1
        result = Elem[Qin[n>>1],e,2*esize] - Elem[Qin[m>>1],e,2*esize] + round_const;
        Elem[D[d],e,esize] = result<2*esize-1:esize>;
```

## **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

VRSUBHN Page 1070

## **VSDOT** (vector)

Dot Product vector form with signed integers. This instruction performs the dot product of the four 8-bit elements in each 32-bit element of the first source register with the four 8-bit elements of the corresponding 32-bit element in the second source register, accumulating the result into the corresponding 32-bit element of the destination register.

In Armv8.2 and Armv8.3, this is an OPTIONAL instruction. From Armv8.4 it is mandatory for all implementations to support it. *ID ISAR6*.DP indicates whether this instruction is supported.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

## **A**1

## (Armv8.2)

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0_ |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|----|
| 1  | 1  | 1  | 1  | 1  | 1  | 0  | 0  | 0  | D  | 1  | 0  |    | ٧  | n' |    |    | V  | 'd |    | 1  | 1  | 0 | 1 | Ν | Q | М | 0 |   | Vr | n |    |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   | П |   |    |   |    |

## 64-bit SIMD vector (Q == 0)

```
VSDOT{<q>}.S8 <Dd>, <Dn>, <Dm>
```

 $VSDOT{\langle q \rangle}.S8 \langle Qd \rangle, \langle Qn \rangle, \langle Qm \rangle$ 

integer regs = if Q == '1' then 2 else 1;

## 128-bit SIMD vector (Q == 1)

integer esize = 32;

```
if !HaveDOTPExt() then UNDEFINED;
if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;
boolean signed = U=='0';
integer d = UInt(D:Vd);
integer n = UInt(N:Vn);
integer m = UInt(M:Vm);
```

## T1 (Armv8.2)

# 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 1 1 1 1 1 1 0 0 0 0 D 1 0 Vn Vd 1 1 0 0 1 N Q M 0 Vm

## 64-bit SIMD vector (Q == 0)

```
VSDOT{<q>}.S8 <Dd>, <Dn>, <Dm>
```

 $VSDOT{\langle q \rangle}.S8 \langle Qd \rangle$ ,  $\langle Qn \rangle$ ,  $\langle Qm \rangle$ 

integer regs = if Q == '1' then 2 else 1;

#### 128-bit SIMD vector (Q == 1)

```
if InITBlock() then UNPREDICTABLE;
if !HaveDOTPExt() then UNDEFINED;
if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;
boolean signed = U=='0';
integer d = UInt(D:Vd);
integer n = UInt(N:Vn);
integer m = UInt(M:Vm);
integer esize = 32;
```

```
See Standard assembler syntax fields.
<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>*2.
<Qn> Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <Qn>*2.
<Qm> Is the 128-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field as <Qm>*2.
<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.
<Dn> Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.
<Dm> Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.
```

## Operation

```
bits(64) operand1;
bits(64) operand2;
bits(64) result;
CheckAdvSIMDEnabled();
for r = 0 to regs-1
    operand1 = \underline{D}[n+r];
    operand2 = \underline{D}[m+r];
    result = D[d+r];
    integer element1, element2;
    for e = 0 to 1
        integer res = 0;
        for i = 0 to 3
             if signed then
                 element1 = SInt(Elem[operand1, 4 * e + i, esize DIV 4]);
                 element2 = SInt(Elem[operand2, 4 * e + i, esize DIV 4]);
             else
                 element1 = UInt(Elem[operand1, 4 * e + i, esize DIV 4]);
                 element2 = UInt(Elem[operand2, 4 * e + i, esize DIV 4]);
             res = res + element1 * element2;
        \underline{\text{Elem}}[result, e, esize] = \underline{\text{Elem}}[result, e, esize] + res;
    D[d+r] = result;
```

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

## **VSDOT** (by element)

Dot Product index form with signed integers. This instruction performs the dot product of the four 8-bit elements in each 32-bit element of the first source register with the four 8-bit elements of an indexed 32-bit element in the second source register, accumulating the result into the corresponding 32-bit element of the destination register.

In Armv8.2 and Armv8.3, this is an OPTIONAL instruction. From Armv8.4 it is mandatory for all implementations to support it. *ID ISAR6*.DP indicates whether this instruction is supported.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

## **A**1

## (Armv8.2)

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|----|---|----|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1  | 0  | 0  | D  | 1  | 0  |    | ٧  | 'n |    |    | ٧  | ′d |    | 1  | 1  | 0 | 1 | N | Q | М | 0  |   | Vı | n |   |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   | 11 |   |    |   |   |

## 64-bit SIMD vector (Q == 0)

```
VSDOT{<q>}.S8 <Dd>, <Dn>, <Dm>[<index>]
```

#### 128-bit SIMD vector (Q == 1)

```
VSDOT{\langle q \rangle}.S8 \langle Qd \rangle, \langle Qn \rangle, \langle Dm \rangle[\langle index \rangle]
```

```
if !HaveDOTPExt() then UNDEFINED;
if Q == '1' && (Vd<0> == '1' | Vn<0> == '1') then UNDEFINED;
boolean signed = (U=='0');
integer d = UInt(D:Vd);
integer n = UInt(N:Vn);
integer m = UInt(Vm<3:0>);
integer index = UInt(M);
integer esize = 32;
integer regs = if Q == '1' then 2 else 1;
```

# T1 (Armv8.2)

| 1 1 1 1 1 1 0 0 D 1 0 Vn Vd 1 1 0 1 N Q M 0 Vm | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|------------------------------------------------|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
|                                                | 1  | 1  | 1  | 1  | 1  | 1  | 1 | 0 | 0 | D | 1 | 0 |   | ٧ | 'n |   |    | ٧  | ⁄d |    | 1  | 1  | 0 | 1 | N | Q | М | 0 |   | Vı | m |   |

## 64-bit SIMD vector (Q == 0)

```
VSDOT{\langle q \rangle}.S8 \langle Dd \rangle, \langle Dn \rangle, \langle Dm \rangle[\langle index \rangle]
```

#### 128-bit SIMD vector (Q == 1)

```
VSDOT\{<q>\}.S8 < Qd>, < Qn>, < Dm>[<index>]
```

```
if InITBlock() then UNPREDICTABLE;
if !HaveDOTPExt() then UNDEFINED;
if Q == '1' && (Vd<0> == '1' || Vn<0> == '1') then UNDEFINED;
boolean signed = (U=='0');
integer d = UInt(D:Vd);
integer n = UInt(N:Vn);
integer m = UInt(Vm<3:0>);
integer index = UInt(M);
integer esize = 32;
integer regs = if Q == '1' then 2 else 1;
```

| <q></q>         | See Standard assembler syntax fields.                                                               |
|-----------------|-----------------------------------------------------------------------------------------------------|
| <qd></qd>       | Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as $<$ Qd>*2.  |
| <qn></qn>       | Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as $<$ Qn>*2. |
| <dd></dd>       | Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.                |
| <dn></dn>       | Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.               |
| <dm></dm>       | Is the 64-bit name of the second SIMD&FP source register, encoded in the "Vm" field.                |
| <index></index> | Is the element index in the range 0 to 1, encoded in the "M" field.                                 |

## Operation

```
bits(64) operand1;
bits(64) operand2 = \underline{D}[m];
bits(64) result;
CheckAdvSIMDEnabled();
for r = 0 to regs-1
    operand1 = \underline{D}[n+r];
    result = \underline{D}[d+r];
    integer element1, element2;
    for e = 0 to 1
         integer res = 0;
         for i = 0 to 3
              if signed then
                  element1 = SInt(Elem[operand1, 4 * e + i, esize DIV 4]);
                  element2 = SInt(Elem[operand2, 4 * index + i, esize DIV 4]);
              else
                  element1 = UInt(Elem[operand1, 4 * e + i, esize DIV 4]);
                  element2 = UInt(Elem[operand2, 4 * index + i, esize DIV 4]);
              res = res + element1 * element2;
         \underline{\underline{\mathtt{Elem}}}[result, e, esize] = \underline{\underline{\mathtt{Elem}}}[result, e, esize] + res;
    \underline{D}[d+r] = result;
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

## VSELEQ, VSELGE, VSELGT, VSELVS

Floating-point conditional select allows the destination register to take the value in either one or the other source register according to the condition codes in the *APSR*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

## **A**1

| 3 | 1 : | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|---|---|---|---|---|---|---|---|
|   |     | 1  | 1  | 1  | 1  | 1  | 1  | 0  | 0  | D  | C  | C  |    | ٧  | 'n |    |    | ٧  | 'd |    | 1  | 0  | != | 00  | Ν | 0 | М | 0 |   | V | m |   |
|   |     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | S  | ize |   |   |   |   |   |   |   |   |

```
VSELEQ,doubleprec (cc == 00 && size == 11)
 VSELEQ.F64 <Dd>, <Dn>, <Dm> // (Cannot be conditional)
VSELEQ,halfprec (cc == 00 && size == 01)
(Armv8.2)
 VSELEQ.F16 <Sd>, <Sn>, <Sm> // (Cannot be conditional)
VSELEQ, singleprec (cc == 00 && size == 10)
 VSELEQ.F32 <Sd>, <Sn>, <Sm> // (Cannot be conditional)
VSELGE,doubleprec (cc == 10 && size == 11)
 VSELGE.F64 <Dd>, <Dn>, <Dm> // (Cannot be conditional)
VSELGE,halfprec (cc == 10 && size == 01)
(Armv8.2)
 VSELGE.F16 <Sd>, <Sn>, <Sm> // (Cannot be conditional)
VSELGE, singleprec (cc == 10 && size == 10)
 VSELGE.F32 <Sd>, <Sn>, <Sm> // (Cannot be conditional)
VSELGT,doubleprec (cc == 11 && size == 11)
 VSELGT.F64 <Dd>, <Dn>, <Dm> // (Cannot be conditional)
VSELGT,halfprec (cc == 11 && size == 01)
(Armv8.2)
 VSELGT.F16 <Sd>, <Sn>, <Sm> // (Cannot be conditional)
VSELGT, singleprec (cc == 11 && size == 10)
 VSELGT.F32 <Sd>, <Sn>, <Sm> // (Cannot be conditional)
VSELVS,doubleprec (cc == 01 && size == 11)
 VSELVS.F64 <Dd>, <Dn>, <Dm> // (Cannot be conditional)
VSELVS,halfprec (cc == 01 && size == 01)
(Armv8.2)
 VSELVS.F16 <Sd>, <Sn>, <Sm> // (Cannot be conditional)
VSELVS, singleprec (cc == 01 && size == 10)
 VSELVS.F32 <Sd>, <Sn>, <Sm> // (Cannot be conditional)
 if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;
 case size of
      when '01' esize = 16; d = \underline{UInt}(Vd:D); n = \underline{UInt}(Vn:N); m = \underline{UInt}(Vm:M);
      when '10' esize = 32; d = UInt(Vd:D); n = UInt(Vn:N); m = UInt(Vm:M);
      when '11' esize = 64; d = \underbrace{\text{UInt}}_{}(D:Vd); n = \underbrace{\text{UInt}}_{}(N:Vn); m = \underbrace{\text{UInt}}_{}(M:Vm);
```

cond = cc: (cc<1> EOR cc<0>):'0';

**T1** 

|   |   |   |   |   |   | - | - | - | - | 5  | - | - |   |    | - | <br> |    | <br> |   | -    | -  | - | - | - |   | - | _ |   | - |
|---|---|---|---|---|---|---|---|---|---|----|---|---|---|----|---|------|----|------|---|------|----|---|---|---|---|---|---|---|---|
| 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | D | CC |   |   | ٧ | 'n |   | ٧    | ⁄d | 1    | 0 | != ( | 00 | N | 0 | М | 0 |   | V | m |   |

size

```
VSELEQ,doubleprec (cc == 00 && size == 11)
 VSELEQ.F64 <Dd>, <Dn>, <Dm> // (Not permitted in IT block)
VSELEQ,halfprec (cc == 00 && size == 01)
(Armv8.2)
 VSELEQ.F16 <Sd>, <Sn>, <Sm> // (Not permitted in IT block)
VSELEQ, singleprec (cc == 00 && size == 10)
 VSELEQ.F32 <Sd>, <Sn>, <Sm> // (Not permitted in IT block)
VSELGE,doubleprec (cc == 10 && size == 11)
 VSELGE.F64 <Dd>, <Dn>, <Dm> // (Not permitted in IT block)
VSELGE,halfprec (cc == 10 && size == 01)
(Armv8.2)
 VSELGE.F16 <Sd>, <Sn>, <Sm> // (Not permitted in IT block)
VSELGE, singleprec (cc == 10 && size == 10)
 VSELGE.F32 <Sd>, <Sn>, <Sm> // (Not permitted in IT block)
VSELGT,doubleprec (cc == 11 && size == 11)
 VSELGT.F64 <Dd>, <Dn>, <Dm> // (Not permitted in IT block)
VSELGT,halfprec (cc == 11 && size == 01)
(Armv8.2)
 VSELGT.F16 <Sd>, <Sn>, <Sm> // (Not permitted in IT block)
VSELGT, singleprec (cc == 11 && size == 10)
 VSELGT.F32 <Sd>, <Sn>, <Sm> // (Not permitted in IT block)
VSELVS,doubleprec (cc == 01 && size == 11)
 VSELVS.F64 <Dd>, <Dn>, <Dm> // (Not permitted in IT block)
VSELVS,halfprec (cc == 01 && size == 01)
(Armv8.2)
 VSELVS.F16 <Sd>, <Sn>, <Sm> // (Not permitted in IT block)
VSELVS, singleprec (cc == 01 && size == 10)
 VSELVS.F32 <Sd>, <Sn>, <Sm> // (Not permitted in IT block)
 if InITBlock() then UNPREDICTABLE;
 if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;
 case size of
      when '01' esize = 16; d = \underbrace{\text{UInt}}_{}(Vd:D); n = \underbrace{\text{UInt}}_{}(Vn:N); m = \underbrace{\text{UInt}}_{}(Vm:M);
      when '10' esize = 32; d = UInt(Vd:D); n = UInt(Vn:N); m = UInt(Vm:M);
      when '11' esize = 64; d = \underbrace{\text{UInt}}_{}(D:Vd); n = \underbrace{\text{UInt}}_{}(N:Vn); m = \underbrace{\text{UInt}}_{}(M:Vm);
 cond = cc: (cc<1> EOR cc<0>):'0';
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If InITBlock (), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

## **Assembler Symbols**

| <dd></dd> | Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.   |
|-----------|----------------------------------------------------------------------------------------|
| <dn></dn> | Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.  |
| <dm></dm> | Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field. |
| <sd></sd> | Is the 32-bit name of the SIMD&FP destination register, encoded in the "Vd:D" field.   |
| <sn></sn> | Is the 32-bit name of the first SIMD&FP source register, encoded in the "Vn:N" field.  |
| <sm></sm> | Is the 32-bit name of the second SIMD&FP source register, encoded in the "Vm:M" field. |

## Operation

## **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

# VSHL (immediate)

Vector Shift Left (immediate) takes each element in a vector of integers, left shifts them by an immediate value, and places the results in the destination vector

Bits shifted out of the left of each element are lost.

The elements must all be the same size, and can be 8-bit, 16-bit, 32-bit, or 64-bit integers. There is no distinction between signed and unsigned integers.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

|   | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| Γ | 1  | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 1  | D  |    |    | im | m6 |    |    |    | ٧  | ⁄d |    | 0  | 1  | 0 | 1 | L | Q | М | 1 |   | V | m |   |

## 64-bit SIMD vector (!(imm6 == 000xxx && L == 0) && Q == 0)

```
VSHL\{<c>\}\{<q>\}.I<size>\{<Dd>,\}<Dm>,\#<imm>
```

# 128-bit SIMD vector (!(imm6 == 000xxx && L == 0) && Q == 1)

```
\label{lem:vshl} $$VSHL(<c>)(<q>).I<size>(<Qd>,)<Qm>, $$\#<imm>$$
```

```
if L:imm6 == '0000xxx' then SEE "Related encodings";
if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;
case L:imm6 of
   when '0001xxx' esize = 8; elements = 8; shift_amount = UInt(imm6) - 8;
   when '001xxxx' esize = 16; elements = 4; shift_amount = UInt(imm6) - 16;
   when '01xxxxx' esize = 32; elements = 2; shift_amount = UInt(imm6) - 32;
   when '1xxxxxx' esize = 64; elements = 1; shift_amount = UInt(imm6);
d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

## T1

| _1 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3  | 2  | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|---|---|---|---|---|---|----|----|---|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| Г  | 1  | 1  | 1  | 0  | 1  | 1  | 1 | 1 | 1 | D |   |   | im | m6 |   |   |    | V  | ⁄d |    | 0  | 1  | 0 | 1 | L | Q | М | 1 |   | V | m |   |

# 64-bit SIMD vector (!(imm6 == 000xxx && L == 0) && Q == 0)

```
VSHL{<c>}{<q>}.I<size> {<Dd>,} <Dm>, #<imm>
```

## 128-bit SIMD vector (!(imm6 == 000xxx && L == 0) && Q == 1)

```
VSHL\{<c>\}\{<q>\}.I<size>\{<Qd>,\}<Qm>, #<imm>
```

```
if L:imm6 == '0000xxx' then SEE "Related encodings";
if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;
case L:imm6 of
   when '0001xxx' esize = 8; elements = 8; shift_amount = UInt(imm6) - 8;
   when '001xxxx' esize = 16; elements = 4; shift_amount = UInt(imm6) - 16;
   when '01xxxxx' esize = 32; elements = 2; shift_amount = UInt(imm6) - 32;
   when '1xxxxxx' esize = 64; elements = 1; shift_amount = UInt(imm6);
d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

Related encodings: See Advanced SIMD one register and modified immediate for the T32 instruction set, or Advanced SIMD one register and modified immediate for the A32 instruction set.

# **Assembler Symbols**

<c> For encoding A1: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<size> Is the data size for the elements of the vectors, encoded in "L:imm6<5:3>":

| L | imm6<5:3> | <size></size> |
|---|-----------|---------------|
| 0 | 001       | 8             |
| 0 | 01x       | 16            |
| 0 | 1xx       | 32            |
| 1 | XXX       | 64            |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Qm> Is the 128-bit name of the SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

<Dm> Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.

<imm> Is an immediate value, in the range 0 to <size>-1, encoded in the "imm6" field.

#### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();    CheckAdvSIMDEnabled();
    for r = 0 to regs-1
        for e = 0 to elements-1
        Elem[D[d+r],e,esize] = LSL(Elem[D[m+r],e,esize], shift_amount);
```

## **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp: 2019-03-28T07:59$ 

 $Copyright \ @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# **VSHL** (register)

Vector Shift Left (register) takes each element in a vector, shifts them by a value from the least significant byte of the corresponding element of a second vector, and places the results in the destination vector. If the shift value is positive, the operation is a left shift. If the shift value is negative, it is a truncating right shift.

For a rounding shift, see VRSHL.

The first operand and result elements are the same data type, and can be any one of:

- 8-bit, 16-bit, 32-bit, or 64-bit signed integers.
- 8-bit, 16-bit, 32-bit, or 64-bit unsigned integers.

The second operand is always a signed integer of the same size.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

|   | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0      |
|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|--------|
| Γ | 1  | 1  | 1  | 1  | 0  | 0  | 1  | U  | 0  | D  | si | ze |    | V  | 'n |    |    | V  | 'd |    | 0  | 1  | 0 | 0 | Ν | Q | М | 0 |   | Vı | n | $\Box$ |

## 64-bit SIMD vector (Q == 0)

```
VSHL{<c>}{<q>}.<dt> {<Dd>,} <Dm>, <Dn>
```

## 128-bit SIMD vector (Q == 1)

```
VSHL{<c>}{<q>}.<dt> {<Qd>,} <Qm>, <Qn>
if Q == '1' && (Vd<0> == '1' || Vm<0> == '1' || Vn<0> == '1') then UNDEFINED;
unsigned = (U == '1');
esize = 8 << UInt(size); elements = 64 DIV esize;
d = UInt(D:Vd); m = UInt(M:Vm); n = UInt(N:Vn); regs = if Q == '0' then 1 else 2;</pre>
```

#### T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5   | 4  | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0_ |
|----|----|----|----|----|----|---|---|---|---|-----|----|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|----|
| 1  | 1  | 1  | U  | 1  | 1  | 1 | 1 | 0 | D | Siz | ze |   | ٧ | /n |   |    | ٧  | ⁄d |    | 0  | 1  | 0 | 0 | Ν | Q | М | 0 |   | V | m |    |

#### 64-bit SIMD vector (Q == 0)

```
VSHL{<c>}{<q>}.<dt> {<Dd>,} <Dm>, <Dn>
```

## 128-bit SIMD vector (Q == 1)

```
VSHL{<c>}{<q>}.<dt> {<Qd>,} <Qm>, <Qn>
if Q == '1' && (Vd<0> == '1' || Vm<0> == '1' || Vn<0> == '1') then UNDEFINED;
unsigned = (U == '1');
esize = 8 << <u>UInt</u>(size); elements = 64 DIV esize;
d = <u>UInt</u>(D:Vd); m = <u>UInt</u>(M:Vm); n = <u>UInt</u>(N:Vn); regs = if Q == '0' then 1 else 2;
```

# **Assembler Symbols**

<c> For encoding A1: see Standard assembler syntax fields. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<dt> Is the data type for the elements of the vectors, encoded in "U:size":

| U | size | <dt></dt> |
|---|------|-----------|
| 0 | 00   | S8        |
| 0 | 01   | S16       |
| 0 | 10   | S32       |
| 0 | 11   | S64       |
| 1 | 00   | U8        |
| 1 | 01   | U16       |
| 1 | 10   | U32       |
| 1 | 11   | U64       |

| <qd></qd> | Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as $<$ Qd>*2.       |
|-----------|----------------------------------------------------------------------------------------------------------|
| <qm></qm> | Is the 128-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field as $<$ Qm> $*$ 2. |
| <qn></qn> | Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <qn>*2.</qn>    |
| <dd></dd> | Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.                     |
| <dm></dm> | Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.                   |
| <dn></dn> | Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.                    |

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();    CheckAdvSIMDEnabled();
    for r = 0 to regs-1
        for e = 0 to elements-1
            shift = SInt(Elem[D[n+r],e,esize]<7:0>);
            result = Int(Elem[D[m+r],e,esize], unsigned) << shift;
            Elem[D[d+r],e,esize] = result<esize-1:0>;
```

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5 ; Build timestamp: 2019-03-28T07:59

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

## **VSHLL**

Vector Shift Left Long takes each element in a doubleword vector, left shifts them by an immediate value, and places the results in a quadword vector. The operand elements can be:

- 8-bit, 16-bit, or 32-bit signed integers.
- 8-bit, 16-bit, or 32-bit unsigned integers.
- 8-bit, 16-bit, or 32-bit untyped integers, maximum shift only.

The result elements are twice the length of the operand elements.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$  and  $\underline{A2}$ ) and T32 ( $\underline{T1}$  and  $\underline{T2}$ ).

## **A1**

| _; | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0_ |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|----|
| Γ  | 1  | 1  | 1  | 1  | 0  | 0  | 1  | U  | 1  | D  |    |    | im | m6 |    |    |    | ٧  | 'd |    | 1  | 0  | 1 | 0 | 0 | 0 | М | 1 |   | ١V | n |    |

## A1 (imm6 != 000xxx)

```
VSHLL{<c>}{<q>}.<type><size> <Qd>, <Dm>, #<imm>

if imm6 == '000xxx' then SEE "Related encodings";

if Vd<0> == '1' then UNDEFINED;

case imm6 of
   when '001xxx' esize = 8; elements = 8; shift_amount = UInt(imm6) - 8;
   when '01xxxx' esize = 16; elements = 4; shift_amount = UInt(imm6) - 16;
   when '1xxxxx' esize = 32; elements = 2; shift_amount = UInt(imm6) - 32;

if shift_amount == 0 then SEE "VMOVL";

unsigned = (U == '1'); d = UInt(D:Vd); m = UInt(M:Vm);
```

## **A2**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 18 | 17 | 16 | 15 | 14 1 | 3 1 | 2 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|-------|----|----|----|------|-----|------|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 1  | О  | 1  | 1  | size  | 1  | 0  |    | Vd   |     | 0    | 0  | 1 | 1 | 0 | 0 | М | 0 |   | ٧١ | n |   |

#### **A2**

```
VSHLL{<c>}{<q>}.<type><size> <Qd>, <Dm>, #<imm>

if size == '11' || Vd<0> == '1' then UNDEFINED;
esize = 8 << UInt(size); elements = 64 DIV esize; shift_amount = esize;
unsigned = FALSE; // Or TRUE without change of functionality
d = UInt(D:Vd); m = UInt(M:Vm);</pre>
```

## **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3   | 2  | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|-----|----|---|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | U  | 1  | 1  | 1 | 1 | 1 | D |   |   | imı | m6 |   |   |    | ٧  | 'd |    | 1  | 0  | 1 | 0 | 0 | 0 | М | 1 |   | Vı | m |   |

VSHLL Page 1084

#### T1 (imm6 != 000xxx)

```
VSHLL{<c>}{<q>}.<type><size> <Qd>, <Dm>, #<imm>

if imm6 == '000xxx' then SEE "Related encodings";
if Vd<0> == '1' then UNDEFINED;
case imm6 of
   when '001xxx' esize = 8; elements = 8; shift_amount = UInt(imm6) - 8;
   when '01xxxx' esize = 16; elements = 4; shift_amount = UInt(imm6) - 16;
   when '1xxxxx' esize = 32; elements = 2; shift_amount = UInt(imm6) - 32;
if shift_amount == 0 then SEE "VMOVL";
unsigned = (U == '1'); d = UInt(D:Vd); m = UInt(M:Vm);
```

#### **T2**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 2  | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|------|---|---|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 1 | D | 1 | 1 | size | ; | 1 | 0 |    | V  | ď  |    | 0  | 0  | 1 | 1 | 0 | 0 | М | 0 |   | V | m |   |

**T2** 

```
VSHLL{<c>}{<q>}.<type><size> <Qd>, <Dm>, #<imm>
if size == '11' || Vd<0> == '1' then UNDEFINED;
esize = 8 << UInt(size); elements = 64 DIV esize; shift_amount = esize;
unsigned = FALSE; // Or TRUE without change of functionality
d = UInt(D:Vd); m = UInt(M:Vm);</pre>
```

Related encodings: See Advanced SIMD one register and modified immediate for the T32 instruction set, or Advanced SIMD one register and modified immediate for the A32 instruction set.

## **Assembler Symbols**

S

<type>

```
    For encoding A1 and A2: see Standard assembler syntax fields. This encoding must be unconditional.
    For encoding T1 and T2: see Standard assembler syntax fields.
    See Standard assembler syntax fields.
```

The data type for the elements of the operand. It must be one of:

Signed. In encoding T1/A1, encoded as  $\mathbf{U}=\mathbf{0}.$   $\mathbf{U}$ 

Unsigned. In encoding T1/A1, encoded as U = 1.

I Untyped integer, Available only in encoding T2/A2.

<size> The data size for the elements of the operand. The following table shows the permitted values and their encodings:

| <size></size> | Encoding T1/A1                     | Encoding T2/A2           |
|---------------|------------------------------------|--------------------------|
| 8             | Encoded as imm $6 < 5:3 > = 0b001$ | Encoded as size = $0b00$ |
| 16            | Encoded as $imm6 < 5:4 > = 0b01$   | Encoded as size = $0b01$ |
| 32            | Encoded as $imm6 < 5 > = 1$        | Encoded as size = $0b10$ |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Dm> Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.

<imm> The immediate value. <imm> must lie in the range 1 to <size>, and:

- If  $\langle \text{size} \rangle == \langle \text{imm} \rangle$ , the encoding is T2/A2.
- Otherwise, the encoding is T1/A1, and:
  - If  $\langle \text{size} \rangle == 8$ ,  $\langle \text{imm} \rangle$  is encoded in imm6 $\langle 2:0 \rangle$ .
  - If  $\langle \text{size} \rangle == 16$ ,  $\langle \text{imm} \rangle$  is encoded in imm6 $\langle 3:0 \rangle$ .
  - If  $\langle \text{size} \rangle == 32$ ,  $\langle \text{imm} \rangle$  is encoded in imm6 $\langle 4:0 \rangle$ .

VSHLL Page 1085

# Operation

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - $\circ$   $\;$  The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

VSHLL Page 1086

#### **VSHR**

Vector Shift Right takes each element in a vector, right shifts them by an immediate value, and places the truncated results in the destination vector. For rounded results, see *VRSHR*.

The operand and result elements must be the same size, and can be any one of:

- 8-bit, 16-bit, 32-bit, or 64-bit signed integers.
- 8-bit, 16-bit, 32-bit, or 64-bit unsigned integers.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

|   | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| Γ | 1  | 1  | 1  | 1  | 0  | 0  | 1  | U  | 1  | D  |    |    | im | m6 |    |    |    | ٧  | ⁄d |    | 0  | 0  | 0 | 0 | L | Q | М | 1 |   | V | m |   |

## 64-bit SIMD vector (!(imm6 == 000xxx && L == 0) && Q == 0)

```
VSHR{<c>}{<q>}.<type><size> {<Dd>,} <Dm>, #<imm>
```

# 128-bit SIMD vector (!(imm6 == 000xxx && L == 0) && Q == 1)

```
VSHR{<c>}{<q>}.<type><size> {<Qd>,} <Qm>, #<imm>

if (L:imm6) == '0000xxx' then SEE "Related encodings";

if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;

case L:imm6 of
   when '0001xxx' esize = 8; elements = 8; shift_amount = 16 - UInt(imm6);
   when '001xxxx' esize = 16; elements = 4; shift_amount = 32 - UInt(imm6);
   when '01xxxxx' esize = 32; elements = 2; shift_amount = 64 - UInt(imm6);
   when '1xxxxxx' esize = 64; elements = 1; shift_amount = 64 - UInt(imm6);
   unsigned = (U == '1'); d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

## T1

| _1 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3  | 2  | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1_ | 0 |
|----|----|----|----|----|----|----|---|---|---|---|---|---|----|----|---|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|
| Г  | 1  | 1  | 1  | U  | 1  | 1  | 1 | 1 | 1 | D |   |   | im | m6 |   |   |    | V  | ⁄d |    | 0  | 0  | 0 | 0 | L | Q | М | 1 |   | V | m  |   |

## 64-bit SIMD vector (!(imm6 == 000xxx && L == 0) && Q == 0)

```
VSHR{<c>}{<q>}.<type><size> {<Dd>,} <Dm>, #<imm>
```

# 128-bit SIMD vector (!(imm6 == 000xxx && L == 0) && Q == 1)

```
VSHR{<c>}{<q>}.<type><size> {<Qd>,} <Qm>, #<imm>

if (L:imm6) == '0000xxx' then SEE "Related encodings";

if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;

case L:imm6 of
   when '0001xxx' esize = 8; elements = 8; shift_amount = 16 - UInt(imm6);
   when '001xxxx' esize = 16; elements = 4; shift_amount = 32 - UInt(imm6);
   when '01xxxx' esize = 32; elements = 2; shift_amount = 64 - UInt(imm6);
   when '1xxxxxx' esize = 64; elements = 1; shift_amount = 64 - UInt(imm6);
   unsigned = (U == '1'); d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

Related encodings: See Advanced SIMD one register and modified immediate for the T32 instruction set, or Advanced SIMD one register and modified immediate for the A32 instruction set.

VSHR Page 1087

## **Assembler Symbols**

<c> For encoding A1: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<type> Is the data type for the elements of the vectors, encoded in "U":

| U | <type></type> |
|---|---------------|
| 0 | S             |
| 1 | U             |

<size> Is the data size for the elements of the vectors, encoded in "L:imm6<5:3>":

| L | imm6<5:3> | <size></size> |
|---|-----------|---------------|
| 0 | 001       | 8             |
| 0 | 01x       | 16            |
| 0 | 1xx       | 32            |
| 1 | XXX       | 64            |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Qm> Is the 128-bit name of the SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

<Dm> Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.

<imm> Is an immediate value, in the range 1 to <size>, encoded in the "imm6" field as <size> - <imm>.

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();    CheckAdvSIMDEnabled();
    for r = 0 to regs-1
        for e = 0 to elements-1
        result = Int(Elem[D[m+r], e, esize], unsigned) >> shift_amount;
        Elem[D[d+r], e, esize] = result<esize-1:0>;
```

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

VSHR Page 1088

#### **VSHRN**

Vector Shift Right Narrow takes each element in a vector, right shifts them by an immediate value, and places the truncated results in the destination vector. For rounded results, see *VRSHRN*.

The operand elements can be 16-bit, 32-bit, or 64-bit integers. There is no distinction between signed and unsigned integers. The destination elements are half the size of the source elements.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| _3 |     | 0 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19  | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|-----|------|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| Γ. | l 1 | 1    | 1  | 0  | 0  | 1  | 0  | 1  | О  |    |    | imi | m6 |    |    |    | ٧  | ⁄d |    | 1  | 0  | 0 | 0 | 0 | 0 | М | 1 |   | V | m |   |

#### A1 (imm6 != 000xxx)

```
VSHRN{<c>}{<q>}.I<size> <Dd>, <Qm>, #<imm>

if imm6 == '000xxx' then SEE "Related encodings";

if Vm<0> == '1' then UNDEFINED;

case imm6 of
   when '001xxx' esize = 8; elements = 8; shift_amount = 16 - UInt(imm6);
   when '01xxxx' esize = 16; elements = 4; shift_amount = 32 - UInt(imm6);
   when '1xxxxx' esize = 32; elements = 2; shift_amount = 64 - UInt(imm6);

d = UInt(D:Vd); m = UInt(M:Vm);
```

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3  | 2  | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|----|----|---|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 0  | 1  | 1  | 1 | 1 | 1 | D |   |   | im | m6 |   |   |    | ٧  | 'd |    | 1  | 0  | 0 | 0 | 0 | 0 | М | 1 |   | V | m |   |

## T1 (imm6 != 000xxx)

```
VSHRN{<c>}{<q>}.I<size> <Dd>, <Qm>, #<imm>

if imm6 == '000xxx' then SEE "Related encodings";

if Vm<0> == '1' then UNDEFINED;

case imm6 of
   when '001xxx' esize = 8; elements = 8; shift_amount = 16 - UInt(imm6);
   when '01xxxx' esize = 16; elements = 4; shift_amount = 32 - UInt(imm6);
   when '1xxxxx' esize = 32; elements = 2; shift_amount = 64 - UInt(imm6);

d = UInt(D:Vd); m = UInt(M:Vm);
```

Related encodings: See Advanced SIMD one register and modified immediate for the T32 instruction set, or Advanced SIMD one register and modified immediate for the A32 instruction set.

# **Assembler Symbols**

<c> For encoding A1: see Standard assembler syntax fields. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<size> Is the data size for the elements of the vectors, encoded in "imm6<5:3>":

| imm6<5:3> | <size></size> |
|-----------|---------------|
| 001       | 16            |
| 01x       | 32            |
| 1xx       | 64            |

VSHRN Page 1089

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.
<Qm> Is the 128-bit name of the SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.
<imm> Is an immediate value, in the range 1 to <size>/2, encoded in the "imm6" field as <size>/2 - <imm>.

## Operation

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

VSHRN Page 1090

## **VSLI**

Vector Shift Left and Insert takes each element in the operand vector, left shifts them by an immediate value, and inserts the results in the destination vector. Bits shifted out of the left of each element are lost.

The elements must all be the same size, and can be 8-bit, 16-bit, 32-bit, or 64-bit. There is no distinction between data types.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 1  | D  |    |    | im | m6 |    |    |    | ٧  | 'd |    | 0  | 1  | 0 | 1 | L | Q | М | 1 |   | V | m |   |

#### 64-bit SIMD vector (!(imm6 == 000xxx && L == 0) && Q == 0)

```
VSLI\{<c>\}\{<q>\}.<size> \{<Dd>, \} <Dm>, #<imm>
```

 $VSLI\{<c>\}\{<q>\}.<size> \{<Qd>, \} <Qm>, #<imm>$ 

# 128-bit SIMD vector (!(imm6 == 000xxx && L == 0) && Q == 1)

```
if (L:imm6) == '0000xxx' then SEE "Related encodings";
if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;
case L:imm6 of
  when '0001xxx' esize = 8; elements = 8; shift_amount = UInt(imm6) - 8;
```

```
when '0001xxx' esize = 8; elements = 8; shift_amount = UInt(imm6) - 8;
when '001xxxx' esize = 16; elements = 4; shift_amount = UInt(imm6) - 16;
when '01xxxxx' esize = 32; elements = 2; shift_amount = UInt(imm6) - 32;
when '1xxxxxx' esize = 64; elements = 1; shift_amount = UInt(imm6);
d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

## T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3  | 2  | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|----|----|---|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 1 | D |   |   | im | m6 |   |   |    | ٧  | ⁄d |    | 0  | 1  | 0 | 1 | L | Q | М | 1 |   | V | m |   |

## 64-bit SIMD vector (!(imm6 == 000xxx && L == 0) && Q == 0)

```
VSLI{<c>}{<q>}.<size> {<Dd>,} <Dm>, #<imm>
```

# 128-bit SIMD vector (!(imm6 == 000xxx && L == 0) && Q == 1)

```
VSLI{<c>}{<q>}.<size> {<Qd>,} <Qm>, #<imm>
```

```
if (L:imm6) == '0000xxx' then SEE "Related encodings";
if Q == '1' && (Vd<0> == '1' | Vm<0> == '1') then UNDEFINED;
case L:imm6 of
   when '0001xxx' esize = 8; elements = 8; shift_amount = UInt(imm6) - 8;
   when '001xxxx' esize = 16; elements = 4; shift_amount = UInt(imm6) - 16;
   when '01xxxxx' esize = 32; elements = 2; shift_amount = UInt(imm6) - 32;
   when '1xxxxxx' esize = 64; elements = 1; shift_amount = UInt(imm6);
d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

Related encodings: See Advanced SIMD one register and modified immediate for the T32 instruction set, or Advanced SIMD one register and modified immediate for the A32 instruction set.

VSLI Page 1091

## **Assembler Symbols**

<c> For encoding A1: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<size> Is the data size for the elements of the vectors, encoded in "L:imm6<5:3>":

| L | imm6<5:3> | <size></size> |
|---|-----------|---------------|
| 0 | 001       | 8             |
| 0 | 01x       | 16            |
| 0 | 1xx       | 32            |
| 1 | XXX       | 64            |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Qm> Is the 128-bit name of the SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

<Dm> Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.

<imm> Is an immediate value, in the range 0 to <size>-1, encoded in the "imm6" field.

#### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();    CheckAdvSIMDEnabled();
    mask = LSL(Ones(esize), shift_amount);
    for r = 0 to regs-1
        for e = 0 to elements-1
            shifted_op = LSL(Elem[D[m+r],e,esize], shift_amount);
            Elem[D[d+r],e,esize] = (Elem[D[d+r],e,esize] AND NOT(mask)) OR shifted_op;
```

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

VSLI Page 1092

## **VSQRT**

Square Root calculates the square root of the value in a floating-point register and writes the result to another floating-point register.

Depending on settings in the *CPACR*, *NSACR*, *HCPTR*, and *FPEXC* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

# **A1**

| != 1111 | 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---------|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|---|---|---|---|---|---|---|---|
|         |    | != 1 | 1111 |    | 1  | 1  | 1  | 0  | 1  | D  | 1  | 1  | 0  | 0  | 0  | 1  |    | ٧  | 'd |    | 1  | 0  | Siz | ze | 1 | 1 | М | 0 |   | V | m |   |

cond

# Half-precision scalar (size == 01) (Armv8.2)

```
VSQRT{\langle c \rangle}{\langle q \rangle}.F16 \langle Sd \rangle, \langle Sm \rangle
```

## Single-precision scalar (size == 10)

```
VSQRT{\langle c \rangle}{\langle q \rangle}.F32 \langle Sd \rangle, \langle Sm \rangle
```

# Double-precision scalar (size == 11)

```
VSQRT{<c>}{<q>}.F64 <Dd>, <Dm>

if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;

if size == '01' && cond != '1110' then UNPREDICTABLE;

if FPSCR.Len != '000' || FPSCR.Stride != '00' then UNDEFINED;

case size of
   when '01' esize = 16; d = UInt(Vd:D); m = UInt(Vm:M);
   when '10' esize = 32; d = UInt(Vd:D); m = UInt(Vm:M);
   when '11' esize = 64; d = UInt(D:Vd); m = UInt(M:Vm);
```

## **CONSTRAINED UNPREDICTABLE behavior**

If size == '01' && cond != '1110', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

## **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 13 | 12 | 11 | 10 | 9    | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|-------|----|----|----|------|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 0  | 1  | 1  | 1 | 0 | 1 | D | 1 | 1 | 0 | 0 | 0 | 1 |    | Vd    |    | 1  | 0  | size | e | 1 | 1 | М | 0 |   | Vı | m |   |

VSQRT Page 1093

# Half-precision scalar (size == 01) (Armv8.2)

```
VSQRT{\langle c \rangle}{\langle q \rangle}.F16 \langle Sd \rangle, \langle Sm \rangle
```

## Single-precision scalar (size == 10)

```
VSQRT\{<c>\}\{<q>\}.F32 <Sd>, <Sm>
```

#### **Double-precision scalar (size == 11)**

```
VSQRT{<c>}{<q>}.F64 <Dd>, <Dm>

if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;

if size == '01' && InITBlock() then UNPREDICTABLE;

if FPSCR.Len != '000' || FPSCR.Stride != '00' then UNDEFINED;

case size of
   when '01' esize = 16; d = UInt(Vd:D); m = UInt(Vm:M);
   when '10' esize = 32; d = UInt(Vd:D); m = UInt(Vm:M);

when '11' esize = 64; d = UInt(D:Vd); m = UInt(M:Vm);
```

## **CONSTRAINED UNPREDICTABLE behavior**

If size == '01' && InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

## **Assembler Symbols**

| <c></c>   | See Standard assembler syntax fields.                                                |
|-----------|--------------------------------------------------------------------------------------|
| <q></q>   | See Standard assembler syntax fields.                                                |
| <sd></sd> | Is the 32-bit name of the SIMD&FP destination register, encoded in the "Vd:D" field. |
| <sm></sm> | Is the 32-bit name of the SIMD&FP source register, encoded in the "Vm:M" field.      |
| <dd></dd> | Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field. |
| <dm></dm> | Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.      |

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();    CheckVFPEnabled(TRUE);
    case esize of
        when 16 S[d] = Zeros(16) : FPSqrt(S[m]<15:0>, FPSCR);
        when 32 S[d] = FPSqrt(S[m], FPSCR);
        when 64 D[d] = FPSqrt(D[m], FPSCR);
```

 $In ternal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright \ @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

VSQRT Page 1094

#### **VSRA**

Vector Shift Right and Accumulate takes each element in a vector, right shifts them by an immediate value, and accumulates the truncated results into the destination vector. For rounded results, see *VRSRA*.

The operand and result elements must all be the same type, and can be any one of:

- 8-bit, 16-bit, 32-bit, or 64-bit signed integers.
- 8-bit, 16-bit, 32-bit, or 64-bit unsigned integers.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19  | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | U  | 1  | D  |    |    | imi | m6 |    |    |    | ٧  | ď  |    | 0  | 0  | 0 | 1 | L | Q | М | 1 |   | ١V | n |   |

## 64-bit SIMD vector (!(imm6 == 000xxx && L == 0) && Q == 0)

```
VSRA{<c>}{<q>}.<type><size> {<Dd>,} <Dm>, #<imm>
```

# 128-bit SIMD vector (!(imm6 == 000xxx && L == 0) && Q == 1)

```
VSRA{<c>}{<q>}.<type><size> {<Qd>,} <Qm>, #<imm>

if (L:imm6) == '0000xxx' then SEE "Related encodings";

if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;

case L:imm6 of
   when '0001xxx' esize = 8; elements = 8; shift_amount = 16 - UInt(imm6);
   when '001xxxx' esize = 16; elements = 4; shift_amount = 32 - UInt(imm6);
   when '01xxxxx' esize = 32; elements = 2; shift_amount = 64 - UInt(imm6);
   when '1xxxxxx' esize = 64; elements = 1; shift_amount = 64 - UInt(imm6);
   unsigned = (U == '1'); d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

## T1

| _ | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3  | 2  | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1_ | 0 |
|---|----|----|----|----|----|----|---|---|---|---|---|---|----|----|---|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|
| Γ | 1  | 1  | 1  | U  | 1  | 1  | 1 | 1 | 1 | D |   |   | im | m6 |   |   |    | V  | ⁄d |    | 0  | 0  | 0 | 1 | L | Q | М | 1 |   | V | m  |   |

## 64-bit SIMD vector (!(imm6 == 000xxx && L == 0) && Q == 0)

```
VSRA{<c>}{<q>}.<type><size> {<Dd>,} <Dm>, #<imm>
```

# 128-bit SIMD vector (!(imm6 == 000xxx && L == 0) && Q == 1)

```
VSRA{<c>}{<q>}.<type><size> {<Qd>,} <Qm>, #<imm>

if (L:imm6) == '0000xxx' then SEE "Related encodings";
if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;
case L:imm6 of
  when '0001xxx' esize = 8; elements = 8; shift_amount = 16 - UInt(imm6);
  when '001xxxx' esize = 16; elements = 4; shift_amount = 32 - UInt(imm6);
  when '01xxxxx' esize = 32; elements = 2; shift_amount = 64 - UInt(imm6);
  when '1xxxxxx' esize = 64; elements = 1; shift_amount = 64 - UInt(imm6);
unsigned = (U == '1'); d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

Related encodings: See Advanced SIMD one register and modified immediate for the T32 instruction set, or Advanced SIMD one register and modified immediate for the A32 instruction set.

VSRA Page 1095

## **Assembler Symbols**

<c> For encoding A1: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<type> Is the data type for the elements of the vectors, encoded in "U":

| U | <type></type> |
|---|---------------|
| 0 | S             |
| 1 | U             |

<size> Is the data size for the elements of the vectors, encoded in "L:imm6<5:3>":

| L | imm6<5:3> | <size></size> |
|---|-----------|---------------|
| 0 | 001       | 8             |
| 0 | 01x       | 16            |
| 0 | 1xx       | 32            |
| 1 | XXX       | 64            |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Qm> Is the 128-bit name of the SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

<Dm> Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.

<imm> Is an immediate value, in the range 1 to <size>, encoded in the "imm6" field as <size> - <imm>.

## Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();    CheckAdvSIMDEnabled();
    for r = 0 to regs-1
        for e = 0 to elements-1
        result = Int(Elem[D[m+r], e, esize], unsigned) >> shift_amount;
        Elem[D[d+r], e, esize] = Elem[D[d+r], e, esize] + result;
```

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

VSRA Page 1096

## **VSRI**

Vector Shift Right and Insert takes each element in the operand vector, right shifts them by an immediate value, and inserts the results in the destination vector. Bits shifted out of the right of each element are lost.

The elements must all be the same size, and can be 8-bit, 16-bit, 32-bit, or 64-bit. There is no distinction between data types.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

## Α1

|   | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| ſ | 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 1  | D  |    |    | im | m6 |    |    |    | ٧  | ′d |    | 0  | 1  | 0 | 0 | L | Q | М | 1 |   | Vı | n |   |

#### 64-bit SIMD vector (!(imm6 == 000xxx && L == 0) && Q == 0)

```
VSRI\{<c>\}\{<q>\}.<size> \{<Dd>, \} <Dm>, #<imm>
```

# 128-bit SIMD vector (!(imm6 == 000xxx && L == 0) && Q == 1)

```
\label{eq:vsri} $$ VSRI\{<c>\}\{<q>\}..<size> \{<Qd>,\} <Qm>, $$ $$ $$ $$ $$ $
```

```
if (L:imm6) == '0000xxx' then SEE "Related encodings";
if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;
case L:imm6 of
   when '0001xxx' esize = 8; elements = 8; shift_amount = 16 - UInt(imm6);
   when '001xxxx' esize = 16; elements = 4; shift_amount = 32 - UInt(imm6);
   when '01xxxxx' esize = 32; elements = 2; shift_amount = 64 - UInt(imm6);
   when '1xxxxxx' esize = 64; elements = 1; shift_amount = 64 - UInt(imm6);
d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

## T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3  | 2  | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|----|----|---|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 1 | О |   |   | im | m6 |   |   |    | ٧  | ⁄d |    | 0  | 1  | 0 | 0 | L | Q | М | 1 |   | V | m |   |

## 64-bit SIMD vector (!(imm6 == 000xxx && L == 0) && Q == 0)

```
VSRI{<c>}{<q>}.<size> {<Dd>,} <Dm>, #<imm>
```

# 128-bit SIMD vector (!(imm6 == 000xxx && L == 0) && Q == 1)

```
VSRI\{\langle c \rangle\} \{\langle q \rangle\}.\langle size \rangle \{\langle Qd \rangle, \} \langle Qm \rangle, \#\langle imm \rangle
```

```
if (L:imm6) == '0000xxx' then SEE "Related encodings";
if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;
case L:imm6 of
   when '0001xxx' esize = 8; elements = 8; shift_amount = 16 - UInt(imm6);
   when '001xxxx' esize = 16; elements = 4; shift_amount = 32 - UInt(imm6);
   when '01xxxxx' esize = 32; elements = 2; shift_amount = 64 - UInt(imm6);
   when '1xxxxxx' esize = 64; elements = 1; shift_amount = 64 - UInt(imm6);
   d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

Related encodings: See Advanced SIMD one register and modified immediate for the T32 instruction set, or Advanced SIMD one register and modified immediate for the A32 instruction set.

VSRI Page 1097

## **Assembler Symbols**

<c> For encoding A1: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<size> Is the data size for the elements of the vectors, encoded in "L:imm6<5:3>":

| L | imm6<5:3> | <size></size> |
|---|-----------|---------------|
| 0 | 001       | 8             |
| 0 | 01x       | 16            |
| 0 | 1xx       | 32            |
| 1 | XXX       | 64            |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Qm> Is the 128-bit name of the SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

<Dm> Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.

<imm> Is an immediate value, in the range 1 to <size>, encoded in the "imm6" field as <size> - <imm>.

#### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();    CheckAdvSIMDEnabled();
    mask = LSR(Ones(esize), shift_amount);
    for r = 0 to regs-1
        for e = 0 to elements-1
            shifted_op = LSR(Elem[D[m+r],e,esize], shift_amount);
            Elem[D[d+r],e,esize] = (Elem[D[d+r],e,esize] AND NOT(mask)) OR shifted op;
```

## **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

VSRI Page 1098

# VST1 (single element from one lane)

Store single element from one lane of one register stores one element to memory from one element of a register. For details of the addressing mode see *Advanced SIMD addressing mode*.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1, A2 and A3) and T32 (T1, T2 and T3).

## **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6   | 5    | 4  | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|----|-----|------|----|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 1  | 0  | 0  | 1  | D  | 0  | 0  |    | R  | 'n |    |    | ٧  | ′d |    | 0  | 0  | 0 | 0 | in | dex | _ali | gn |   | R | m |   |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | si | ze |   |   |    |     |      |    |   |   |   |   |

## Offset (Rm == 1111)

```
VST1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

#### Post-indexed (Rm == 1101)

```
VST1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

#### Post-indexed (Rm != 11x1)

```
VST1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>
if size == '11' then UNDEFINED;
if index_align<0> != '0' then UNDEFINED;
ebytes = 1; index = UInt(index_align<3:1>); alignment = 1;
d = UInt(D:Vd); n = UInt(Rn); m = UInt(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 then UNPREDICTABLE;
```

#### **A2**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6   | 5     | 4  | 3 | 2  | 1 | 0_ |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|----|-----|-------|----|---|----|---|----|
| 1  | 1  | 1  | 1  | 0  | 1  | 0  | 0  | 1  | D  | 0  | 0  |    | R  | ?n |    |    | V  | ď  |    | 0  | 1  | 0 | 0 | in | dex | _alio | gn |   | Rı | m |    |

size

# Offset (Rm == 1111)

```
VST1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

## Post-indexed (Rm == 1101)

```
VST1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

VST1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>

## Post-indexed (Rm != 11x1)

if n == 15 then UNPREDICTABLE;

```
if size == '11' then UNDEFINED;
if index_align<1> != '0' then UNDEFINED;
ebytes = 2; index = UInt(index_align<3:2>);
alignment = if index_align<0> == '0' then 1 else 2;
d = UInt(D:Vd); n = UInt(Rn); m = UInt(Rm);
wback = (m != 15); register index = (m != 15 && m != 13);
```

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6   | 5    | 4  | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|----|-----|------|----|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 1  | 0  | 0  | 1  | D  | 0  | 0  |    | R  | 'n |    |    | ٧  | ⁄d |    | 1  | 0  | 0 | 0 | in | dex | _ali | gn |   | R | m |   |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |    |     |      |    |   |   |   |   |

size

```
Offset (Rm == 1111)
```

```
VST1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

## Post-indexed (Rm == 1101)

```
VST1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

## Post-indexed (Rm != 11x1)

```
VST1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>
if size == '11' then UNDEFINED;
if index_align<2> != '0' then UNDEFINED;
if index_align<1:0> != '00' && index_align<1:0> != '11' then UNDEFINED;
ebytes = 4; index = UInt(index_align<3>);
alignment = if index_align<1:0> == '00' then 1 else 4;
d = UInt(D:Vd); n = UInt(Rn); m = UInt(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 then UNPREDICTABLE;
```

## **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6   | 5    | 4  | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|----|-----|------|----|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 0 | 1 | 1 | D | 0 | 0 |   | R | n. |   |    | ٧  | ⁄d |    | 0  | 0  | 0 | 0 | in | dex | _ali | gn |   | R | m |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   |   |    |   |    |    |    |    |    |    |   |   |    |     |      |    |   |   |   |   |

size

## Offset (Rm == 1111)

```
VST1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

## Post-indexed (Rm == 1101)

```
VST1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

## Post-indexed (Rm != 11x1)

```
VST1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>
if size == '11' then UNDEFINED;
if index_align<0> != '0' then UNDEFINED;
ebytes = 1; index = UInt(index_align<3:1>); alignment = 1;
d = UInt(D:Vd); n = UInt(Rn); m = UInt(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 then UNPREDICTABLE;
```

# **T2**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14    | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6   | 5    | 4  | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|-------|----|----|----|----|---|---|----|-----|------|----|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 0 | 1 | 1 | D | 0 | 0 |   | R | ₹n |   |    | \<br> | /d |    | 0  | 1  | 0 | 0 | in | dex | alig | gn |   | R | m |   |

size

```
Offset (Rm == 1111)
```

```
VST1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

## Post-indexed (Rm == 1101)

```
VST1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

## Post-indexed (Rm != 11x1)

```
VST1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>
if size == '11' then UNDEFINED;
if index_align<1> != '0' then UNDEFINED;
ebytes = 2; index = UInt(index_align<3:2>);
alignment = if index_align<0> == '0' then 1 else 2;
d = UInt(D:Vd); n = UInt(Rn); m = UInt(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 then UNPREDICTABLE;
```

## **T3**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6   | 5    | 4  | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|----|-----|------|----|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 0 | 1 | 1 | D | 0 | 0 |   | R | n? |   |    | ٧  | /d |    | 1  | 0  | 0 | 0 | in | dex | _ali | gn |   | R | m |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   |   |    |   |    |    |    |    | ci | 70 |   |   |    |     |      |    |   |   |   |   |

#### Offset (Rm == 1111)

```
VST1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

## Post-indexed (Rm == 1101)

```
VST1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

## Post-indexed (Rm != 11x1)

```
VST1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>
if size == '11' then UNDEFINED;
if index_align<2> != '0' then UNDEFINED;
```

```
if index_align<2> != '0' then UNDEFINED;
if index_align<1:0> != '00' && index_align<1:0> != '11' then UNDEFINED;
ebytes = 4; index = UInt(index_align<3>);
alignment = if index_align<1:0> == '00' then 1 else 4;
d = UInt(D:Vd); n = UInt(Rn); m = UInt(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 then UNPREDICTABLE;
```

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

## **Assembler Symbols**

<c> For encoding A1, A2 and A3: see Standard assembler syntax fields. This encoding must be unconditional.

For encoding T1, T2 and T3: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<size> Is the data size, encoded in "size":

| size | <size></size> |
|------|---------------|
| 0.0  | 8             |
| 01   | 16            |
| 10   | 32            |

```
Is a list containing the single 64-bit name of the SIMD&FP register holding the element.
                    The list must be \{ <Dd > [<index >] \}.
                    The register <Dd> is encoded in the "D:Vd" field.
                    The permitted values and encoding of <index> depend on <size>:
                 <size> == 8
                        <index> is in the range 0 to 7, encoded in the "index align<3:1>" field.
                 <size> == 16
                        <index> is in the range 0 to 3, encoded in the "index align<3:2>" field.
                 <size> == 32
                       <index> is 0 or 1, encoded in the "index align<3>" field.
<Rn>
                    Is the general-purpose base register, encoded in the "Rn" field.
<align>
                    When <size> == 8, <align> must be omitted, otherwise it is the optional alignment.
                    Whenever <align> is omitted, the standard alignment is used, see Unaligned data access, and the encoding depends on <size>:
                       Encoded in the "index align<0>" field as 0.
                 <size> == 16
                       Encoded in the "index align<1:0>" field as 0b00.
                 <size> == 32
                       Encoded in the "index align<2:0>" field as 0b000.
                    Whenever <align> is present, the permitted values and encoding depend on <size>:
                 <size> == 16
                       <align> is 16, meaning 16-bit alignment, encoded in the "index_align<1:0>" field as 0b01.
                        <align> is 32, meaning 32-bit alignment, encoded in the "index align<2:0>" field as 0b011.
                    : is the preferred separator before the <align> value, but the alignment can be specified as @<align>, see Advanced SIMD
                    addressing mode.
<Rm>
                    Is the general-purpose index register containing an offset applied after the access, encoded in the "Rm" field.
```

For more information about the variants of this instruction, see Advanced SIMD addressing mode.

## Operation

t>

```
if ConditionPassed() then
    address = R[n]; iswrite = TRUE;
     - = AArch32.CheckAlignment(address, alignment, AccType VEC, iswrite);
    \underline{\text{MemU}}[\text{address,ebytes}] = \underline{\text{Elem}}[\underline{D}[\text{d}], \text{index}];
     if wback then
         if register_index then
               \underline{R}[n] = \underline{R}[n] + \underline{R}[m];
          else
              \underline{R}[n] = \underline{R}[n] + \text{ebytes};
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

# VST1 (multiple single elements)

Store multiple single elements from one, two, three, or four registers stores elements to memory from one, two, three, or four registers, without interleaving. Every element of each register is stored. For details of the addressing mode see *Advanced SIMD addressing mode*.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1, A2, A3 and A4) and T32 (T1, T2, T3 and T4).

## **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6  | 5   | 4  | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|----|----|-----|----|---|----|---|---|
| 1  | 1  | 1  | 1  | 0  | 1  | 0  | 0  | 0  | D  | 0  | 0  |    | R  | 'n |    |    | ٧  | 'd |    | 0  | 1  | 1 | 1 | si | ze | ali | gn |   | Rı | m |   |

# Offset (Rm == 1111)

```
VST1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

## Post-indexed (Rm == 1101)

```
VST1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

#### Post-indexed (Rm != 11x1)

```
VST1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>
regs = 1; if align<1> == '1' then UNDEFINED;
alignment = if align == '00' then 1 else 4 << <u>UInt</u>(align);
ebytes = 1 << <u>UInt</u>(size); elements = 8 DIV ebytes;
d = <u>UInt</u>(D:Vd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d+regs > 32 then UNPREDICTABLE;
```

# **CONSTRAINED UNPREDICTABLE behavior**

If d+regs > 32, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The memory locations specified by the instruction and the number of registers specified by the instruction if the register list had not gone out of range, become UNKNOWN. If the instruction specifies writeback, then that register becomes UNKNOWN. This behavior does not affect any other memory locations.

# **A2**

| _31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6  | 5 4   | 4   | 3 | 2  | 1 | 0_ |
|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|----|----|-------|-----|---|----|---|----|
| 1   | 1  | 1  | 1  | 0  | 1  | 0  | 0  | 0  | D  | 0  | 0  |    | R  | n  |    |    | ٧  | 'd |    | 1  | 0  | 1 | 0 | si | ze | aligr | n [ |   | Rn | n |    |

#### Offset (Rm == 1111)

```
VST1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

# Post-indexed (Rm == 1101)

```
VST1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

## Post-indexed (Rm != 11x1)

```
VST1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>
regs = 2; if align == '11' then UNDEFINED;
alignment = if align == '00' then 1 else 4 << <u>UInt</u>(align);
ebytes = 1 << <u>UInt</u>(size); elements = 8 DIV ebytes;
d = <u>UInt</u>(D:Vd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d+regs > 32 then UNPREDICTABLE;
```

## **CONSTRAINED UNPREDICTABLE behavior**

If d+regs > 32, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The memory locations specified by the instruction and the number of registers specified by the instruction if the register list had not gone out of range, become UNKNOWN. If the instruction specifies writeback, then that register becomes UNKNOWN. This behavior does not affect any other memory locations.

## **A3**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7   | 6  | 5    | 4  | 3 | 2  | 1 | 0_ |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|-----|----|------|----|---|----|---|----|
| 1  | 1  | 1  | 1  | 0  | 1  | 0  | 0  | 0  | D  | 0  | 0  |    | R  | n  |    |    | V  | 'd |    | 0  | 1  | 1 | 0 | Siz | ze | alig | jn |   | Rı | n |    |

## Offset (Rm == 1111)

```
VST1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

#### Post-indexed (Rm == 1101)

```
VST1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

VST1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>

## Post-indexed (Rm != 11x1)

```
regs = 3; if align<1> == '1' then UNDEFINED;
alignment = if align == '00' then 1 else 4 << <u>UInt</u>(align);
ebytes = 1 << <u>UInt</u>(size); elements = 8 DIV ebytes;
d = <u>UInt</u>(D:Vd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
```

## **CONSTRAINED UNPREDICTABLE behavior**

If d+regs > 32, then one of the following behaviors must occur:

if n == 15 || d+regs > 32 then UNPREDICTABLE;

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The memory locations specified by the instruction and the number of registers specified by the instruction if the register list had not gone
  out of range, become UNKNOWN. If the instruction specifies writeback, then that register becomes UNKNOWN. This behavior does not affect
  any other memory locations.

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6  | 5    | 4  | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|----|----|------|----|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 1  | 0  | 0  | 0  | D  | 0  | 0  |    | R  | n. |    |    | V  | ′d |    | 0  | 0  | 1 | 0 | si | ze | alio | gn |   | R | m |   |

## Offset (Rm == 1111)

```
VST1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

#### Post-indexed (Rm == 1101)

```
VST1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

## Post-indexed (Rm != 11x1)

```
VST1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>
regs = 4;
alignment = if align == '00' then 1 else 4 << <u>UInt</u>(align);
ebytes = 1 << <u>UInt</u>(size); elements = 8 DIV ebytes;
d = <u>UInt</u>(D:Vd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d+regs > 32 then UNPREDICTABLE;
```

## **CONSTRAINED UNPREDICTABLE behavior**

If d+regs > 32, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The memory locations specified by the instruction and the number of registers specified by the instruction if the register list had not gone
  out of range, become UNKNOWN. If the instruction specifies writeback, then that register becomes UNKNOWN. This behavior does not affect
  any other memory locations.

## **T1**

|   | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7   | 6  | 5   | 4  | 3 | 2  | 1 | 0 |  |
|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|-----|----|-----|----|---|----|---|---|--|
| Γ | 1  | 1  | 1  | 1  | 1  | 0  | 0 | 1 | 0 | D | 0 | 0 |   | F | n. |   |    |    | /d |    | 0  | 1  | 1 | 1 | Siz | ze | ali | an |   | Rı | n |   |  |

## Offset (Rm == 1111)

```
VST1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

## Post-indexed (Rm == 1101)

```
VST1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

# Post-indexed (Rm != 11x1)

```
VST1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>
regs = 1; if align<1> == '1' then UNDEFINED;
alignment = if align == '00' then 1 else 4 << <u>UInt</u>(align);
ebytes = 1 << <u>UInt</u>(size); elements = 8 DIV ebytes;
d = <u>UInt</u>(D:Vd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d+regs > 32 then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If d+regs > 32, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The memory locations specified by the instruction and the number of registers specified by the instruction if the register list had not gone out of range, become UNKNOWN. If the instruction specifies writeback, then that register becomes UNKNOWN. This behavior does not affect any other memory locations.

## **T2**

| 15 |   |   |   |   |   | - | - | - | - | - | - | - |   | - | - | <br> |    | <br> |   | - | - | -   | -  | -   | -  | - | _ | - | - |
|----|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|------|----|------|---|---|---|-----|----|-----|----|---|---|---|---|
| 1  | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | О | 0 | 0 |   | R | n |   | ٧    | /d | 1    | 0 | 1 | 0 | siz | ze | ali | gn |   | R | m |   |

## Offset (Rm == 1111)

```
VST1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

## Post-indexed (Rm == 1101)

```
VST1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

## Post-indexed (Rm != 11x1)

```
VST1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>
regs = 2; if align == '11' then UNDEFINED;
alignment = if align == '00' then 1 else 4 << <u>UInt</u>(align);
ebytes = 1 << <u>UInt</u>(size); elements = 8 DIV ebytes;
d = <u>UInt</u>(D:Vd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d+regs > 32 then UNPREDICTABLE;
```

## **CONSTRAINED UNPREDICTABLE behavior**

If d+regs > 32, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The memory locations specified by the instruction and the number of registers specified by the instruction if the register list had not gone out of range, become UNKNOWN. If the instruction specifies writeback, then that register becomes UNKNOWN. This behavior does not affect any other memory locations.

## **T3**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6  | 5    | 4  | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|----|----|------|----|---|----|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 0 | 1 | 0 | D | 0 | 0 |   | R | 'n |   |    | V  | 'd |    | 0  | 1  | 1 | 0 | si | ze | aliç | gn |   | Rr | n |   |

#### Offset (Rm == 1111)

```
VST1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

## Post-indexed (Rm == 1101)

```
VST1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

## Post-indexed (Rm != 11x1)

```
VST1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>
regs = 3; if align<1> == '1' then UNDEFINED;
alignment = if align == '00' then 1 else 4 << <u>UInt</u>(align);
ebytes = 1 << <u>UInt</u>(size); elements = 8 DIV ebytes;
d = <u>UInt</u>(D:Vd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d+regs > 32 then UNPREDICTABLE;
```

## **CONSTRAINED UNPREDICTABLE behavior**

If d+regs > 32, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The memory locations specified by the instruction and the number of registers specified by the instruction if the register list had not gone out of range, become UNKNOWN. If the instruction specifies writeback, then that register becomes UNKNOWN. This behavior does not affect any other memory locations.

## **T4**

| _ | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6  | 5    | 4  | 3 | 2  | 1 | 0_ |
|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|----|----|------|----|---|----|---|----|
|   | 1  | 1  | 1  | 1  | 1  | 0  | 0 | 1 | 0 | О | 0 | 0 |   | F | n. |   |    | ٧  | /d |    | 0  | 0  | 1 | 0 | si | ze | aliç | gn |   | Rı | n |    |

## Offset (Rm == 1111)

```
VST1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

#### Post-indexed (Rm == 1101)

```
VST1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

## Post-indexed (Rm != 11x1)

```
VST1{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>
```

```
regs = 4;
alignment = if align == '00' then 1 else 4 << <u>UInt</u>(align);
ebytes = 1 << <u>UInt</u>(size); elements = 8 DIV ebytes;
d = <u>UInt</u>(D:Vd); n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d+regs > 32 then UNPREDICTABLE;
```

## **CONSTRAINED UNPREDICTABLE behavior**

If d+regs > 32, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The memory locations specified by the instruction and the number of registers specified by the instruction if the register list had not gone
  out of range, become UNKNOWN. If the instruction specifies writeback, then that register becomes UNKNOWN. This behavior does not affect
  any other memory locations.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*, and particularly *VST1 (multiple single elements)*.

Related encodings: See Advanced SIMD element or structure load/store for the T32 instruction set, or Advanced SIMD element or structure load/store for the A32 instruction set.

# **Assembler Symbols**

t>

<c> For encoding A1, A2, A3 and A4: see Standard assembler syntax fields. This encoding must be unconditional.

For encoding T1, T2, T3 and T4: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<size> Is the data size, encoded in "size":

| size | <size></size> |
|------|---------------|
| 00   | 8             |
| 01   | 16            |
| 10   | 32            |
| 11   | 64            |

Is a list containing the 64-bit names of the SIMD&FP registers.

The list must be one of:

{ < Dd > }

Single register. Selects the A1 and T1 encodings of the instruction.

{ <Dd>>, <Dd+1> }

Two single-spaced registers. Selects the A2 and T2 encodings of the instruction.

{ <Dd>, <Dd+1>, <Dd+2> }

Three single-spaced registers. Selects the A3 and T3 encodings of the instruction.

{ <Dd>, <Dd+1>, <Dd+2>, <Dd+3> }

Four single-spaced registers. Selects the A4 and T4 encodings of the instruction.

The register <Dd> is encoded in the "D:Vd" field.

<Rn> Is the general-purpose base register, encoded in the "Rn" field.

<align> Is the optional alignment.

Whenever <align> is omitted, the standard alignment is used, see *Unaligned data access*, and is encoded in the "align" field as 0b00.

Whenever <align> is present, the permitted values are:

64

64-bit alignment, encoded in the "align" field as 0b01.

128

128-bit alignment, encoded in the "align" field as 0b10. Available only if st> contains two or four registers.

256

256-bit alignment, encoded in the "align" field as 0b11. Available only if ist> contains four registers.

: is the preferred separator before the <align> value, but the alignment can be specified as @<align>, see *Advanced SIMD* addressing mode.

<Rm> Is the general-purpose index register containing an offset applied after the access, encoded in the "Rm" field.

For more information about <Rn>, !, and <Rm>, see Advanced SIMD addressing mode.

# Operation

```
if <a href="ConditionPassed">ConditionPassed</a>() then
    address = R[n]; iswrite = TRUE;
    - = <u>AArch32.CheckAlignment</u> (address, alignment, <u>AccType VEC</u>, iswrite);
    for r = 0 to regs-1
         for e = 0 to elements-1
              if ebytes != 8 then
                  \underline{\text{MemU}}[\text{address,ebytes}] = \underline{\text{Elem}}[\underline{D}[\text{d+r}], e];
              else
                   - = AArch32.CheckAlignment (address, ebytes, AccType NORMAL, iswrite);
                  bits(64) data = Elem[D[d+r],e];
                   MemU[address,4] = if BigEndian() then data<63:32> else data<31:0>;
                   MemU[address+4,4] = if BigEndian() then data<31:0> else data<63:32>;
              address = address + ebytes;
    if wback then
         if register index then
              \underline{R}[n] = \underline{R}[n] + \underline{R}[m];
             \underline{R}[n] = \underline{R}[n] + 8*regs;
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# **VST2** (single 2-element structure from one lane)

Store single 2-element structure from one lane of two registers stores one 2-element structure to memory from corresponding elements of two registers. For details of the addressing mode see *Advanced SIMD addressing mode*.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1, A2 and A3) and T32 (T1, T2 and T3).

## **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6   | 5    | 4  | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|----|-----|------|----|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 1  | 0  | 0  | 1  | D  | 0  | 0  |    | R  | n. |    |    | ٧  | 'd |    | 0  | 0  | 0 | 1 | in | dex | _ali | gn |   | R | m |   |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | Si | ze |   |   |    |     |      |    |   |   |   |   |

## Offset (Rm == 1111)

```
VST2{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

#### Post-indexed (Rm == 1101)

```
VST2{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

# Post-indexed (Rm != 11x1)

```
VST2{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>
if size == '11' then UNDEFINED;
ebytes = 1; index = <u>UInt</u>(index_align<3:1>); inc = 1;
alignment = if index_align<0> == '0' then 1 else 2;
d = <u>UInt</u>(D:Vd); d2 = d + inc; n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d2 > 31 then UNPREDICTABLE;
```

## **CONSTRAINED UNPREDICTABLE behavior**

If d2 > 31, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The memory locations specified by the instruction and the number of registers specified by the instruction if the register list had not gone
  out of range, become UNKNOWN. If the instruction specifies writeback, then that register becomes UNKNOWN. This behavior does not affect
  any other memory locations.

#### **A2**

| _31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6   | 5 | 4  | 3 | 2 | 1 | 0 |
|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|----|-----|---|----|---|---|---|---|
| 1   | 1  | 1  | 1  | 0  | 1  | 0  | 0  | 1  | D  | 0  | 0  |    | R  | n  |    |    | ٧  | 'd |    | 0  | 1  | 0 | 1 | in | dex |   | gn |   | R | m |   |
|     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |    |     |   |    |   |   |   |   |

#### Offset (Rm == 1111)

```
VST2{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

## Post-indexed (Rm == 1101)

```
VST2{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

## Post-indexed (Rm != 11x1)

```
VST2{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>
if size == '11' then UNDEFINED;
ebytes = 2; index = UInt(index_align<3:2>);
inc = if index_align<1> == '0' then 1 else 2;
alignment = if index_align<0> == '0' then 1 else 4;
d = UInt(D:Vd); d2 = d + inc; n = UInt(Rn); m = UInt(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d2 > 31 then UNPREDICTABLE;
```

# **CONSTRAINED UNPREDICTABLE behavior**

If d2 > 31, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The memory locations specified by the instruction and the number of registers specified by the instruction if the register list had not gone out of range, become UNKNOWN. If the instruction specifies writeback, then that register becomes UNKNOWN. This behavior does not affect any other memory locations.

## **A3**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9 | 8 | /  | 6   | 5    | 4  | 3 | 2  | 1 | U |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|---|---|----|-----|------|----|---|----|---|---|
| 1  | 1  | 1  | 1  | 0  | 1  | 0  | 0  | 1  | D  | 0  | 0  |    | R  | 'n |    |    | V  | 'd |    | 1   | 0   | 0 | 1 | in | dex | _ali | gn |   | Rı | n |   |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | siz | 7e. |   |   |    |     |      |    |   |    |   |   |

# Offset (Rm == 1111)

```
VST2{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

## Post-indexed (Rm == 1101)

```
VST2{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

# Post-indexed (Rm != 11x1)

```
VST2{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>
if size == '11' then UNDEFINED;
if index_align<1> != '0' then UNDEFINED;
ebytes = 4; index = UInt(index_align<3>);
inc = if index_align<2> == '0' then 1 else 2;
alignment = if index_align<0> == '0' then 1 else 8;
d = UInt(D:Vd); d2 = d + inc; n = UInt(Rn); m = UInt(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d2 > 31 then UNPREDICTABLE;
```

## **CONSTRAINED UNPREDICTABLE behavior**

If d2 > 31, then one of the following behaviors must occur:

• The instruction is UNDEFINED.

- The instruction executes as NOP.
- The memory locations specified by the instruction and the number of registers specified by the instruction if the register list had not gone out of range, become UNKNOWN. If the instruction specifies writeback, then that register becomes UNKNOWN. This behavior does not affect any other memory locations.

**T1** 

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6   | 5    | 4  | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|----|-----|------|----|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 0 | 1 | 1 | D | 0 | 0 |   | R | ln |   |    | ٧  | ⁄d |    | 0  | 0  | 0 | 1 | in | dex | _ali | gn |   | R | m |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   |   |    |   |    |    |    |    |    |    |   |   |    |     |      |    |   |   |   |   |

size

## Offset (Rm == 1111)

```
VST2{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

## Post-indexed (Rm == 1101)

```
VST2{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

## Post-indexed (Rm != 11x1)

```
VST2{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>
if size == '11' then UNDEFINED;
ebytes = 1; index = UInt(index_align<3:1>); inc = 1;
alignment = if index_align<0> == '0' then 1 else 2;
d = UInt(D:Vd); d2 = d + inc; n = UInt(Rn); m = UInt(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d2 > 31 then UNPREDICTABLE;
```

## **CONSTRAINED UNPREDICTABLE behavior**

If d2 > 31, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The memory locations specified by the instruction and the number of registers specified by the instruction if the register list had not gone out of range, become UNKNOWN. If the instruction specifies writeback, then that register becomes UNKNOWN. This behavior does not affect any other memory locations.

**T2** 

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6   | 5     | 4  | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|----|-----|-------|----|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 0 | 1 | 1 | D | 0 | 0 |   | R | ≀n |   |    | ٧  | ′d |    | 0  | 1  | 0 | 1 | in | dex | _alio | gn |   | R | m |   |

size

#### Offset (Rm == 1111)

```
VST2{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

## Post-indexed (Rm == 1101)

```
VST2{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

## Post-indexed (Rm != 11x1)

```
VST2{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>
if size == '11' then UNDEFINED;
ebytes = 2; index = UInt(index_align<3:2>);
inc = if index_align<1> == '0' then 1 else 2;
alignment = if index_align<0> == '0' then 1 else 4;
d = UInt(D:Vd); d2 = d + inc; n = UInt(Rn); m = UInt(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d2 > 31 then UNPREDICTABLE;
```

# **CONSTRAINED UNPREDICTABLE behavior**

If d2 > 31, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The memory locations specified by the instruction and the number of registers specified by the instruction if the register list had not gone out of range, become UNKNOWN. If the instruction specifies writeback, then that register becomes UNKNOWN. This behavior does not affect any other memory locations.

#### **T3**



# Offset (Rm == 1111)

```
VST2{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

## Post-indexed (Rm == 1101)

```
VST2{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

# Post-indexed (Rm != 11x1)

```
VST2{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>
if size == '11' then UNDEFINED;
if index_align<1> != '0' then UNDEFINED;
ebytes = 4; index = UInt(index_align<3>);
inc = if index_align<2> == '0' then 1 else 2;
alignment = if index_align<0> == '0' then 1 else 8;
d = UInt(D:Vd); d2 = d + inc; n = UInt(Rn); m = UInt(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d2 > 31 then UNPREDICTABLE;
```

## **CONSTRAINED UNPREDICTABLE behavior**

If d2 > 31, then one of the following behaviors must occur:

• The instruction is UNDEFINED.

- The instruction executes as NOP.
- The memory locations specified by the instruction and the number of registers specified by the instruction if the register list had not gone
  out of range, become UNKNOWN. If the instruction specifies writeback, then that register becomes UNKNOWN. This behavior does not affect
  any other memory locations.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*, and particularly *VST2 (single 2-element structure from one lane)*.

# **Assembler Symbols**

t>

<c> For encoding A1, A2 and A3: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1, T2 and T3: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<size> Is the data size, encoded in "size":

| size | <size></size> |
|------|---------------|
| 0.0  | 8             |
| 01   | 16            |
| 10   | 32            |

Is a list containing the 64-bit names of the two SIMD&FP registers holding the element.

The list must be one of:

## { <Dd>[<index>], <Dd+1>[<index>] }

Single-spaced registers, encoded as "spacing" = 0.

#### { <Dd>[<index>], <Dd+2>[<index>] }

Double-spaced registers, encoded as "spacing" = 1. Not permitted when <size> == 8.

The encoding of "spacing" depends on <size>:

#### <size> == 16

"spacing" is encoded in the "index\_align<1>" field.

#### <size> == 32

"spacing" is encoded in the "index\_align<2>" field.

The register <Dd> is encoded in the "D:Vd" field.

The permitted values and encoding of <index> depend on <size>:

#### <size> == 8

<index> is in the range 0 to 7, encoded in the "index\_align<3:1>" field.

# <size> == 16

<index> is in the range 0 to 3, encoded in the "index align<3:2>" field.

#### <size> == 32

<index> is 0 or 1, encoded in the "index\_align<3>" field.

<Rn> Is the general-purpose base register, encoded in the "Rn" field.

<align> Is the optional alignment.

Whenever <align> is omitted, the standard alignment is used, see *Unaligned data access*, and the encoding depends on <size>:

## <size> == 8

Encoded in the "index\_align<0>" field as 0.

#### <size> == 16

Encoded in the "index\_align<0>" field as 0.

# <size> == 32

Encoded in the "index align<1:0>" field as 0b00.

Whenever <align> is present, the permitted values and encoding depend on <size>:

#### <size> == 8

<align> is 16, meaning 16-bit alignment, encoded in the "index\_align<0>" field as 1.

# <size> == 16

<align> is 32, meaning 32-bit alignment, encoded in the "index align<0>" field as 1.

```
<size> == 32
```

<align> is 64, meaning 64-bit alignment, encoded in the "index\_align<1:0>" field as 0b01.

: is the preferred separator before the <align> value, but the alignment can be specified as @<align>, see *Advanced SIMD* addressing mode.

<Rm>

Is the general-purpose index register containing an offset applied after the access, encoded in the "Rm" field.

For more information about the variants of this instruction, see Advanced SIMD addressing mode.

# Operation

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

# **VST2** (multiple 2-element structures)

Store multiple 2-element structures from two or four registers stores multiple 2-element structures from two or four registers to memory, with interleaving. For more information, see *Element and structure load/store instructions*. Every element of each register is saved. For details of the addressing mode see *Advanced SIMD addressing mode*.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$  and  $\underline{A2}$ ) and T32 ( $\underline{T1}$  and  $\underline{T2}$ ).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10  | 9  | 8 | 7  | 6  | 5   | 4  | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|---|----|----|-----|----|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 1  | 0  | 0  | 0  | D  | 0  | 0  |    | R  | n. |    |    | ٧  | ⁄d |    | 1  | 0   | 0  | Χ | si | ze | ali | gn |   | R | m |   |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | ity | ре |   |    |    |     |    |   |   |   |   |

## Offset (Rm == 1111)

```
VST2{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

#### Post-indexed (Rm == 1101)

```
VST2{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

## Post-indexed (Rm != 11x1)

```
VST2{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>
regs = 1; if align == '11' then UNDEFINED;
if size == '11' then UNDEFINED;
inc = if itype == '1001' then 2 else 1;
alignment = if align == '00' then 1 else 4 << UInt(align);
ebytes = 1 << UInt(size); elements = 8 DIV ebytes;
d = UInt(D:Vd); d2 = d + inc; n = UInt(Rn); m = UInt(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d2+regs > 32 then UNPREDICTABLE;
```

# **CONSTRAINED UNPREDICTABLE behavior**

If d2+regs > 32, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The memory locations specified by the instruction and the number of registers specified by the instruction if the register list had not gone out of range, become UNKNOWN. If the instruction specifies writeback, then that register becomes UNKNOWN. This behavior does not affect any other memory locations.

#### **A2**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6  | 5   | 4  | 3 | 2  | 1 | 0_ |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|----|----|-----|----|---|----|---|----|
| 1  | 1  | 1  | 1  | 0  | 1  | 0  | 0  | 0  | О  | 0  | 0  |    | R  | ≀n |    |    | ٧  | 'd |    | 0  | 0  | 1 | 1 | Si | ze | ali | gn |   | Rı | m |    |

#### Offset (Rm == 1111)

```
VST2{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

## Post-indexed (Rm == 1101)

```
VST2{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

## Post-indexed (Rm != 11x1)

```
VST2{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>
regs = 2; inc = 2;
if size == '11' then UNDEFINED;
alignment = if align == '00' then 1 else 4 << UInt(align);
ebytes = 1 << UInt(size); elements = 8 DIV ebytes;
d = UInt(D:Vd); d2 = d + inc; n = UInt(Rn); m = UInt(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d2+regs > 32 then UNPREDICTABLE;
```

# **CONSTRAINED UNPREDICTABLE behavior**

If d2+regs > 32, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The memory locations specified by the instruction and the number of registers specified by the instruction if the register list had not gone out of range, become UNKNOWN. If the instruction specifies writeback, then that register becomes UNKNOWN. This behavior does not affect any other memory locations.

#### **T1**



# Offset (Rm == 1111)

```
VST2{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

# Post-indexed (Rm == 1101)

```
VST2{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

# Post-indexed (Rm != 11x1)

```
VST2{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>
regs = 1; if align == '11' then UNDEFINED;
if size == '11' then UNDEFINED;
inc = if itype == '1001' then 2 else 1;
alignment = if align == '00' then 1 else 4 << UInt(align);
ebytes = 1 << UInt(size); elements = 8 DIV ebytes;
d = UInt(D:Vd); d2 = d + inc; n = UInt(Rn); m = UInt(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d2+regs > 32 then UNPREDICTABLE;
```

# **CONSTRAINED UNPREDICTABLE behavior**

If d2+regs > 32, then one of the following behaviors must occur:

• The instruction is UNDEFINED.

- The instruction executes as NOP.
- The memory locations specified by the instruction and the number of registers specified by the instruction if the register list had not gone out of range, become UNKNOWN. If the instruction specifies writeback, then that register becomes UNKNOWN. This behavior does not affect any other memory locations.

**T2** 

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7   | 6  | 5   | 4  | 3 | 2  | 1 | 0_ |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|---|---|-----|----|-----|----|---|----|---|----|
| 1  | 1  | 1  | 1  | 1  | 0  | 0 | 1 | 0 | D | 0 | 0 |   | R | n |   |    | ٧  | ′d |    | 0  | 0  | 1 | 1 | Siz | ze | ali | gn |   | Rı | m |    |

# Offset (Rm == 1111)

```
VST2{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

# Post-indexed (Rm == 1101)

```
VST2{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

# Post-indexed (Rm != 11x1)

```
VST2{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>
regs = 2; inc = 2;
if size == '11' then UNDEFINED;
alignment = if align == '00' then 1 else 4 << UInt(align);
ebytes = 1 << UInt(size); elements = 8 DIV ebytes;
d = UInt(D:Vd); d2 = d + inc; n = UInt(Rn); m = UInt(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d2+regs > 32 then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If d2+regs > 32, then one of the following behaviors must occur:

- · The instruction is UNDEFINED.
- The instruction executes as NOP.
- The memory locations specified by the instruction and the number of registers specified by the instruction if the register list had not gone out of range, become UNKNOWN. If the instruction specifies writeback, then that register becomes UNKNOWN. This behavior does not affect any other memory locations.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*, and particularly *VST2 (multiple 2-element structures)*.

Related encodings: See Advanced SIMD element or structure load/store for the T32 instruction set, or Advanced SIMD element or structure load/store for the A32 instruction set.

# **Assembler Symbols**

<c> For encoding A1 and A2: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1 and T2: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<size> Is the data size, encoded in "size":

| size | <size></size> |
|------|---------------|
| 00   | 8             |
| 01   | 16            |
| 10   | 32            |
| 11   | RESERVED      |

Is a list containing the 64-bit names of the SIMD&FP registers.

The list must be one of:

```
{ <Dd>, <Dd+1> }
```

Two single-spaced registers. Selects the A1 and T1 encodings of the instruction, and encoded in the "itype" field as 0b1000.

```
{ <Dd>, <Dd+2> }
```

Two double-spaced registers. Selects the A1 and T1 encodings of the instruction, and encoded in the "itype" field as 0b1001.

```
{ <Dd>, <Dd+1>, <Dd+2>, <Dd+3> }
```

Three single-spaced registers. Selects the A2 and T2 encodings of the instruction.

The register <Dd> is encoded in the "D:Vd" field.

<Rn>

Is the general-purpose base register, encoded in the "Rn" field.

<align>

Is the optional alignment.

Whenever <align> is omitted, the standard alignment is used, see *Unaligned data access*, and is encoded in the "align" field as 0b00.

Whenever <align> is present, the permitted values are:

64

64-bit alignment, encoded in the "align" field as 0b01.

128

128-bit alignment, encoded in the "align" field as 0b10.

256

256-bit alignment, encoded in the "align" field as 0b11. Available only if ist> contains four registers.

: is the preferred separator before the <align> value, but the alignment can be specified as @<align>, see Advanced SIMD addressing mode.

<Rm>

Is the general-purpose index register containing an offset applied after the access, encoded in the "Rm" field.

For more information about the variants of this instruction, see Advanced SIMD addressing mode.

# Operation

 $In ternal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ time stamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# **VST3** (single 3-element structure from one lane)

Store single 3-element structure from one lane of three registers stores one 3-element structure to memory from corresponding elements of three registers. For details of the addressing mode see *Advanced SIMD addressing mode*.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1, A2 and A3) and T32 (T1, T2 and T3).

## **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6   | 5    | 4  | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|----|-----|------|----|---|----|---|---|
| 1  | 1  | 1  | 1  | 0  | 1  | 0  | 0  | 1  | D  | 0  | 0  |    | R  | n. |    |    | V  | ď  |    | 0  | 0  | 1 | 0 | in | dex | _ali | gn |   | Rı | m |   |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | Si | ze |   |   |    |     |      |    |   |    |   |   |

## Offset (Rm == 1111)

```
VST3{<c>}{<q>}.<size> <list>, [<Rn>]
```

#### Post-indexed (Rm == 1101)

```
VST3{<c>}{<q>}.<size> <list>, [<Rn>]!
```

#### Post-indexed (Rm != 11x1)

```
VST3{<c>}{<q>}.<size> <list>, [<Rn>], <Rm>
if size == '11' then UNDEFINED;
if index_align<0> != '0' then UNDEFINED;
ebytes = 1; index = UInt(index_align<3:1>); inc = 1;
d = UInt(D:Vd); d2 = d + inc; d3 = d2 + inc; n = UInt(Rn); m = UInt(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d3 > 31 then UNPREDICTABLE;
```

# **CONSTRAINED UNPREDICTABLE behavior**

If d3 > 31, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The memory locations specified by the instruction and the number of registers specified by the instruction if the register list had not gone
  out of range, become UNKNOWN. If the instruction specifies writeback, then that register becomes UNKNOWN. This behavior does not affect
  any other memory locations.

#### **A2**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6   | 5 | 4  | 3 | 2 | 1 | 0_ |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|----|-----|---|----|---|---|---|----|
| 1  | 1  | 1  | 1  | 0  | 1  | 0  | 0  | 1  | D  | 0  | 0  |    | R  | n  |    |    | V  | ď  |    | 0  | 1  | 1 | 0 | in | dex |   | gn |   | R | m |    |
| `  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |    |     |   |    |   |   |   |    |

size

#### Offset (Rm == 1111)

```
VST3{<c>}{<q>}.<size> <list>, [<Rn>]
```

## Post-indexed (Rm == 1101)

```
VST3{<c>}{<q>}.<size> <list>, [<Rn>]!
```

## Post-indexed (Rm != 11x1)

```
VST3{<c>}{<q>}.<size> <list>, [<Rn>], <Rm>
if size == '11' then UNDEFINED;
if index_align<0> != '0' then UNDEFINED;
ebytes = 2; index = UInt(index_align<3:2>);
inc = if index_align<1> == '0' then 1 else 2;
d = UInt(D:Vd); d2 = d + inc; d3 = d2 + inc; n = UInt(Rn); m = UInt(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d3 > 31 then UNPREDICTABLE;
```

# **CONSTRAINED UNPREDICTABLE behavior**

If d3 > 31, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The memory locations specified by the instruction and the number of registers specified by the instruction if the register list had not gone out of range, become UNKNOWN. If the instruction specifies writeback, then that register becomes UNKNOWN. This behavior does not affect any other memory locations.

## **A3**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9 | 8 | /  | 6   | 5     | 4  | 3 | 2  | 1 | U |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|---|---|----|-----|-------|----|---|----|---|---|
| 1  | 1  | 1  | 1  | 0  | 1  | 0  | 0  | 1  | D  | 0  | 0  |    | R  | 'n |    |    | V  | ď  |    | 1   | 0   | 1 | 0 | in | dex | _alio | gn |   | Rı | n |   |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | siz | 7e. |   |   |    |     |       |    |   |    |   |   |

# Offset (Rm == 1111)

```
VST3{<c>}{<q>}.<size> <list>, [<Rn>]
```

# Post-indexed (Rm == 1101)

```
VST3{<c>}{<q>}.<size> <list>, [<Rn>]!
```

# Post-indexed (Rm != 11x1)

```
VST3{<c>}{<q>}.<size> <list>, [<Rn>], <Rm>
if size == '11' then UNDEFINED;
if index_align<1:0> != '00' then UNDEFINED;
ebytes = 4; index = <u>UInt</u>(index_align<3>);
inc = if index_align<2> == '0' then 1 else 2;
d = <u>UInt</u>(D:Vd); d2 = d + inc; d3 = d2 + inc; n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d3 > 31 then UNPREDICTABLE;
```

# **CONSTRAINED UNPREDICTABLE behavior**

If d3 > 31, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.

• The memory locations specified by the instruction and the number of registers specified by the instruction if the register list had not gone out of range, become UNKNOWN. If the instruction specifies writeback, then that register becomes UNKNOWN. This behavior does not affect any other memory locations.

# **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6   | 5    | 4  | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|----|-----|------|----|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 0 | 1 | 1 | D | 0 | 0 |   | F | Rn |   |    | ٧  | ⁄d |    | 0  | 0  | 1 | 0 | in | dex | _ali | gn |   | R | m |   |

size

# Offset (Rm == 1111)

```
VST3{<c>}{<q>}.<size> <list>, [<Rn>]
```

# Post-indexed (Rm == 1101)

```
VST3{<c>}{<q>}.<size> <list>, [<Rn>]!
```

## Post-indexed (Rm != 11x1)

```
VST3{<c>}{<q>}.<size> <list>, [<Rn>], <Rm>

if size == '11' then UNDEFINED;

if index_align<0> != '0' then UNDEFINED;

ebytes = 1; index = UInt(index_align<3:1>); inc = 1;

d = UInt(D:Vd); d2 = d + inc; d3 = d2 + inc; n = UInt(Rn); m = UInt(Rm);

wback = (m != 15); register_index = (m != 15 && m != 13);

if n == 15 || d3 > 31 then UNPREDICTABLE;
```

## **CONSTRAINED UNPREDICTABLE behavior**

If d3 > 31, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The memory locations specified by the instruction and the number of registers specified by the instruction if the register list had not gone out of range, become UNKNOWN. If the instruction specifies writeback, then that register becomes UNKNOWN. This behavior does not affect any other memory locations.

# **T2**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6   | 5    | 4  | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|----|-----|------|----|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 0 | 1 | 1 | D | 0 | 0 |   | R | n. |   |    | ٧  | 'd |    | 0  | 1  | 1 | 0 | in | dex | _ali | gn |   | R | m |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   |   |    |   |    |    |    |    | si | ze |   |   |    |     |      |    |   |   |   |   |

#### Offset (Rm == 1111)

```
VST3{<c>}{<q>}.<size> <list>, [<Rn>]
```

## Post-indexed (Rm == 1101)

```
VST3{<c>}{<q>}.<size> <list>, [<Rn>]!
```

## Post-indexed (Rm != 11x1)

```
VST3{<c>}{<q>}.<size> <list>, [<Rn>], <Rm>
if size == '11' then UNDEFINED;
if index_align<0> != '0' then UNDEFINED;
ebytes = 2; index = UInt(index_align<3:2>);
inc = if index_align<1> == '0' then 1 else 2;
d = UInt(D:Vd); d2 = d + inc; d3 = d2 + inc; n = UInt(Rn); m = UInt(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d3 > 31 then UNPREDICTABLE;
```

# **CONSTRAINED UNPREDICTABLE behavior**

If d3 > 31, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The memory locations specified by the instruction and the number of registers specified by the instruction if the register list had not gone out of range, become UNKNOWN. If the instruction specifies writeback, then that register becomes UNKNOWN. This behavior does not affect any other memory locations.

#### **T3**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | / | 6 | 5 | 4 | 3 | 2  | 1 | U | 15 | 14 | 13 | 12 | 11  | 10  | 9 | 8 | /  | 6   | 5     | 4  | 3 | 2  | 1 | U |
|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|----|----|----|----|-----|-----|---|---|----|-----|-------|----|---|----|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 0 | 1 | 1 | D | 0 | 0 |   | Rn | 1 |   |    | V  | d  |    | 1   | 0   | 1 | 0 | in | dex | _alio | gn |   | Rı | n |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   |    |   |   |    |    |    |    | siz | 7e. |   |   |    |     |       |    |   |    |   |   |

# Offset (Rm == 1111)

```
VST3{<c>}{<q>}.<size> <list>, [<Rn>]
```

# Post-indexed (Rm == 1101)

```
VST3{<c>}{<q>}.<size> <list>, [<Rn>]!
```

# Post-indexed (Rm != 11x1)

```
VST3{<c>}{<q>}.<size> <list>, [<Rn>], <Rm>
if size == '11' then UNDEFINED;
if index_align<1:0> != '00' then UNDEFINED;
ebytes = 4; index = UInt(index_align<3>);
inc = if index_align<2> == '0' then 1 else 2;
d = UInt(D:Vd); d2 = d + inc; d3 = d2 + inc; n = UInt(Rn); m = UInt(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d3 > 31 then UNPREDICTABLE;
```

# **CONSTRAINED UNPREDICTABLE behavior**

If d3 > 31, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.

• The memory locations specified by the instruction and the number of registers specified by the instruction if the register list had not gone out of range, become UNKNOWN. If the instruction specifies writeback, then that register becomes UNKNOWN. This behavior does not affect any other memory locations.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*, and particularly *VST3* (single 3-element structure from one lane).

# **Assembler Symbols**

t>

<c> For encoding A1, A2 and A3: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1, T2 and T3: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<size> Is the data size, encoded in "size":

| size | <size></size> |
|------|---------------|
| 0.0  | 8             |
| 01   | 16            |
| 10   | 32            |

Is a list containing the 64-bit names of the three SIMD&FP registers holding the element.

The list must be one of:

{ <Dd>[<index>], <Dd+1>[<index>], <Dd+2>[<index>] }

Single-spaced registers, encoded as "spacing" = 0.

{ <Dd>[<index>], <Dd+2>[<index>], <Dd+4>[<index>] }

Double-spaced registers, encoded as "spacing" = 1. Not permitted when <size> == 8.

The encoding of "spacing" depends on <size>:

<size> == 8

"spacing" is encoded in the "index align<0>" field.

<size> == 16

"spacing" is encoded in the "index align<1>" field, and "index align<0>" is set to 0.

<size> == 32

"spacing" is encoded in the "index\_align<2>" field, and "index\_align<1:0>" is set to 0b00.

The register <Dd> is encoded in the "D:Vd" field.

The permitted values and encoding of <index> depend on <size>:

<size> == 8

<index> is in the range 0 to 7, encoded in the "index\_align<3:1>" field.

<size> == 16

<index> is in the range 0 to 3, encoded in the "index align<3:2>" field.

<size> == 32

 $\leq$ index $\geq$  is 0 or 1, encoded in the "index\_align $\leq$ 3 $\geq$ " field.

<Rn> Is the general-purpose base register, encoded in the "Rn" field.

<Rm> Is the general-purpose index register containing an offset applied after the access, encoded in the "Rm" field.

For more information about the variants of this instruction, see Advanced SIMD addressing mode.

Alignment

Standard alignment rules apply, see Alignment support.

# Operation

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

# VST3 (multiple 3-element structures)

Store multiple 3-element structures from three registers stores multiple 3-element structures to memory from three registers, with interleaving. For more information, see *Element and structure load/store instructions*. Every element of each register is saved. For details of the addressing mode see *Advanced SIMD addressing mode*.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

# **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10  | 9  | 8 | 7  | 6  | 5   | 4  | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|---|----|----|-----|----|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 1  | 0  | 0  | 0  | D  | 0  | 0  |    | R  | n. |    |    | ٧  | ′d |    | 0  | 1   | 0  | Χ | si | ze | ali | gn |   | R | m |   |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | ity | ре |   |    |    |     |    |   |   |   |   |

## Offset (Rm == 1111)

```
VST3{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

#### Post-indexed (Rm == 1101)

```
VST3{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

## Post-indexed (Rm != 11x1)

```
VST3{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>

if size == '11' || align<1> == '1' then UNDEFINED;

case itype of
   when '0100'
        inc = 1;
   when '0101'
        inc = 2;
   otherwise
        SEE "Related encodings";

alignment = if align<0> == '0' then 1 else 8;

ebytes = 1 << UInt(size); elements = 8 DIV ebytes;

d = UInt(D:Vd); d2 = d + inc; d3 = d2 + inc; n = UInt(Rn); m = UInt(Rm);

wback = (m != 15); register_index = (m != 15 && m != 13);

if n == 15 || d3 > 31 then UNPREDICTABLE;
```

# **CONSTRAINED UNPREDICTABLE behavior**

If d3 > 31, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The memory locations specified by the instruction and the number of registers specified by the instruction if the register list had not gone
  out of range, become UNKNOWN. If the instruction specifies writeback, then that register becomes UNKNOWN. This behavior does not affect
  any other memory locations.

# T1



```
Offset (Rm == 1111)
```

```
VST3{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

## Post-indexed (Rm == 1101)

```
VST3{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

## Post-indexed (Rm != 11x1)

```
VST3{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>

if size == '11' || align<1> == '1' then UNDEFINED;

case itype of
   when '0100'
        inc = 1;
   when '0101'
        inc = 2;
   otherwise
        SEE "Related encodings";
alignment = if align<0> == '0' then 1 else 8;
ebytes = 1 << UInt(size); elements = 8 DIV ebytes;
d = UInt(D:Vd); d2 = d + inc; d3 = d2 + inc; n = UInt(Rn); m = UInt(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d3 > 31 then UNPREDICTABLE;
```

# **CONSTRAINED UNPREDICTABLE behavior**

If d3 > 31, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The memory locations specified by the instruction and the number of registers specified by the instruction if the register list had not gone out of range, become UNKNOWN. If the instruction specifies writeback, then that register becomes UNKNOWN. This behavior does not affect any other memory locations.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*, and particularly *VST3 (multiple 3-element structures)*.

Related encodings: See Advanced SIMD element or structure load/store for the T32 instruction set, or Advanced SIMD element or structure load/store for the A32 instruction set.

# **Assembler Symbols**

t>

<c> For encoding A1: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<size> Is the data size, encoded in "size":

| size | <size></size> |
|------|---------------|
| 0.0  | 8             |
| 01   | 16            |
| 10   | 32            |
| 11   | RESERVED      |

Is a list containing the 64-bit names of the SIMD&FP registers.

The list must be one of:

{ <Dd>, <Dd+1>, <Dd+2> }

Single-spaced registers, encoded in the "itype" field as 0b0100.

{ <Dd>, <Dd+2>, <Dd+4> }

Double-spaced registers, encoded in the "itype" field as 0b0101.

The register <Dd> is encoded in the "D:Vd" field.

<Rn> Is the general-purpose base register, encoded in the "Rn" field.

<align> Is the optional alignment.

Whenever <align> is omitted, the standard alignment is used, see *Unaligned data access*, and is encoded in the "align" field as 0b00.

Whenever <align> is present, the only permitted values is 64, meaning 64-bit alignment, encoded in the "align" field as 0b01. : is the preferred separator before the <align> value, but the alignment can be specified as @<align>, see Advanced SIMD addressing mode.

<Rm>

Is the general-purpose index register containing an offset applied after the access, encoded in the "Rm" field.

For more information about the variants of this instruction, see Advanced SIMD addressing mode.

# Operation

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# **VST4** (single 4-element structure from one lane)

Store single 4-element structure from one lane of four registers stores one 4-element structure to memory from corresponding elements of four registers. For details of the addressing mode see *Advanced SIMD addressing mode*.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1, A2 and A3) and T32 (T1, T2 and T3).

## **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6   | 5    | 4  | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|----|-----|------|----|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 1  | 0  | 0  | 1  | D  | 0  | 0  |    | F  | n. |    |    | V  | ď  |    | 0  | 0  | 1 | 1 | in | dex | _ali | gn |   | R | m |   |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | Si | ze |   |   |    |     |      |    |   |   |   |   |

## Offset (Rm == 1111)

```
VST4{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

#### Post-indexed (Rm == 1101)

```
VST4{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

# Post-indexed (Rm != 11x1)

```
VST4{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>
if size == '11' then UNDEFINED;
if size != '00' then SEE "Related encodings";
ebytes = 1; index = UInt(index_align<3:1>); inc = 1;
alignment = if index_align<0> == '0' then 1 else 4;
d = UInt(D:Vd); d2 = d + inc; d3 = d2 + inc; d4 = d3 + inc; n = UInt(Rn); m = UInt(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d4 > 31 then UNPREDICTABLE;
```

# **CONSTRAINED UNPREDICTABLE behavior**

If d4 > 31, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- · The instruction executes as NOP.
- The memory locations specified by the instruction and the number of registers specified by the instruction if the register list had not gone out of range, become UNKNOWN. If the instruction specifies writeback, then that register becomes UNKNOWN. This behavior does not affect any other memory locations.

# **A2**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17  | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6   | 5    | 4  | 3 | 2 | 1 | 0_ |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|---|---|----|-----|------|----|---|---|---|----|
| 1  | 1  | 1  | 1  | 0  | 1  | 0  | 0  | 1  | D  | 0  | 0  |    | R  | ln_ |    |    | ٧  | 'd |    | 0  | 1  | 1 | 1 | in | dex | _ali | gn |   | R | m |    |

size

#### Offset (Rm == 1111)

```
VST4{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

## Post-indexed (Rm == 1101)

```
VST4{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

## Post-indexed (Rm != 11x1)

```
VST4{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>
if size == '11' then UNDEFINED;
if size != '01' then SEE "Related encodings";
ebytes = 2; index = UInt(index_align<3:2>);
inc = if index_align<1> == '0' then 1 else 2;
alignment = if index_align<0> == '0' then 1 else 8;
d = UInt(D:Vd); d2 = d + inc; d3 = d2 + inc; d4 = d3 + inc; n = UInt(Rn); m = UInt(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d4 > 31 then UNPREDICTABLE;
```

## **CONSTRAINED UNPREDICTABLE behavior**

If d4 > 31, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The memory locations specified by the instruction and the number of registers specified by the instruction if the register list had not gone out of range, become UNKNOWN. If the instruction specifies writeback, then that register becomes UNKNOWN. This behavior does not affect any other memory locations.

## **A3**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10 | 9 | 8 | 7  | 6 | 5    | 4  | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|---|---|----|---|------|----|---|----|---|---|
| 1  | 1  | 1  | 1  | 0  | 1  | 0  | 0  | 1  | D  | 0  | 0  |    | R  | n  |    |    | ٧  | ′d |    | 1   | 0  | 1 | 1 | in |   | _ali | gn |   | Rı | m |   |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | Siz | ze |   |   |    |   |      |    |   |    |   |   |

## Offset (Rm == 1111)

```
VST4{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

# Post-indexed (Rm == 1101)

```
VST4{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

# Post-indexed (Rm != 11x1)

```
VST4{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>
if size == '11' then UNDEFINED;
if size != '00' then SEE "Related encodings";
if index_align<1:0> == '11' then UNDEFINED;
ebytes = 4; index = UInt(index_align<3>);
inc = if index_align<2> == '0' then 1 else 2;
alignment = if index_align<1:0> == '00' then 1 else 4 << UInt(index_align<1:0>);
d = UInt(D:Vd); d2 = d + inc; d3 = d2 + inc; d4 = d3 + inc; n = UInt(Rn); m = UInt(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If d4 > 31, then one of the following behaviors must occur:

if n == 15  $\mid \mid$  d4 > 31 then UNPREDICTABLE;

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The memory locations specified by the instruction and the number of registers specified by the instruction if the register list had not gone out of range, become UNKNOWN. If the instruction specifies writeback, then that register becomes UNKNOWN. This behavior does not affect any other memory locations.

#### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11  | 10 | 9 | 8 | 7  | 6   | 5    | 4  | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|-----|----|---|---|----|-----|------|----|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 0 | 1 | 1 | D | 0 | 0 |   | R | 'n |   |    | ٧  | ⁄d |    | 0   | 0  | 1 | 1 | in | dex | _ali | gn |   | R | m |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   |   |    |   |    |    |    |    | - 1 |    |   |   |    |     |      |    |   |   |   |   |

size

## Offset (Rm == 1111)

```
VST4{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

# Post-indexed (Rm == 1101)

```
VST4{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

# Post-indexed (Rm != 11x1)

```
VST4{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>
if size == '11' then UNDEFINED;
if size != '00' then SEE "Related encodings";
ebytes = 1; index = UInt(index_align<3:1>); inc = 1;
alignment = if index_align<0> == '0' then 1 else 4;
d = UInt(D:Vd); d2 = d + inc; d3 = d2 + inc; d4 = d3 + inc; n = UInt(Rn); m = UInt(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d4 > 31 then UNPREDICTABLE;
```

# **CONSTRAINED UNPREDICTABLE behavior**

If d4 > 31, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The memory locations specified by the instruction and the number of registers specified by the instruction if the register list had not gone
  out of range, become UNKNOWN. If the instruction specifies writeback, then that register becomes UNKNOWN. This behavior does not affect
  any other memory locations.

**T2** 

|   | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6   | 5    | 4 | 3 | 2  | 1 | 0 |
|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|----|-----|------|---|---|----|---|---|
| ſ | 1  | 1  | 1  | 1  | 1  | 0  | 0 | 1 | 1 | D | 0 | 0 |   | R | ₹n |   |    | V  | ⁄d |    | 0  | 1  | 1 | 1 | in | dex | alig | n |   | Rı | m |   |

size

#### Offset (Rm == 1111)

```
VST4{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

## Post-indexed (Rm == 1101)

```
VST4{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

## Post-indexed (Rm != 11x1)

```
VST4{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>
if size == '11' then UNDEFINED;
if size != '01' then SEE "Related encodings";
ebytes = 2; index = UInt(index_align<3:2>);
inc = if index_align<1> == '0' then 1 else 2;
alignment = if index_align<0> == '0' then 1 else 8;
d = UInt(D:Vd); d2 = d + inc; d3 = d2 + inc; d4 = d3 + inc; n = UInt(Rn); m = UInt(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d4 > 31 then UNPREDICTABLE;
```

## **CONSTRAINED UNPREDICTABLE behavior**

If d4 > 31, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The memory locations specified by the instruction and the number of registers specified by the instruction if the register list had not gone out of range, become UNKNOWN. If the instruction specifies writeback, then that register becomes UNKNOWN. This behavior does not affect any other memory locations.

## **T3**

| _ 1 | 5 1 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6   | 5    | 4  | 3 | 2  | 1 | 0 |
|-----|-----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|----|-----|------|----|---|----|---|---|
|     | 1   | 1  | 1  | 1  | 1  | 0  | 0 | 1 | 1 | D | 0 | 0 |   | R | n. |   |    | V  | d  |    | 1  | 0  | 1 | 1 | in | dex | _ali | gn |   | Rı | m |   |
|     |     |    |    |    |    |    |   |   |   |   |   |   |   |   |    |   |    |    |    |    | Si | ze |   |   |    |     |      |    |   |    |   |   |

## Offset (Rm == 1111)

```
VST4{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

# Post-indexed (Rm != 11x1)

```
VST4{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>
```

# Post-indexed (Rm == 1101)

```
VST4{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!

if size == '11' then UNDEFINED;
if size != '00' then SEE "Related encodings";
if index_align<1:0> == '11' then UNDEFINED;
ebytes = 4; index = UInt(index_align<3>);
inc = if index_align<2> == '0' then 1 else 2;
alignment = if index_align<1:0> == '00' then 1 else 4 << UInt(index_align<1:0>);
d = UInt(D:Vd); d2 = d + inc; d3 = d2 + inc; d4 = d3 + inc; n = UInt(Rn); m = UInt(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d4 > 31 then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If d4 > 31, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The memory locations specified by the instruction and the number of registers specified by the instruction if the register list had not gone
  out of range, become UNKNOWN. If the instruction specifies writeback, then that register becomes UNKNOWN. This behavior does not affect
  any other memory locations.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*, and particularly *VST4* (single 4-element structure from one lane).

# **Assembler Symbols**

t>

<align>

<c> For encoding A1, A2 and A3: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1, T2 and T3: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<size> Is the data size, encoded in "size":

| size | <size></size> |
|------|---------------|
| 00   | 8             |
| 01   | 16            |
| 10   | 32            |

Is a list containing the 64-bit names of the four SIMD&FP registers holding the element.

The list must be one of:

Double-spaced registers, encoded as "spacing" = 1. Not permitted when <size> == 8.

The encoding of "spacing" depends on <size>:

"spacing" is encoded in the "index align<1>" field.

"spacing" is encoded in the "index align<2>" field.

The register <Dd> is encoded in the "D:Vd" field.

The permitted values and encoding of <index> depend on <size>:

<index> is in the range 0 to 7, encoded in the "index align<3:1>" field.

#### <size> == 16

<index> is in the range 0 to 3, encoded in the "index\_align<3:2>" field.

#### <size> == 32

<index> is 0 or 1, encoded in the "index\_align<3>" field.

<Rn> Is the general-purpose base register, encoded in the "Rn" field.

Is the optional alignment.

Whenever <align> is omitted, the standard alignment is used, see *Unaligned data access*, and the encoding depends on <size>:

# <size> == 8

Encoded in the "index\_align<0>" field as 0.

#### <size> == 16

Encoded in the "index\_align<0>" field as 0.

## <size> == 32

Encoded in the "index\_align<1:0>" field as 0b00.

Whenever <align> is present, the permitted values and encoding depend on <size>:

# <size> == 8

<align> is 32, meaning 32-bit alignment, encoded in the "index align<0>" field as 1.

# <size> == 16

<align> is 64, meaning 64-bit alignment, encoded in the "index\_align<0>" field as 1.

```
<size> == 32
```

<align>can be 64 or 128. 64-bit alignment is encoded in the "index\_align<1:0>" field as 0b01, and 128-bit alignment is encoded in the "index\_align<1:0>" field as 0b10.

: is the preferred separator before the <align> value, but the alignment can be specified as @<align>, see *Advanced SIMD* addressing mode.

<Rm>

Is the general-purpose index register containing an offset applied after the access, encoded in the "Rm" field.

For more information about the variants of this instruction, see Advanced SIMD addressing mode.

# Operation

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# **VST4** (multiple 4-element structures)

Store multiple 4-element structures from four registers stores multiple 4-element structures to memory from four registers, with interleaving. For more information, see *Element and structure load/store instructions*. Every element of each register is saved. For details of the addressing mode see *Advanced SIMD addressing mode*.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

# **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10  | 9  | 8 | 7  | 6  | 5   | 4  | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|---|----|----|-----|----|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 1  | 0  | 0  | 0  | D  | 0  | 0  |    | R  | n. |    |    | ٧  | ′d |    | 0  | 0   | 0  | Χ | si | ze | ali | gn |   | R | m |   |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | ity | ре |   |    |    |     |    |   |   |   |   |

## Offset (Rm == 1111)

```
VST4{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

#### Post-indexed (Rm == 1101)

```
VST4{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

## Post-indexed (Rm != 11x1)

```
VST4{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>
if size == '11' then UNDEFINED;
```

```
case itype of
    when '0000'
        inc = 1;
    when '0001'
        inc = 2;
    otherwise
        SEE "Related encodings";
alignment = if align == '00' then 1 else 4 << <u>UInt</u>(align);
ebytes = 1 << <u>UInt</u>(size); elements = 8 DIV ebytes;
d = <u>UInt</u>(D:Vd); d2 = d + inc; d3 = d2 + inc; d4 = d3 + inc; n = <u>UInt</u>(Rn); m = <u>UInt</u>(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d4 > 31 then UNPREDICTABLE;
```

# **CONSTRAINED UNPREDICTABLE behavior**

If d4 > 31, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The memory locations specified by the instruction and the number of registers specified by the instruction if the register list had not gone
  out of range, become UNKNOWN. If the instruction specifies writeback, then that register becomes UNKNOWN. This behavior does not affect
  any other memory locations.

# T1



```
Offset (Rm == 1111)
```

```
VST4{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]
```

## Post-indexed (Rm == 1101)

```
VST4{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}]!
```

## Post-indexed (Rm != 11x1)

```
VST4{<c>}{<q>}.<size> <list>, [<Rn>{:<align>}], <Rm>

if size == '11' then UNDEFINED;

case itype of
   when '0000'
   inc = 1;
   when '0001'
      inc = 2;
   otherwise
      SEE "Related encodings";

alignment = if align == '00' then 1 else 4 << UInt(align);
ebytes = 1 << UInt(size); elements = 8 DIV ebytes;
d = UInt(D:Vd); d2 = d + inc; d3 = d2 + inc; d4 = d3 + inc; n = UInt(Rn); m = UInt(Rm);
wback = (m != 15); register_index = (m != 15 && m != 13);
if n == 15 || d4 > 31 then UNPREDICTABLE;
```

# **CONSTRAINED UNPREDICTABLE behavior**

If d4 > 31, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The memory locations specified by the instruction and the number of registers specified by the instruction if the register list had not gone out of range, become UNKNOWN. If the instruction specifies writeback, then that register becomes UNKNOWN. This behavior does not affect any other memory locations.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*, and particularly *VST4 (multiple 4-element structures)*.

Related encodings: See Advanced SIMD element or structure load/store for the T32 instruction set, or Advanced SIMD element or structure load/store for the A32 instruction set.

# **Assembler Symbols**

t>

<c> For encoding A1: see Standard assembler syntax fields. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<size> Is the data size, encoded in "size":

| size | <size></size> |
|------|---------------|
| 00   | 8             |
| 01   | 16            |
| 10   | 32            |
| 11   | RESERVED      |

Is a list containing the 64-bit names of the SIMD&FP registers.

The list must be one of:

```
{ <Dd>, <Dd+1>, <Dd+2>, <Dd+3> }
```

Single-spaced registers, encoded in the "itype" field as 0b0000.

```
{ <Dd>, <Dd+2>, <Dd+4>, <Dd+6> }
```

Double-spaced registers, encoded in the "itype" field as 0b0001.

The register <Dd> is encoded in the "D:Vd" field.

<Rn> Is the general-purpose base register, encoded in the "Rn" field.

<align> Is the optional alignment.

Whenever <align> is omitted, the standard alignment is used, see *Unaligned data access*, and is encoded in the "align" field as 0b00.

Whenever <align> is present, the permitted values are:

64

64-bit alignment, encoded in the "align" field as 0b01.

128

128-bit alignment, encoded in the "align" field as 0b10.

256

256-bit alignment, encoded in the "align" field as 0b11.

: is the preferred separator before the <align> value, but the alignment can be specified as @<align>, see *Advanced SIMD addressing mode*.

<Rm>

Is the general-purpose index register containing an offset applied after the access, encoded in the "Rm" field.

For more information about the variants of this instruction, see Advanced SIMD addressing mode.

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations(); CheckAdvSIMDEnabled();
    address = R[n]; iswrite = TRUE;
     - = AArch32.CheckAlignment(address, alignment, AccType VEC, iswrite);
    for e = 0 to elements-1
         MemU[address,
                                   ebytes] = Elem[D[d], e];
         \overline{\text{MemU}}[\text{address+ebytes, ebytes}] = \overline{\text{Elem}}[D[d2], e];
         MemU[address+2*ebytes,ebytes] = Elem[D[d3],e];
         MemU[address+3*ebytes,ebytes] = Elem[D[d4],e];
         address = address + 4*ebytes;
    if wback then
         if register index then
              \underline{R}[n] = \underline{R}[n] + \underline{R}[m];
         else
             R[n] = R[n] + 32;
```

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright \ @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# VSTM, VSTMDB, VSTMIA

Store multiple SIMD&FP registers stores multiple registers from the Advanced SIMD and floating-point register file to consecutive memory locations using an address from a general-purpose register.

Depending on settings in the *CPACR*, *NSACR*, *HCPTR*, and *FPEXC* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

This instruction is used by the alias **VPUSH**.

It has encodings from the following instruction sets: A32 (A1 and A2) and T32 (T1 and T2).

#### **A1**

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5   | 4   | 3    | 2 | 1 | 0       |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|-----|-----|------|---|---|---------|
|    | != 1 | 111 |    | 1  | 1  | 0  | Р  | U  | D  | W  | 0  |    | R  | n  |    |    | ٧  | /d |    | 1  | 0  | 1 | 1 |   |   | imn | า8< | 7:1> | > |   | 0       |
|    | CO   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |     |     |      |   |   | imm8<0> |

#### Decrement Before (P == 1 && U == 0 && W == 1)

```
VSTMDB{<c>}{<q>}{.<size>} <Rn>!, <dreglist>
```

## Increment After (P == 0 && U == 1)

```
VSTM(<c>) {<q>) {.<size>} <Rn>{!}, <dreglist>

VSTMIA(<c>) {<q>} {.<size>} <Rn>{!}, <dreglist>

if P == '0' && U == '0' && W == '0' then SEE "Related encodings";

if P == '1' && W == '0' then SEE "VSTR";

if P == U && W == '1' then UNDEFINED;

// Remaining combinations are PUW = 010 (IA without !), 011 (IA with !), 101 (DB with !)

single_regs = FALSE; add = (U == '1'); wback = (W == '1');

d = UInt(D:Vd); n = UInt(Rn); imm32 = ZeroExtend(imm8:'00', 32);

regs = UInt(imm8) DIV 2; // If UInt(imm8) is odd, see "FSTMX".

if n == 15 && (wback || CurrentInstrSet() != InstrSet A32) then UNPREDICTABLE;

if regs == 0 || regs > 16 || (d+regs) > 32 then UNPREDICTABLE;

if imm8<0> == '1' && (d+regs) > 16 then UNPREDICTABLE;
```

# **CONSTRAINED UNPREDICTABLE behavior**

If regs == 0, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction operates as a VSTM with the same addressing mode but stores no registers.

If regs > 16 || (d+regs) > 32, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The memory locations specified by the instruction and the number of registers specified by the instruction if the register list had not gone out of range, become UNKNOWN. If the instruction specifies writeback, then that register becomes UNKNOWN. This behavior does not affect any other memory locations.

#### **A2**

| 3 | 1 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|---|---|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|----|----|---|---|---|
|   | ! | != 1 | 111 |    | 1  | 1  | 0  | Գ  | U  | D  | W  | 0  |    | F  | ≀n |    |    | ٧  | ⁄d |    | 1  | 0  | 1 | 0 |   |   |   | im | m8 |   |   |   |

cond

#### Decrement Before (P == 1 && U == 0 && W == 1)

```
VSTMDB{<c>}{<q>}{.<size>} <Rn>!, <sreglist>
```

## Increment After (P == 0 && U == 1)

```
VSTM{<c>}{<q>}{.<size>} <Rn>{!}, <sreglist>

VSTMIA{<c>}{<q>}{.<size>} <Rn>{!}, <sreglist>

if P == '0' && U == '0' && W == '0' then SEE "Related encodings";

if P == '1' && W == '0' then SEE "VSTR";

if P == U && W == '1' then UNDEFINED;

// Remaining combinations are PUW = 010 (IA without !), 011 (IA with !), 101 (DB with !)

single_regs = TRUE; add = (U == '1'); wback = (W == '1'); d = UInt(Vd:D); n = UInt(Rn);

imm32 = ZeroExtend(imm8:'00', 32); regs = UInt(imm8);

if n == 15 && (wback || CurrentInstrSet() != InstrSet A32) then UNPREDICTABLE;

if regs == 0 || (d+regs) > 32 then UNPREDICTABLE;
```

## **CONSTRAINED UNPREDICTABLE behavior**

If regs == 0, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction operates as a VSTM with the same addressing mode but stores no registers.

If (d+regs) > 32, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The memory locations specified by the instruction and the number of registers specified by the instruction if the register list had not gone out of range, become UNKNOWN. If the instruction specifies writeback, then that register becomes UNKNOWN. This behavior does not affect any other memory locations.

T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5   | 4   | 3    | 2 | 1 | 0       |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|---|---|---|---|-----|-----|------|---|---|---------|
| 1  | 1  | 1  | 0  | 1  | 1  | 0 | Р | U | D | W | 0 |   | R | n |   |    | \  | /d |    | 1  | 0  | 1 | 1 |   |   | imn | า8< | 7:1> | > |   | 0       |
|    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |    |    |    |    |    |    |   |   |   |   |     |     |      |   |   | imm8<0> |

## Decrement Before (P == 1 && U == 0 && W == 1)

```
VSTMDB{<c>}{<q>}{.<size>} <Rn>!, <dreglist>
```

#### Increment After (P == 0 && U == 1)

```
VSTM{<c>}{<q>}{.<size>} <Rn>{!}, <dreglist>

VSTMIA{<c>}{<q>}{.<size>} <Rn>{!}, <dreglist>

if P == '0' && U == '0' && W == '0' then SEE "Related encodings";

if P == '1' && W == '0' then SEE "VSTR";

if P == U && W == '1' then UNDEFINED;

// Remaining combinations are PUW = 010 (IA without !), 011 (IA with !), 101 (DB with !)

single_regs = FALSE; add = (U == '1'); wback = (W == '1');

d = UInt(D:Vd); n = UInt(Rn); imm32 = ZeroExtend(imm8:'00', 32);

regs = UInt(imm8) DIV 2; // If UInt(imm8) is odd, see "FSTMX".

if n == 15 && (wback || CurrentInstrSet() != InstrSet A32) then UNPREDICTABLE;

if regs == 0 || regs > 16 || (d+regs) > 32 then UNPREDICTABLE;

if imm8<0> == '1' && (d+regs) > 16 then UNPREDICTABLE;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If regs == 0, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction operates as a VSTM with the same addressing mode but stores no registers.

If regs > 16 | (d+regs) > 32, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The memory locations specified by the instruction and the number of registers specified by the instruction if the register list had not gone out of range, become UNKNOWN. If the instruction specifies writeback, then that register becomes UNKNOWN. This behavior does not affect any other memory locations.

**T2** 

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|----|----|---|---|---|
| 1  | 1  | 1  | 0  | 1  | 1  | 0 | Р | J | D | W | 0 |   | R | ≀n |   |    | V  | ⁄d |    | 1  | 0  | 1 | 0 |   |   |   | im | m8 |   |   |   |

# Decrement Before (P == 1 && U == 0 && W == 1)

```
VSTMDB{<c>}{<q>}{.<size>} <Rn>!, <sreglist>
```

# Increment After (P == 0 && U == 1)

```
VSTM{<c>}{<q>}{.<size>} <Rn>{!}, <sreglist>

VSTMIA{<c>}{<q>}{.<size>} <Rn>{!}, <sreglist>

if P == '0' && U == '0' && W == '0' then SEE "Related encodings";

if P == '1' && W == '0' then SEE "VSTR";

if P == U && W == '1' then UNDEFINED;

// Remaining combinations are PUW = 010 (IA without !), 011 (IA with !), 101 (DB with !)

single_regs = TRUE; add = (U == '1'); wback = (W == '1'); d = UInt(Vd:D); n = UInt(Rn);

imm32 = ZeroExtend(imm8:'00', 32); regs = UInt(imm8);

if n == 15 && (wback || CurrentInstrSet() != InstrSet A32) then UNPREDICTABLE;

if regs == 0 || (d+regs) > 32 then UNPREDICTABLE;
```

# **CONSTRAINED UNPREDICTABLE behavior**

If regs == 0, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The instruction operates as a VSTM with the same addressing mode but stores no registers.

If (d+regs) > 32, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- The memory locations specified by the instruction and the number of registers specified by the instruction if the register list had not gone
  out of range, become UNKNOWN. If the instruction specifies writeback, then that register becomes UNKNOWN. This behavior does not affect
  any other memory locations.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*, and particularly *VSTM*.

Related encodings: See Advanced SIMD and floating-point 64-bit move for the T32 instruction set, or Advanced SIMD and floating-point 64-bit move for the A32 instruction set.

# **Assembler Symbols**

| <c></c>               | See Standard assembler syntax fields.                                                                                                                                                                                                                                                            |
|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <q></q>               | See Standard assembler syntax fields.                                                                                                                                                                                                                                                            |
| <size></size>         | An optional data size specifier. If present, it must be equal to the size in bits, 32 or 64, of the registers being transferred.                                                                                                                                                                 |
| <rn></rn>             | Is the general-purpose base register, encoded in the "Rn" field. If writeback is not specified, the PC can be used. However, Arm deprecates use of the PC.                                                                                                                                       |
| !                     | Specifies base register writeback. Encoded in the "W" field as 1 if present, otherwise 0.                                                                                                                                                                                                        |
| <sreglist></sreglist> | Is the list of consecutively numbered 32-bit SIMD&FP registers to be transferred. The first register in the list is encoded in "Vd:D", and "imm8" is set to the number of registers in the list. The list must contain at least one register.                                                    |
| <dreglist></dreglist> | Is the list of consecutively numbered 64-bit SIMD&FP registers to be transferred. The first register in the list is encoded in "D:Vd", and "imm8" is set to twice the number of registers in the list. The list must contain at least one register, and must not contain more than 16 registers. |

# **Alias Conditions**

| Alias        | Is preferred when                                |
|--------------|--------------------------------------------------|
| <u>VPUSH</u> | P == '1' && U == '0' && W == '1' && Rn == '1101' |

# Operation

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

## **VSTR**

Store SIMD&FP register stores a single register from the Advanced SIMD and floating-point register file to memory, using an address from a general-purpose register, with an optional offset.

Depending on settings in the *CPACR*, *NSACR*, *HCPTR*, and *FPEXC* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

## **A1**

| != 1111 | 31 30 | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8  | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|---------|-------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|---|---|---|----|----|---|---|---|
|         | != 1  | 111 |    | 1  | 1  | 0  | 1  | J  | D  | 0  | 0  |    | R  | 'n |    |    | ٧  | ′d |    | 1  | 0  | Siz | ze |   |   |   | im | m8 |   |   |   |

cond

# Half-precision scalar (size == 01) (Armv8.2)

```
VSTR{\langle c \rangle} {\langle q \rangle}.16 \langle Sd \rangle, [\langle Rn \rangle \{, \# \{+/-\} \langle imm \rangle \}]
```

## Single-precision scalar (size == 10)

```
VSTR{\langle c \rangle}{\langle q \rangle}{.32} \langle Sd \rangle, [\langle Rn \rangle \{, \#\{+/-\}\langle imm \rangle\}]
```

## Double-precision scalar (size == 11)

```
VSTR{<c>}{<q>}{.64} <Dd>, [<Rn>{, #{+/-}<imm>}]

if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;
if size == '01' && cond != '1110' then UNPREDICTABLE;
esize = 8 << <u>UInt</u>(size); add = (U == '1');
imm32 = if esize == 16 then <u>ZeroExtend</u>(imm8:'0', 32) else <u>ZeroExtend</u>(imm8:'00', 32);
case size of
   when '01' d = <u>UInt</u>(Vd:D);
   when '10' d = <u>UInt</u>(Vd:D);
   when '11' d = <u>UInt</u>(D:Vd);
n = <u>UInt</u>(Rn);
if n == 15 && CurrentInstrSet() != InstrSet A32 then UNPREDICTABLE;
```

# **CONSTRAINED UNPREDICTABLE behavior**

If size == '01' && cond != '1110', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

## **T1**

| _15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0_ |
|-----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|----|----|---|---|---|----|----|---|---|----|
| 1   | 1  | 1  | 0  | 1  | 1  | 0 | 1 | J | D | 0 | 0 |   | R | n |   |    | V  | 'd |    | 1  | 0  | si | ze |   |   |   | im | m8 |   |   |    |

VSTR Page 1142

```
Half-precision scalar (size == 01) (Armv8.2)
```

```
VSTR{\langle c \rangle}{\langle q \rangle}.16 \langle Sd \rangle, [\langle Rn \rangle \{, \#\{+/-\}\langle imm \rangle\}]
```

#### Single-precision scalar (size == 10)

```
VSTR{\langle c \rangle}{\langle q \rangle}{.32} \langle Sd \rangle, [\langle Rn \rangle \{, \#\{+/-\}\langle imm \rangle\}]
```

#### Double-precision scalar (size == 11)

```
VSTR{<c>}{<q>}{.64} <Dd>, [<Rn>{, #{+/-}<imm>}]

if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;
if size == '01' && InITBlock() then UNPREDICTABLE;
esize = 8 << UInt(size); add = (U == '1');
imm32 = if esize == 16 then ZeroExtend(imm8:'0', 32) else ZeroExtend(imm8:'00', 32);
case size of
   when '01' d = UInt(Vd:D);
   when '10' d = UInt(Vd:D);
   when '11' d = UInt(D:Vd);
n = UInt(Rn);
if n == 15 && CurrentInstrSet() != InstrSet A32 then UNPREDICTABLE;</pre>
```

# **CONSTRAINED UNPREDICTABLE behavior**

If size == '01' && InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*.

# **Assembler Symbols**

<Sd><

| <c></c> | See Standard assemb | der contax fields |
|---------|---------------------|-------------------|
|         |                     |                   |

<q> See Standard assembler syntax fields.

Is an optional data size specifier for 64-bit memory accesses that can be used in the assembler source code, but is otherwise ignored.

<Dd> Is the 64-bit name of the SIMD&FP source register, encoded in the "D:Vd" field.

Is an optional data size specifier for 32-bit memory accesses that can be used in the assembler source code, but is otherwise ignored.

Is the 32-bit name of the SIMD&FP source register, encoded in the "Vd:D" field.

Is the general-purpose base register, encoded in the "Rn" field. The PC can be used, but this is deprecated.

+/- Specifies the offset is added to or subtracted from the base register, defaulting to + if omitted and encoded in "U":

| U | +/- |
|---|-----|
| 0 | -   |
| 1 | +   |

<imm> For the single-precision scalar or double-precision scalar variants: is the optional unsigned immediate byte offset, a multiple of 4, in the range 0 to 1020, defaulting to 0, and encoded in the "imm8" field as <imm>/4.

For the half-precision scalar variant: is the optional unsigned immediate byte offset, a multiple of 2, in the range 0 to 510, defaulting to 0, and encoded in the "imm8" field as <imm>/2.

VSTR Page 1143

# Operation

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

VSTR Page 1144

# **VSUB** (floating-point)

Vector Subtract (floating-point) subtracts the elements of one vector from the corresponding elements of another vector, and places the results in the destination vector.

Depending on settings in the *CPACR*, *NSACR*, *HCPTR*, and *FPEXC* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1 and A2) and T32 (T1 and T2).

#### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | D  | 1  | sz |    | V  | 'n |    |    | ٧  | ď  |    | 1  | 1  | 0 | 1 | N | Q | М | 0 |   | V | m |   |

## 64-bit SIMD vector (Q == 0)

```
VSUB{<c>}{<q>}.<dt> {<Dd>, }<Dn>, <Dm>
```

# 128-bit SIMD vector (Q == 1)

```
VSUB{<c>}{<q>}.<dt> {<Qd>, }<Qn>, <Qm>
if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;
if sz == '1' && !HaveFP16Ext() then UNDEFINED;
advsimd = TRUE;
case sz of
   when '0' esize = 32; elements = 2;
   when '1' esize = 16; elements = 4;
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

# **A2**

| 31 30 29 28 | 27 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|-------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|---|---|---|---|---|---|---|---|
| != 1111     | 1 1   | 1  | 0  | 0  | D  | 1  | 1  |    | V  | n  |    |    | V  | ď  |    | 1  | 0  | Siz | ze | N | 1 | М | 0 |   | ٧ | m |   |

cond

# Half-precision scalar (size == 01) (Armv8.2)

```
VSUB{<c>}{<q>}.F16 {<Sd>,} <Sn>, <Sm>
```

# Single-precision scalar (size == 10)

```
VSUB{<c>}{<q>}.F32 {<Sd>,} <Sn>, <Sm>
```

## **Double-precision scalar (size == 11)**

```
VSUB{<c>}{<q>}.F64 {<Dd>,} <Dn>, <Dm>

if FPSCR.Len != '000' || FPSCR.Stride != '00' then UNDEFINED;

if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;

if size == '01' && cond != '1110' then UNPREDICTABLE;

advsimd = FALSE;

case size of

when '01' esize = 16; d = UInt(Vd:D); n = UInt(Vn:N); m = UInt(Vm:M);

when '10' esize = 32; d = UInt(Vd:D); n = UInt(Vn:N); m = UInt(Vm:M);

when '11' esize = 64; d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);
```

## **CONSTRAINED UNPREDICTABLE behavior**

If size == '01' && cond != '1110', then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

## **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|----|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 0  | 1  | 1  | 1 | 1 | 0 | D | 1 | sz |   | ٧ | 'n |   |    | ٧  | ⁄d |    | 1  | 1  | 0 | 1 | N | Q | М | 0 |   | Vı | n |   |

## 64-bit SIMD vector (Q == 0)

```
VSUB{<c>}{<q>}.<dt> {<Dd>, }<Dn>, <Dm>
```

## 128-bit SIMD vector (Q == 1)

```
VSUB{<c>}{<q>}.<dt> {<Qd>, }<Qn>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;

if sz == '1' && !HaveFP16Ext() then UNDEFINED;

if sz == '1' && InITBlock() then UNPREDICTABLE;

advsimd = TRUE;

case sz of
    when '0' esize = 32; elements = 2;
    when '1' esize = 16; elements = 4;

d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If sz == '1' && InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

## **T2**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8  | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|-----|----|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 0  | 1  | 1  | 1 | 0 | 0 | D | 1 | 1 |   | ٧ | 'n |   |    | ٧  | ⁄d |    | 1  | 0  | Siz | ze | N | 1 | М | 0 |   | ١V | n |   |

# Half-precision scalar (size == 01) (Armv8.2)

```
VSUB{<c>}{<q>}.F16 {<Sd>,} <Sn>, <Sm>
```

## Single-precision scalar (size == 10)

```
VSUB{<c>}{<q>}.F32 {<Sd>,} <Sn>, <Sm>
```

#### Double-precision scalar (size == 11)

```
VSUB{<c>}{<q>}.F64 {<Dd>,} <Dn>, <Dm>

if FPSCR.Len != '000' || FPSCR.Stride != '00' then UNDEFINED;

if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED;

if size == '01' && InITBlock() then UNPREDICTABLE;

advsimd = FALSE;

case size of

   when '01' esize = 16; d = UInt(Vd:D); n = UInt(Vn:N); m = UInt(Vm:M);

   when '10' esize = 32; d = UInt(Vd:D); n = UInt(Vn:N); m = UInt(Vm:M);

   when '11' esize = 64; d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);
```

#### **CONSTRAINED UNPREDICTABLE behavior**

If size == '01' && InITBlock(), then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as if it passes the Condition code check.
- The instruction executes as NOP. This means it behaves as if it fails the Condition code check.

#### **Assembler Symbols**

<Dn>

| <c></c>    | For encoding A1: see | Standard assembler syntax | fields. This encodi | ing must be unconditional |
|------------|----------------------|---------------------------|---------------------|---------------------------|
| < <u>C</u> | roi encoung A1. see  | Sianaara assembler syniax | neias. This encou   | ing must be unconditiona  |

For encoding A2, T1 and T2: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<dt> Is the data type for the elements of the vectors, encoded in "sz":

| 0 F32 |  |
|-------|--|
| 1 F16 |  |

| <qd> Is the 128-bit name of the SIMD&amp;FP destination register, encoded in the "D:Vd" field as</qd> | as <od>*</od> | >*2 | 2. |
|-------------------------------------------------------------------------------------------------------|---------------|-----|----|
|-------------------------------------------------------------------------------------------------------|---------------|-----|----|

<Qn> Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <Qn>\*2.

<Qm> Is the 128-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.

<Dm> Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.

<Sd> Is the 32-bit name of the SIMD&FP destination register, encoded in the "Vd:D" field.

<Sn> Is the 32-bit name of the first SIMD&FP source register, encoded in the "Vn:N" field.

<Sm> Is the 32-bit name of the second SIMD&FP source register, encoded in the "Vm:M" field.

# Operation

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# VSUB (integer)

Vector Subtract (integer) subtracts the elements of one vector from the corresponding elements of another vector, and places the results in the destination vector.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

## **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|-------|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 0  | D  | size  |    | V  | 'n |    |    | V  | ⁄d |    | 1  | 0  | 0 | 0 | N | Q | М | 0 |   | V | m |   |

## 64-bit SIMD vector (Q == 0)

```
VSUB{<c>}{<q>}.<dt> {<Dd>, }<Dn>, <Dm>
```

#### 128-bit SIMD vector (Q == 1)

```
VSUB{<c>}{<q>}.<dt> {<Qd>, }<Qn>, <Qm>
if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;
esize = 8 << <u>UInt</u>(size); elements = 64 DIV esize;
d = <u>UInt</u>(D:Vd); n = <u>UInt</u>(N:Vn); m = <u>UInt</u>(M:Vm); regs = if Q == '0' then 1 else 2;
```

# **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5   | 4  | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0_ |
|----|----|----|----|----|----|---|---|---|---|-----|----|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|----|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 0 | D | Siz | ze |   | ٧ | /n |   |    | ٧  | ⁄d |    | 1  | 0  | 0 | 0 | N | Q | М | 0 |   | Vı | m |    |

# 64-bit SIMD vector (Q == 0)

```
VSUB{<c>}{<q>}.<dt> {<Dd>, }<Dn>, <Dm>
```

# 128-bit SIMD vector (Q == 1)

```
VSUB{<c>}{<q>}.<dt> {<Qd>, }<Qn>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;
esize = 8 << <u>UInt</u>(size); elements = 64 DIV esize;
d = <u>UInt</u>(D:Vd); n = <u>UInt</u>(N:Vn); m = <u>UInt</u>(M:Vm); regs = if Q == '0' then 1 else 2;
```

## **Assembler Symbols**

<c> For encoding A1: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<dt> Is the data type for the elements of the vectors, encoded in "size":

| <dt></dt> |
|-----------|
| 18        |
| I16       |
| I32       |
| I64       |
|           |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Qn> Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <Qn>\*2.

<Qm> Is the 128-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.
<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.
<Dn> Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.
<Dm> Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.

# Operation

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

#### **VSUBHN**

Vector Subtract and Narrow, returning High Half subtracts the elements of one quadword vector from the corresponding elements of another quadword vector, takes the most significant half of each result, and places the final results in a doubleword vector. The results are truncated. For rounded results, see *VRSUBHN*.

There is no distinction between signed and unsigned integers.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

# **A1**

| _31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 2  | 0 19 | 9 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-----|----|----|----|----|----|----|----|----|----|-------|------|------|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1   | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 1  | D  | != 11 |      | ,    | √n |    |    | ٧  | ⁄d |    | 0  | 1  | 1 | 0 | Ν | 0 | М | 0 |   | V | m |   |
|     |    |    |    |    |    |    |    |    |    | ciza  |      |      |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

# Α1

```
VSUBHN{<c>}{<q>}.<dt> <Dd>, <Qn>, <Qm>
if size == '11' then SEE "Related encodings";
if Vn<0> == '1' || Vm<0> == '1' then UNDEFINED;
esize = 8 << UInt(size); elements = 64 DIV esize;
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);</pre>
```

#### **T1**

| _1: | 5 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5  | 4  | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|-----|---|----|----|----|----|----|---|---|---|---|----|----|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
|     | 1 | 1  | 1  | 0  | 1  | 1  | 1 | 1 | 1 | D | != | 11 |   | V | /n |   |    | ٧  | ⁄d |    | 0  | 1  | 1 | 0 | N | 0 | М | 0 |   | Vı | n |   |

size

T1

```
VSUBHN{<c>}{<q>}.<dt> <Dd>, <Qn>, <Qm>
if size == '11' then SEE "Related encodings";
if Vn<0> == '1' || Vm<0> == '1' then UNDEFINED;
esize = 8 << UInt(size); elements = 64 DIV esize;
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);</pre>
```

Related encodings: See Advanced SIMD data-processing for the T32 instruction set, or Advanced SIMD data-processing for the A32 instruction set.

# **Assembler Symbols**

<c> For encoding A1: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<dt> Is the data type for the elements of the operands, encoded in "size":

| size | <dt></dt> |
|------|-----------|
| 0.0  | I16       |
| 01   | I32       |
| 10   | I64       |

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

<Qn> Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <Qn>\*2.

<Qm> Is the 128-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.

VSUBHN Page 1151

# Operation

```
if ConditionPassed() then
    EncodingSpecificOperations();    CheckAdvSIMDEnabled();
    for e = 0 to elements-1
        result = Elem[Qin[n>>1],e,2*esize] - Elem[Qin[m>>1],e,2*esize];
        Elem[D[d],e,esize] = result<2*esize-1:esize>;
```

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

VSUBHN Page 1152

### **VSUBL**

Vector Subtract Long subtracts the elements of one doubleword vector from the corresponding elements of another doubleword vector, and places the results in a quadword vector. Before subtracting, it sign-extends or zero-extends the elements of both operands.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21  | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|---|----|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | כ  | 1  | О  | ≝.  | 11 |    | V  | 'n |    |    | V  | ď  |    | 0  | 0  | 1 | 0  | N | 0 | М | 0 |   | V | m |   |
|    |    |    |    |    |    |    |    |    |    | siz | ze |    |    |    |    |    |    |    |    |    |    |   | ор |   |   |   |   |   |   |   |   |

#### Α1

```
VSUBL{<c>}{<q>}.<dt> <Qd>, <Dn>, <Dm>

if size == '11' then SEE "Related encodings";
if Vd<0> == '1' || (op == '1' && Vn<0> == '1') then UNDEFINED;
unsigned = (U == '1');
esize = 8 << <u>UInt</u>(size); elements = 64 DIV esize; is_vsubw = (op == '1');
d = <u>UInt</u>(D:Vd); n = <u>UInt</u>(N:Vn); m = <u>UInt</u>(M:Vm);
```

### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5       | 4  | 3  | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---------|----|----|---|---|---|----|----|----|----|----|----|---|----|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | J  | 1  | 1  | 1 | 1 | 1 | D | <u></u> | 11 | Vn |   |   |   |    | ٧  | ′d |    | 0  | 0  | 1 | 0  | Ν | 0 | М | 0 |   | V | m |   |
|    |    |    |    |    |    |   |   |   |   | Siz     | ze |    |   |   |   |    |    |    |    |    |    |   | ор |   |   |   |   |   |   |   |   |

### T1

```
VSUBL{<c>}{<q>}.<dt> <Qd>, <Dn>, <Dm>

if size == '11' then SEE "Related encodings";
if Vd<0> == '1' || (op == '1' && Vn<0> == '1') then UNDEFINED;
unsigned = (U == '1');
esize = 8 << UInt(size); elements = 64 DIV esize; is_vsubw = (op == '1');
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);</pre>
```

Related encodings: See Advanced SIMD data-processing for the T32 instruction set, or Advanced SIMD data-processing for the A32 instruction set.

### **Assembler Symbols**

<c> For encoding A1: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<dt> Is the data type for the elements of the second operand vector, encoded in "U:size":

| U | size | <dt></dt> |
|---|------|-----------|
| 0 | 00   | S8        |
| 0 | 01   | S16       |
| 0 | 10   | S32       |
| 1 | 00   | U8        |
| 1 | 01   | U16       |
| 1 | 10   | U32       |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Dn> Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.

VSUBL Page 1153

### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations(); CheckAdvSIMDEnabled();
    for e = 0 to elements-1
        if is_vsubw then
            op1 = Int(Elem[Qin[n>>1],e,2*esize], unsigned);
        else
            op1 = Int(Elem[Din[n],e,esize], unsigned);
        result = op1 - Int(Elem[Din[m],e,esize], unsigned);
        Elem[Q[d>>1],e,2*esize] = result<2*esize-1:0>;
```

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - $\circ$   $\;$  The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

VSUBL Page 1154

### **VSUBW**

Vector Subtract Wide subtracts the elements of a doubleword vector from the corresponding elements of a quadword vector, and places the results in another quadword vector. Before subtracting, it sign-extends or zero-extends the elements of the doubleword operand.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21  | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|---|----|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | J  | 1  | О  | ≝.  | 11 |    | V  | 'n |    |    | V  | d  |    | 0  | 0  | 1 | 1  | Ν | 0 | М | 0 |   | V | m |   |
|    |    |    |    |    |    |    |    |    |    | siz | ze |    |    |    |    |    |    |    |    |    |    |   | ор |   |   |   |   |   |   |   |   |

### Α1

```
VSUBW{<c>}{<q>}.<dt> {<Qd>,} <Qn>, <Dm>

if size == '11' then SEE "Related encodings";
if Vd<0> == '1' || (op == '1' && Vn<0> == '1') then UNDEFINED;
unsigned = (U == '1');
esize = 8 << UInt(size); elements = 64 DIV esize; is_vsubw = (op == '1');
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);</pre>
```

### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5   | 4  | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|-----|----|---|---|----|---|----|----|----|----|----|----|---|----|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | U  | 1  | 1  | 1 | 1 | 1 | D | !=  | 11 |   | V | 'n |   |    | V  | d  |    | 0  | 0  | 1 | 1  | N | 0 | М | 0 |   | V | m |   |
|    |    |    |    |    |    |   |   |   |   | Siz | ze |   |   |    |   |    |    |    |    |    |    |   | ор |   |   |   |   |   |   |   |   |

### T1

```
VSUBW{<c>}{<q>}.<dt> {<Qd>,} <Qn>, <Dm>

if size == '11' then SEE "Related encodings";
if Vd<0> == '1' || (op == '1' && Vn<0> == '1') then UNDEFINED;
unsigned = (U == '1');
esize = 8 << UInt(size); elements = 64 DIV esize; is_vsubw = (op == '1');
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm);</pre>
```

Related encodings: See Advanced SIMD data-processing for the T32 instruction set, or Advanced SIMD data-processing for the A32 instruction set.

### **Assembler Symbols**

<c> For encoding A1: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<dt> Is the data type for the elements of the second operand vector, encoded in "U:size":

| U | size | <dt></dt> |
|---|------|-----------|
| 0 | 00   | S8        |
| 0 | 01   | S16       |
| 0 | 10   | S32       |
| 1 | 00   | U8        |
| 1 | 01   | U16       |
| 1 | 10   | U32       |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Qn> Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <Qn>\*2.

VSUBW Page 1155

### Operation

```
if ConditionPassed() then
    EncodingSpecificOperations(); CheckAdvSIMDEnabled();
    for e = 0 to elements-1
        if is_vsubw then
            op1 = Int(Elem[Qin[n>>1],e,2*esize], unsigned);
    else
            op1 = Int(Elem[Din[n],e,esize], unsigned);
    result = op1 - Int(Elem[Din[m],e,esize], unsigned);
    Elem[Q[d>>1],e,2*esize] = result<2*esize-1:0>;
```

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - $\circ$   $\;$  The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

VSUBW Page 1156

### **VSWP**

Vector Swap exchanges the contents of two vectors. The vectors can be either doubleword or quadword. There is no distinction between data types. Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

### **A1**

|   |   |   |   |   |   |   |   |   |        |   |   |   |   |   |   | <br> |    | <br> | 10 | - | - | - | - | - |   | - |   | 1 | 0 |
|---|---|---|---|---|---|---|---|---|--------|---|---|---|---|---|---|------|----|------|----|---|---|---|---|---|---|---|---|---|---|
| 1 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | $\Box$ | 1 | 1 | 0 | 0 | 1 | 0 | V    | 'd | 0    | 0  | 0 | 0 | 0 | Q | М | 0 |   | ٧ | m |   |
|   |   |   |   |   |   |   |   |   |        |   |   |   |   |   |   |      |    |      |    |   |   |   |   |   |   |   |   |   |   |

size

### 64-bit SIMD vector (Q == 0)

```
VSWP{<c>}{<q>}{.<dt>} <Dd>, <Dm>
```

### 128-bit SIMD vector (Q == 1)

```
VSWP{<c>}{<q>}{.<dt>} <Qd>, <Qm>

if size != '00' then UNDEFINED;
if Q == '1' && (Vd<0> == '1' | Vm<0> == '1') then UNDEFINED;
d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

## **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0_ |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|-------|----|----|----|---|---|---|---|---|---|---|---|---|----|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 1 | D | 1 | 1 | 0 | 0 | 1 | 0 |    | Vd    |    | 0  | 0  | 0 | 0 | 0 | Q | М | 0 |   | V | m |    |

size

### 64-bit SIMD vector (Q == 0)

```
VSWP{<c>}{<q>}{.<dt>} <Dd>, <Dm>
```

### 128-bit SIMD vector (Q == 1)

```
VSWP{<c>}{<q>}{.<dt>} <Qd>, <Qm>

if size != '00' then UNDEFINED;
if Q == '1' && (Vd<0> == '1' | Vm<0> == '1') then UNDEFINED;
d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;
```

### **Assembler Symbols**

| <c></c>   | For encoding A1: see <i>Standard assembler syntax fields</i> . This encoding must be unconditional. |
|-----------|-----------------------------------------------------------------------------------------------------|
|           | For encoding T1: see Standard assembler syntax fields.                                              |
| <q></q>   | See Standard assembler syntax fields.                                                               |
| <dt></dt> | An optional data type. It is ignored by assemblers, and does not affect the encoding.               |
| <qd></qd> | Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as $<$ Qd>*2.  |
| <qm></qm> | Is the 128-bit name of the SIMD&FP source register, encoded in the "M:Vm" field as <qm>*2.</qm>     |
| <dd></dd> | Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.                |
| <dm></dm> | Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.                     |

VSWP Page 1157

# Operation

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - $\circ~$  The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - $\circ$   $\;$  The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

VSWP Page 1158

# VTBL, VTBX

Vector Table Lookup uses byte indexes in a control vector to look up byte values in a table and generate a new vector. Indexes out of range return 0. Vector Table Extension works in the same way, except that indexes out of range leave the destination element unchanged.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

### **A1**

| _31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6  | 5 | 4 | 3 | 2  | 1 | 0_ |
|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|----|---|---|---|----|---|----|
| 1   | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 1  | D  | 1  | 1  |    | V  | 'n |    |    | V  | 'd |    | 1  | 0  | le | n | N | ор | М | 0 |   | Vı | n |    |

### VTBL (op == 0)

```
VTBL{<c>}{<q>}.8 <Dd>, <list>, <Dm>
```

# VTBX (op == 1)

```
VTBX{<c>}{<q>}.8 <Dd>, <list>, <Dm>

is_vtbl = (op == '0'); length = <u>UInt</u>(len)+1;
d = <u>UInt</u>(D:Vd); n = <u>UInt</u>(N:Vn); m = <u>UInt</u>(M:Vm);
if n+length > 32 then UNPREDICTABLE;
```

### **CONSTRAINED UNPREDICTABLE behavior**

If n + length > 32, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- One or more of the SIMD and floating-point registers are UNKNOWN. This behavior does not affect any general-purpose registers.

# **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6  | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|----|---|---|----|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 1 | D | 1 | 1 |   | ٧ | 'n |   |    | ٧  | /d |    | 1  | 0  | le | n | Ν | ор | М | 0 |   | Vı | m |   |

### VTBL (op == 0)

```
VTBL{<c>}{<q>}.8 <Dd>, <list>, <Dm>
```

## VTBX (op == 1)

```
VTBX{<c>}{<q>}.8 <Dd>, <list>, <Dm>

is_vtbl = (op == '0'); length = <u>UInt</u>(len)+1;
d = <u>UInt</u>(D:Vd); n = <u>UInt</u>(N:Vn); m = <u>UInt</u>(M:Vm);
if n+length > 32 then UNPREDICTABLE;
```

### **CONSTRAINED UNPREDICTABLE behavior**

If n + length > 32, then one of the following behaviors must occur:

- The instruction is UNDEFINED.
- The instruction executes as NOP.
- One or more of the SIMD and floating-point registers are UNKNOWN. This behavior does not affect any general-purpose registers.

VTBL, VTBX Page 1159

For more information about the CONSTRAINED UNPREDICTABLE behavior of this instruction, see Architectural Constraints on UNPREDICTABLE behaviors.

# **Assembler Symbols**

<c>

```
For encoding A1: see Standard assembler syntax fields. This encoding must be unconditional.
                   For encoding T1: see Standard assembler syntax fields.
                   See Standard assembler syntax fields.
< q>
<Dd>
                   Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.
t>
                   The vectors containing the table. It must be one of:
                 {<Dn>}
                       Encoded as len = 0b00.
                 {<Dn>, <Dn+1>}
                      Encoded as len = 0b01.
                {<Dn>, <Dn+1>, <Dn+2>}
                      Encoded as len = 0b10.
                 {<Dn>, <Dn+1>, <Dn+2>, <Dn+3>}
                      Encoded as len = 0b11.
```

### Operation

<Dm>

```
if ConditionPassed() then
    // Create 256-bit = 32-byte table variable, with zeros in entries that will not be used.
    table3 = if length == 4 then D[n+3] else Zeros(64);
    table2 = if length >= 3 then D[n+2] else Zeros(64);
    table1 = if length >= 2 then \underline{D}[n+1] else \underline{Zeros}(64);
    table = table3 : table2 : table1 : D[n];
    for i = 0 to 7
        index = UInt(Elem[D[m],i,8]);
        if index < 8*length then
            Elem[D[d],i,8] = Elem[table,index,8];
        else
            if is vtbl then
                \underline{\text{Elem}}[\underline{D}[d], i, 8] = \underline{\text{Zeros}}(8);
            // else Elem[D[d],i,8] unchanged
```

Is the 64-bit name of the SIMD&FP source register holding the indices, encoded in the "M:Vm" field.

### **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00 96, pseudocode r8p5 00bet2 rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

VTBL, VTBX Page 1160

### **VTRN**

Vector Transpose treats the elements of its operand vectors as elements of 2 x 2 matrices, and transposes the matrices.

The elements of the vectors can be 8-bit, 16-bit, or 32-bit. There is no distinction between data types.

The following figure shows an example of the operation of VTRN doubleword operations.



Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

This instruction is used by the pseudo-instructions <u>VUZP (alias)</u>, and <u>VZIP (alias)</u>.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|-------|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 1  | D  | 1  | 1  | size  | 1  | 0  |    | V  | ′d |    | 0  | 0  | 0 | 0 | 1 | Q | М | 0 |   | V | m |   |

### 64-bit SIMD vector (Q == 0)

```
VTRN{<c>}{<q>}.<dt> <Dd>, <Dm>
```

### 128-bit SIMD vector (Q == 1)

```
VTRN{<c>}{<q>}.<dt> <Qd>, <Qm>
if size == '11' then UNDEFINED;
if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;
esize = 8 << UInt(size); elements = 64 DIV esize;
d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;</pre>
```

### T1

| _1 | 5 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3    | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|---|----|----|----|----|----|---|---|---|---|---|---|------|---|---|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| F  | 1 | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 1 | D | 1 | 1 | size | е | 1 | 0 |    | V  | ′d |    | 0  | 0  | 0 | 0 | 1 | Q | М | 0 |   | Vı | m |   |

### 64-bit SIMD vector (Q == 0)

```
VTRN{<c>}{<q>}.<dt> <Dd>, <Dm>
```

### 128-bit SIMD vector (Q == 1)

```
VTRN{<c>}{<q>}.<dt> <Qd>, <Qm>
if size == '11' then UNDEFINED;
if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;
esize = 8 << UInt(size); elements = 64 DIV esize;
d = UInt(D:Vd); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;</pre>
```

VTRN Page 1161

### **Assembler Symbols**

<c> For encoding A1: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<dt> Is the data type for the elements of the vectors, encoded in "size":

| size | <dt></dt> |
|------|-----------|
| 00   | 8         |
| 01   | 16        |
| 10   | 32        |
| 11   | RESERVED  |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

<Qm> Is the 128-bit name of the SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

<Dm> Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.

### Operation

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright © 2010-2019 \ Arm \ Limited \ or \ its \ affiliates. \ All \ rights \ reserved. \ This \ document \ is \ Non-Confidential.$ 

VTRN Page 1162

### **VTST**

Vector Test Bits takes each element in a vector, and bitwise ANDs it with the corresponding element of a second vector. If the result is not zero, the corresponding element in the destination vector is set to all ones. Otherwise, it is set to all zeros.

The operand vector elements can be any one of:

• 8-bit, 16-bit, or 32-bit fields.

The result vector elements are fields the same size as the operand vector elements.

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

### Α1

| _3 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21  | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0_ |
|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|----|
|    | 1  | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | D  | Siz | ze |    | ٧  | 'n |    |    | ٧  | ′d |    | 1  | 0  | 0 | 0 | N | Q | М | 1 |   | Vı | m |    |

### 64-bit SIMD vector (Q == 0)

```
VTST{<c>}{<q>}.<dt> {<Dd>,} <Dn>, <Dm>
```

### 128-bit SIMD vector (Q == 1)

```
VTST{<c>}{<q>}.<dt> {<Qd>,} <Qn>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;
if size == '11' then UNDEFINED;
esize = 8 << UInt(size); elements = 64 DIV esize;
d = UInt(D:Vd); n = UInt(N:Vn); m = UInt(M:Vm); regs = if Q == '0' then 1 else 2;</pre>
```

### **T1**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5    | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|------|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 0  | 1  | 1  | 1 | 1 | 0 | D | size | е |   | ٧ | 'n |   |    | ٧  | ′d |    | 1  | 0  | 0 | 0 | N | Q | М | 1 |   | Vı | m |   |

### 64-bit SIMD vector (Q == 0)

```
VTST{<c>}{<q>}.<dt> {<Dd>,} <Dn>, <Dm>
```

### 128-bit SIMD vector (Q == 1)

```
VTST{<c>}{<q>}.<dt> {<Qd>,} <Qn>, <Qm>

if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;
if size == '11' then UNDEFINED;
esize = 8 << <u>UInt</u>(size); elements = 64 DIV esize;
d = <u>UInt</u>(D:Vd); n = <u>UInt</u>(N:Vn); m = <u>UInt</u>(M:Vm); regs = if Q == '0' then 1 else 2;
```

### **Assembler Symbols**

<c> For encoding A1: see *Standard assembler syntax fields*. This encoding must be unconditional.

For encoding T1: see Standard assembler syntax fields.

- <q> See Standard assembler syntax fields.
- <dt> Is the data type for the elements of the operands, encoded in "size":

VTST Page 1163

| SIZE           | ·at        | _                                                                                   |
|----------------|------------|-------------------------------------------------------------------------------------|
| 0.0            | 8          |                                                                                     |
| 01             | 16         |                                                                                     |
| 00<br>01<br>10 | 32         |                                                                                     |
|                | •          | •                                                                                   |
| Is the         | 128-bit na | me of the SIMD&FP destination register, encoded in the "D:Vd" field as <qd>*2</qd>  |
| Is the         | 128-bit na | me of the first SIMD&FP source register, encoded in the "N:Vn" field as <qn>*2</qn> |

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

<Dn> Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.

<Dm> Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.

### Operation

<Qd> <Qn>

<Qm>

Is the 128-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.

### **Operational information**

size

<dt>

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5 ; Build timestamp: 2019-03-28T07:59

 $Copyright \\ @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

VTST Page 1164

# **VUDOT** (vector)

Dot Product vector form with unsigned integers. This instruction performs the dot product of the four 8-bit elements in each 32-bit element of the first source register with the four 8-bit elements of the corresponding 32-bit element in the second source register, accumulating the result into the corresponding 32-bit element of the destination register.

In Armv8.2 and Armv8.3, this is an OPTIONAL instruction. From Armv8.4 it is mandatory for all implementations to support it. *ID ISAR6*.DP indicates whether this instruction is supported.

It has encodings from the following instruction sets: A32 ( $\underline{A1}$ ) and T32 ( $\underline{T1}$ ).

# **A**1

### (Armv8.2)

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0_ |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|----|
| 1  | 1  | 1  | 1  | 1  | 1  | 0  | 0  | 0  | D  | 1  | 0  |    | ٧  | n' |    |    | V  | 'd |    | 1  | 1  | 0 | 1 | Ν | Q | М | 1 |   | Vr | n |    |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   | П |   |    |   |    |

### 64-bit SIMD vector (Q == 0)

```
VUDOT{<q>}.U8 <Dd>, <Dn>, <Dm>
```

### 128-bit SIMD vector (Q == 1)

```
\label{eq:vudot} \mbox{VUDOT} \{\mbox{<}q\mbox{>}\} . \mbox{U8 } \mbox{<}\mbox{Qd}\mbox{>}, \mbox{<}\mbox{Qn}\mbox{>}, \mbox{<}\mbox{Qm}\mbox{>}
```

```
if !HaveDOTPExt() then UNDEFINED;
if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;
boolean signed = U=='0';
integer d = UInt(D:Vd);
integer n = UInt(N:Vn);
integer m = UInt(M:Vm);
integer esize = 32;
integer regs = if Q == '1' then 2 else 1;
```

# T1 (Armv8.2)

# 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 1 1 1 1 1 1 0 0 0 0 D 1 0 Vn Vd 1 1 0 0 1 N Q M 1 Vm

### 64-bit SIMD vector (Q == 0)

```
\label{eq:vudot} \mbox{VUDOT}\{\mbox{$<$q$>}\}. \mbox{U8} \mbox{$<$$Dd$>}, \mbox{$<$$Dn$>}, \mbox{$<$$Dm$>}
```

### 128-bit SIMD vector (Q == 1)

```
VUDOT{\langle q \rangle}.U8 \langle Qd \rangle, \langle Qn \rangle, \langle Qm \rangle
```

```
if InITBlock() then UNPREDICTABLE;
if !HaveDOTPExt() then UNDEFINED;
if Q == '1' && (Vd<0> == '1' || Vn<0> == '1' || Vm<0> == '1') then UNDEFINED;
boolean signed = U=='0';
integer d = UInt(D:Vd);
integer n = UInt(N:Vn);
integer m = UInt(M:Vm);
integer esize = 32;
integer regs = if Q == '1' then 2 else 1;
```

### **Assembler Symbols**

```
See Standard assembler syntax fields.
<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>*2.
<Qn> Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as <Qn>*2.
<Qm> Is the 128-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field as <Qm>*2.
<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.
<Dn> Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.
<Dm> Is the 64-bit name of the second SIMD&FP source register, encoded in the "M:Vm" field.
```

# Operation

```
bits(64) operand1;
bits(64) operand2;
bits(64) result;
CheckAdvSIMDEnabled();
for r = 0 to regs-1
    operand1 = \underline{D}[n+r];
    operand2 = \underline{D}[m+r];
    result = D[d+r];
    integer element1, element2;
    for e = 0 to 1
        integer res = 0;
        for i = 0 to 3
             if signed then
                 element1 = SInt(Elem[operand1, 4 * e + i, esize DIV 4]);
                 element2 = SInt(Elem[operand2, 4 * e + i, esize DIV 4]);
             else
                 element1 = UInt(Elem[operand1, 4 * e + i, esize DIV 4]);
                 element2 = UInt(Elem[operand2, 4 * e + i, esize DIV 4]);
             res = res + element1 * element2;
        \underline{\text{Elem}}[result, e, esize] = \underline{\text{Elem}}[result, e, esize] + res;
    D[d+r] = result;
```

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# **VUDOT** (by element)

Dot Product index form with unsigned integers. This instruction performs the dot product of the four 8-bit elements in each 32-bit element of the first source register with the four 8-bit elements of an indexed 32-bit element in the second source register, accumulating the result into the corresponding 32-bit element of the destination register.

In Armv8.2 and Armv8.3, this is an OPTIONAL instruction. From Armv8.4 it is mandatory for all implementations to support it.

ID ISAR6.DP indicates whether this instruction is supported.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

### Α1

### (Armv8.2)

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0_ |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|----|
| 1  | 1  | 1  | 1  | 1  | 1  | 1  | 0  | 0  | D  | 1  | 0  |    | ٧  | /n |    |    | ٧  | ⁄d |    | 1  | 1  | 0 | 1 | Ν | Q | М | 1 |   | Vı | n |    |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   | П |   |    |   |    |

### 64-bit SIMD vector (Q == 0)

```
VUDOT(<q>).U8 <Dd>, <Dn>, <Dm>[<index>]
```

### 128-bit SIMD vector (Q == 1)

```
VUDOT{<q>}.U8 < Qd>, < Qn>, < Dm>[<index>]
```

```
if !HaveDOTPExt() then UNDEFINED;
if Q == '1' && (Vd<0> == '1' || Vn<0> == '1') then UNDEFINED;
boolean signed = (U=='0');
integer d = UInt(D:Vd);
integer n = UInt(N:Vn);
integer m = UInt(Vm<3:0>);
integer index = UInt(M);
integer esize = 32;
integer regs = if Q == '1' then 2 else 1;
```

# T1 (Armv8.2)

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 0 | 0 | D | 1 | 0 |   | ٧ | /n |   |    | ٧  | ⁄d |    | 1  | 1  | 0 | 1 | N | Q | М | 1 |   | V | m |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   |   |    |   |    |    |    |    |    |    |   |   |   |   |   | U |   |   |   |   |

### 64-bit SIMD vector (Q == 0)

```
VUDOT{<q>}.U8 <Dd>, <Dn>, <Dm>[<index>]
```

### 128-bit SIMD vector (Q == 1)

```
VUDOT\{<q>\}.U8 < Qd>, < Qn>, < Dm>[<index>]
```

```
if InITBlock() then UNPREDICTABLE;
if !HaveDOTPExt() then UNDEFINED;
if Q == '1' && (Vd<0> == '1' || Vn<0> == '1') then UNDEFINED;
boolean signed = (U=='0');
integer d = UInt(D:Vd);
integer n = UInt(N:Vn);
integer m = UInt(Vm<3:0>);
integer index = UInt(M);
integer esize = 32;
integer regs = if Q == '1' then 2 else 1;
```

### **Assembler Symbols**

| <q></q>         | See Standard assembler syntax fields.                                                               |
|-----------------|-----------------------------------------------------------------------------------------------------|
| <qd></qd>       | Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as $<$ Qd>*2.  |
| <qn></qn>       | Is the 128-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field as $<$ Qn>*2. |
| <dd></dd>       | Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.                |
| <dn></dn>       | Is the 64-bit name of the first SIMD&FP source register, encoded in the "N:Vn" field.               |
| <dm></dm>       | Is the 64-bit name of the second SIMD&FP source register, encoded in the "Vm" field.                |
| <index></index> | Is the element index in the range 0 to 1, encoded in the "M" field.                                 |

# Operation

```
bits(64) operand1;
bits(64) operand2 = \underline{D}[m];
bits(64) result;
CheckAdvSIMDEnabled();
for r = 0 to regs-1
    operand1 = \underline{D}[n+r];
    result = \underline{D}[d+r];
    integer element1, element2;
    for e = 0 to 1
         integer res = 0;
         for i = 0 to 3
              if signed then
                  element1 = SInt(Elem[operand1, 4 * e + i, esize DIV 4]);
                  element2 = SInt(Elem[operand2, 4 * index + i, esize DIV 4]);
              else
                  element1 = UInt(Elem[operand1, 4 * e + i, esize DIV 4]);
                  element2 = UInt(Elem[operand2, 4 * index + i, esize DIV 4]);
              res = res + element1 * element2;
         \underline{\underline{\mathtt{Elem}}}[result, e, esize] = \underline{\underline{\mathtt{Elem}}}[result, e, esize] + res;
    \underline{D}[d+r] = result;
```

Internal version only: isa v00\_96, pseudocode r8p5\_00bet2\_rc5; Build timestamp: 2019-03-28T07:59

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

### **VUZP**

Vector Unzip de-interleaves the elements of two vectors.

The elements of the vectors can be 8-bit, 16-bit, or 32-bit. There is no distinction between data types.

The following figure shows an example of the operation of VUZP doubleword operation for data type 8.

### VUZP.8, doubleword

|    |    | Re | egiste | er sta | ite be | efore | oper | ation |    | R  | egist | er st | ate a | fter c | pera | tion |
|----|----|----|--------|--------|--------|-------|------|-------|----|----|-------|-------|-------|--------|------|------|
| Dd | A7 | A6 | A5     | A4     | A3     | A2    | A1   | A0    | B6 | B4 | B2    | B0    | A6    | A4     | A2   | A0   |
| Dm | В7 | В6 | B5     | В4     | В3     | B2    | В1   | B0    | В7 | B5 | В3    | B1    | Α7    | A5     | A3   | A1   |

The following figure shows an example of the operation of VUZP quadword operation for data type 32.

### VUZP.32, quadword

|    | R  | egister sta | ate before | operation | F  | Register st | ate after c | peration |
|----|----|-------------|------------|-----------|----|-------------|-------------|----------|
| Qd | A3 | A2          | A1         | A0        | B2 | B0          | A2          | A0       |
| Qm | В3 | B2          | B1         | B0        | B3 | B1          | A3          | A1       |

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

### **A1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0_ |
|----|----|----|----|----|----|----|----|----|----|----|----|-------|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|----|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 1  | О  | 1  | 1  | size  | 1  | 0  |    | Vo | d  |    | 0  | 0  | 0 | 1 | 0 | Q | М | 0 |   | ٧١ | m |    |

### 64-bit SIMD vector (Q == 0)

```
VUZP{<c>}{<q>}.<dt> <Dd>, <Dm>
```

## 128-bit SIMD vector (Q == 1)

```
VUZP{<c>}{<q>}.<dt> <Qd>, <Qm>

if size == '11' || (Q == '0' && size == '10') then UNDEFINED;
if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;
quadword_operation = (Q == '1'); esize = 8 << UInt(size);
d = UInt(D:Vd); m = UInt(M:Vm);</pre>
```

### T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3   | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|-----|---|---|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 1 | D | 1 | 1 | siz | ə | 1 | 0 |    | ٧  | ′d |    | 0  | 0  | 0 | 1 | 0 | Q | М | 0 |   | Vr | n |   |

### 64-bit SIMD vector (Q == 0)

```
VUZP{<c>} {<q>} .<dt> <Dd>, <Dm>
```

### 128-bit SIMD vector (Q == 1)

```
VUZP{<c>}{<q>}.<dt> <Qd>, <Qm>

if size == '11' || (Q == '0' && size == '10') then UNDEFINED;
if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;
quadword_operation = (Q == '1'); esize = 8 << UInt(size);
d = UInt(D:Vd); m = UInt(M:Vm);</pre>
```

### **Assembler Symbols**

For encoding A1: see Standard assembler syntax fields. This encoding must be unconditional.

VUZP Page 1169

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<dt> For the 64-bit SIMD vector variant: is the data type for the elements of the vectors, encoded in "size":

| size | <dt></dt> |
|------|-----------|
| 0.0  | 8         |
| 01   | 16        |
| 1x   | RESERVED  |

For the 128-bit SIMD vector variant: is the data type for the elements of the vectors, encoded in "size":

| size | <dt></dt> |
|------|-----------|
| 0.0  | 8         |
| 01   | 16        |
| 10   | 32        |
| 11   | RESERVED  |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

Is the 128-bit name of the SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.

### Operation

<Qm>

<Dm>

```
if ConditionPassed() then
    if quadword operation then
        if d == m then
             Q[d>>1] = bits(128) UNKNOWN; Q[m>>1] = bits(128) UNKNOWN;
        else
             zipped q = Q[m>>1]:Q[d>>1];
             for e = 0 to (128 DIV esize) - 1
                 Elem[Q[d>>1],e,esize] = Elem[zipped_q,2*e,esize];
                 Elem[Q[m>>1],e,esize] = Elem[zipped q,2*e+1,esize];
    else
        if d == m then
             \underline{D}[d] = bits(64) UNKNOWN; \underline{D}[m] = bits(64) UNKNOWN;
        else
             zipped_d = \underline{D}[m] : \underline{D}[d];
             for e = 0 to (64 DIV esize) - 1
                 Elem[D[d],e,esize] = Elem[zipped d,2*e,esize];
                 \underline{\text{Elem}}[\underline{D}[m], e, esize] = \underline{\text{Elem}}[zipped_d, 2*e+1, esize];
```

# **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - $\circ$   $\;$  The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

VUZP Page 1170

### **VZIP**

Vector Zip interleaves the elements of two vectors.

The elements of the vectors can be 8-bit, 16-bit, or 32-bit. There is no distinction between data types.

The following figure shows an example of the operation of VZIP doubleword operation for data type 8.

### VZIP.8, doubleword

|    |    | Re | egiste | er sta | ite be | efore | oper | ation |    | R  | egist | er st | ate a | fter c | pera | tion |
|----|----|----|--------|--------|--------|-------|------|-------|----|----|-------|-------|-------|--------|------|------|
| Dd | A7 | A6 | A5     | A4     | A3     | A2    | A1   | A0    | B3 | A3 | B2    | A2    | B1    | A1     | B0   | A0   |
| Dm | В7 | В6 | B5     | B4     | В3     | B2    | B1   | B0    | В7 | Α7 | В6    | A6    | B5    | A5     | В4   | A4   |

The following figure shows an example of the operation of VZIP quadword operation for data type 32.

VZIP.32, quadword

|    | R  | egister sta | ite before | operation | F  | Register st | ate after c | peration |
|----|----|-------------|------------|-----------|----|-------------|-------------|----------|
| Qd | A3 | A2          | A1         | A0        | B1 | A1          | B0          | A0       |
| Qm | В3 | B2          | B1         | B0        | В3 | A3          | B2          | A2       |

Depending on settings in the *CPACR*, *NSACR*, and *HCPTR* registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be UNDEFINED, or trapped to Hyp mode. For more information see *Enabling Advanced SIMD and floating-point support*.

It has encodings from the following instruction sets: A32 (A1) and T32 (T1).

### **A1**

| 31 | 1 : | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 18 | 3 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|-----|----|----|----|----|----|----|----|----|----|----|----|-------|------|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  |     | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 1  | D  | 1  | 1  | size  | 1    | 0  |    | V  | ′d |    | 0  | 0  | 0 | 1 | 1 | Q | М | 0 |   | V | m |   |

### 64-bit SIMD vector (Q == 0)

```
VZIP{<c>}{<q>}.<dt> <Dd>, <Dm>
```

## 128-bit SIMD vector (Q == 1)

```
VZIP{<c>}{<q>}.<dt> <Qd>, <Qm>

if size == '11' || (Q == '0' && size == '10') then UNDEFINED;
if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;
quadword_operation = (Q == '1'); esize = 8 << UInt(size);
d = UInt(D:Vd); m = UInt(M:Vm);</pre>
```

### T1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3   | 2  | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|-----|----|---|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 1 | D | 1 | 1 | siz | ze | 1 | 0 |    | ٧  | ′d |    | 0  | 0  | 0 | 1 | 1 | Q | М | 0 |   | V | m |   |

### 64-bit SIMD vector (Q == 0)

```
VZIP{<c>} {<q>} .<dt> <Dd>, <Dm>
```

### 128-bit SIMD vector (Q == 1)

```
VZIP{<c>}{<q>}.<dt> <Qd>, <Qm>

if size == '11' || (Q == '0' && size == '10') then UNDEFINED;

if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;

quadword_operation = (Q == '1'); esize = 8 << UInt(size);

d = UInt(D:Vd); m = UInt(M:Vm);</pre>
```

### **Assembler Symbols**

For encoding A1: see Standard assembler syntax fields. This encoding must be unconditional.

VZIP Page 1171

For encoding T1: see Standard assembler syntax fields.

<q> See Standard assembler syntax fields.

<dt> For the 64-bit SIMD vector variant: is the data type for the elements of the vectors, encoded in "size":

| size | <dt></dt> |
|------|-----------|
| 0.0  | 8         |
| 01   | 16        |
| 1x   | RESERVED  |

For the 128-bit SIMD vector variant: is the data type for the elements of the vectors, encoded in "size":

| size | <dt></dt> |
|------|-----------|
| 0.0  | 8         |
| 01   | 16        |
| 10   | 32        |
| 11   | RESERVED  |

<Qd> Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>\*2.

Is the 128-bit name of the SIMD&FP source register, encoded in the "M:Vm" field as <Qm>\*2.

<Dd> Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.

Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.

### Operation

<Qm>

<Dm>

```
if ConditionPassed() then
    if quadword operation then
         if d == m then
              Q[d>>1] = bits(128) UNKNOWN; Q[m>>1] = bits(128) UNKNOWN;
         else
              bits(256) zipped q;
              for e = 0 to (128 DIV esize) - 1
                   \underline{Elem}[zipped_q, 2*e, esize] = \underline{Elem}[Q[d>>1], e, esize];
                   Elem[zipped q,2*e+1,esize] = Elem[Q[m>>1],e,esize];
              Q[d>>1] = zipped q<127:0>; Q[m>>1] = zipped q<255:128>;
    else
         if d == m then
              \underline{D}[d] = bits(64) UNKNOWN; \underline{D}[m] = bits(64) UNKNOWN;
         else
              bits(128) zipped d;
              for e = 0 to (64 DIV esize) - 1
                   Elem[zipped d, 2*e, esize] = Elem[D[d], e, esize];
                   \underline{\text{Elem}}[\text{zipped\_d}, 2 + \text{e+1}, \text{esize}] = \underline{\text{Elem}}[\underline{D}[\text{m}], \text{e, esize}];
              \underline{D}[d] = \text{zipped\_d} < 63:0 >; \quad \underline{D}[m] = \text{zipped\_d} < 127:64 >;
```

### **Operational information**

If CPSR.DIT is 1 and this instruction passes its condition execution check:

- The execution time of this instruction is independent of:
  - $\circ$   $\;$  The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

 $Internal\ version\ only: is a\ v00\_96, pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

VZIP Page 1172

# **Top-level encodings for A32**

| 31 | 30 | 29 | 28 | 27 | 26  | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4   | 3 | 2 | 1 | 0_ |
|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|-----|---|---|---|----|
|    | CC | nd |    |    | op0 |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   | op1 |   |   |   |    |

| Decod   | e fields |     | Instruction details                                                        |
|---------|----------|-----|----------------------------------------------------------------------------|
| cond    | op0      | op1 | first action details                                                       |
| != 1111 | 00x      |     | Data-processing and miscellaneous instructions                             |
| != 1111 | 010      |     | Load/Store Word, Unsigned Byte (immediate, literal)                        |
| != 1111 | 011      | 0   | Load/Store Word, Unsigned Byte (register)                                  |
| != 1111 | 011      | 1   | Media instructions                                                         |
|         | 10x      |     | Branch, branch with link, and block data transfer                          |
|         | 11x      |     | System register access, Advanced SIMD, floating-point, and Supervisor call |
| 1111    | 0xx      |     | <u>Unconditional instructions</u>                                          |

# Data-processing and miscellaneous instructions

These instructions are under the top-level.

| 31 30 29 28 | 27 26 25 24 | 23 22 21 20 | 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 ( | )      |
|-------------|-------------|-------------|---------------------------------------------------|--------|
| != 1111     | 00 op0      | op1         | op2 op3 op4                                       | $\Box$ |

|     | Deco     | ae neias |       |     | Instruction details                                       |
|-----|----------|----------|-------|-----|-----------------------------------------------------------|
| op0 | op1      | op2      | op3   | op4 | Instruction details                                       |
| 0   |          | 1        | != 00 | 1   | Extra load/store                                          |
| 0   | 0xxxx    | 1        | 00    | 1   | Multiply and Accumulate                                   |
| 0   | 1xxxx    | 1        | 0.0   | 1   | Synchronization primitives and Load-Acquire/Store-Release |
| 0   | 10xx0    | 0        |       |     | Miscellaneous                                             |
| 0   | 10xx0    | 1        |       | 0   | Halfword Multiply and Accumulate                          |
| 0   | != 10xx0 |          |       | 0   | Data-processing register (immediate shift)                |
| 0   | != 10xx0 | 0        |       | 1   | Data-processing register (register shift)                 |
| 1   |          |          |       |     | Data-processing immediate                                 |

# Extra load/store

These instructions are under <u>Data-processing and miscellaneous instructions</u>.

|   | 31 | 30   | 29   | 28 | 27 | 26  | 25 | 24 | 23 | 22  | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6  | 5  | 4 | 3 | 2 | 1 | 0      |
|---|----|------|------|----|----|-----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|----|----|---|---|---|---|--------|
| ſ |    | != 1 | 1111 |    |    | 000 | )  |    |    | 0go |    |    |    |    |    |    |    |    |    |    |    |    |   |   | 1 | != | 00 | 1 |   |   |   | $\Box$ |

| Decode fields<br>op0 | Instruction details                                     |
|----------------------|---------------------------------------------------------|
| 0                    | Load/Store Dual, Half, Signed Byte (register)           |
| 1                    | Load/Store Dual, Half, Signed Byte (immediate, literal) |

# Load/Store Dual, Half, Signed Byte (register)

These instructions are under Extra load/store.

| 31 30 | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6  | 5  | 4 | 3 | 2  | 1 | 0 |
|-------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|---|----|----|---|---|----|---|---|
| != 11 | 111 |    | 0  | 0  | 0  | Р  | J  | 0  | V  | 01 |    | R  | n  |    |    | F  | ₹t |    | (0) | (0) | (0) | (0) | 1 | != | 00 | 1 |   | Rı | n |   |
| cor   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |   | 10 | 02 |   |   |    |   |   |

The following constraints also apply to this encoding: cond != 1111 && op2 != 00 && cond != 1111 && op2 != 00

|   | Deco | de field | S   | Instruction Details             |
|---|------|----------|-----|---------------------------------|
| P | W    | о1       | op2 | That uction Details             |
| 0 | 0    | 0        | 01  | STRH (register) — post-indexed  |
| 0 | 0    | 0        | 10  | LDRD (register) — post-indexed  |
| 0 | 0    | 0        | 11  | STRD (register) — post-indexed  |
| 0 | 0    | 1        | 01  | LDRH (register) — post-indexed  |
| 0 | 0    | 1        | 10  | LDRSB (register) — post-indexed |
| 0 | 0    | 1        | 11  | LDRSH (register) — post-indexed |
| 0 | 1    | 0        | 01  | <u>STRHT</u>                    |
| 0 | 1    | 0        | 10  | UNALLOCATED                     |
| 0 | 1    | 0        | 11  | UNALLOCATED                     |
| 0 | 1    | 1        | 01  | <u>LDRHT</u>                    |
| 0 | 1    | 1        | 10  | <u>LDRSBT</u>                   |
| 0 | 1    | 1        | 11  | LDRSHT                          |
| 1 |      | 0        | 01  | STRH (register) — pre-indexed   |
| 1 |      | 0        | 10  | LDRD (register) — pre-indexed   |
| 1 |      | 0        | 11  | STRD (register) — pre-indexed   |
| 1 |      | 1        | 01  | LDRH (register) — pre-indexed   |
| 1 |      | 1        | 10  | LDRSB (register) — pre-indexed  |
| 1 |      | 1        | 11  | LDRSH (register) — pre-indexed  |

# Load/Store Dual, Half, Signed Byte (immediate, literal)

These instructions are under Extra load/store.

| 31 30 29 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 13 | 3 12 | 11 | 10  | 9   | 8 | 7 | 6  | 5  | 4 | 3 | 2   | 1  | 0_ |  |
|-------------|----|----|----|----|----|----|----|----|----|----|----|----|----|-------|------|----|-----|-----|---|---|----|----|---|---|-----|----|----|--|
| != 1111     | 0  | 0  | 0  | Ρ  | כ  | 1  | W  | 01 |    | R  | ₹n |    |    | Rt    |      |    | imn | n4H |   | 1 | != | 00 | 1 |   | imm | 4L |    |  |
| cond        |    |    |    |    |    |    |    |    |    |    |    |    |    |       |      |    |     |     |   |   | or | 02 |   |   |     |    |    |  |

The following constraints also apply to this encoding: cond != 1111 && op2 != 00 && cond != 1111 && op2 != 00

|       |    | ode fields |     | Instruction Details              |
|-------|----|------------|-----|----------------------------------|
| P:W   | o1 | Rn         | op2 | Instruction Details              |
|       | 0  | 1111       | 10  | LDRD (literal)                   |
| != 01 | 1  | 1111       | 01  | LDRH (literal)                   |
| != 01 | 1  | 1111       | 10  | LDRSB (literal)                  |
| != 01 | 1  | 1111       | 11  | LDRSH (literal)                  |
| 0.0   | 0  | != 1111    | 10  | LDRD (immediate) — post-indexed  |
| 0.0   | 0  |            | 01  | STRH (immediate) — post-indexed  |
| 0.0   | 0  |            | 11  | STRD (immediate) — post-indexed  |
| 0.0   | 1  | != 1111    | 01  | LDRH (immediate) — post-indexed  |
| 0.0   | 1  | != 1111    | 10  | LDRSB (immediate) — post-indexed |
| 0.0   | 1  | != 1111    | 11  | LDRSH (immediate) — post-indexed |
| 01    | 0  | != 1111    | 10  | UNALLOCATED                      |
| 01    | 0  |            | 01  | <u>STRHT</u>                     |
| 01    | 0  |            | 11  | UNALLOCATED                      |
| 01    | 1  |            | 01  | <u>LDRHT</u>                     |
| 01    | 1  |            | 10  | <u>LDRSBT</u>                    |
| 01    | 1  |            | 11  | <u>LDRSHT</u>                    |
| 10    | 0  | != 1111    | 10  | LDRD (immediate) — offset        |
| 10    | 0  |            | 01  | STRH (immediate) — offset        |

|     | Dec       | ode fields |     | Instruction Details             |
|-----|-----------|------------|-----|---------------------------------|
| P:W | <b>o1</b> | Rn         | op2 | firsti uction Details           |
| 10  | 0         |            | 11  | STRD (immediate) — offset       |
| 10  | 1         | != 1111    | 01  | LDRH (immediate) — offset       |
| 10  | 1         | != 1111    | 10  | LDRSB (immediate) — offset      |
| 10  | 1         | != 1111    | 11  | LDRSH (immediate) — offset      |
| 11  | 0         | != 1111    | 10  | LDRD (immediate) — pre-indexed  |
| 11  | 0         |            | 01  | STRH (immediate) — pre-indexed  |
| 11  | 0         |            | 11  | STRD (immediate) — pre-indexed  |
| 11  | 1         | != 1111    | 01  | LDRH (immediate) — pre-indexed  |
| 11  | 1         | != 1111    | 10  | LDRSB (immediate) — pre-indexed |
| 11  | 1         | != 1111    | 11  | LDRSH (immediate) — pre-indexed |

# **Multiply and Accumulate**

These instructions are under <u>Data-processing</u> and <u>miscellaneous instructions</u>.

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22  | 21 | 20 | 19 | 18 | 17  | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0_ |
|----|------|------|----|----|----|----|----|----|-----|----|----|----|----|-----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|----|
|    | != 1 | 1111 |    | 0  | 0  | 0  | 0  |    | орс |    | S  |    | Ro | lHi |    |    | Rd | Lo |    |    | R  | m |   | 1 | 0 | 0 | 1 |   | R | n |    |
|    | CO   | nd   |    |    |    |    |    |    |     |    |    |    |    |     |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |    |

The following constraints also apply to this encoding: cond != 1111 && cond != 1111

| Decode f |   | <b>Instruction Details</b> |
|----------|---|----------------------------|
| opc      | S |                            |
| 000      |   | MUL, MULS                  |
| 001      |   | MLA, MLAS                  |
| 010      | 0 | <u>UMAAL</u>               |
| 010      | 1 | UNALLOCATED                |
| 011      | 0 | MLS                        |
| 011      | 1 | UNALLOCATED                |
| 100      |   | <u>UMULL, UMULLS</u>       |
| 101      |   | <u>UMLAL, UMLALS</u>       |
| 110      |   | SMULL, SMULLS              |
| 111      | · | SMLAL, SMLALS              |

# Synchronization primitives and Load-Acquire/Store-Release

These instructions are under <u>Data-processing</u> and <u>miscellaneous instructions</u>.

| 31 30 29 28 | 27 26 25 24 23 | 23 22 21 20 | 19 18 17 16 15 14 13 | 12 11 | 10 9 8 | 7 6 5 4 | 3 2 1 0 |
|-------------|----------------|-------------|----------------------|-------|--------|---------|---------|
| != 1111     | 0001 op0       | 00          |                      | 1     | 1      | 1001    |         |

| Decode fields<br>op0 | Instruction details                                 |
|----------------------|-----------------------------------------------------|
| 0                    | UNALLOCATED                                         |
| 1                    | Load/Store Exclusive and Load-Acquire/Store-Release |

# Load/Store Exclusive and Load-Acquire/Store-Release

These instructions are under **Synchronization primitives and Load-Acquire/Store-Release**.

| 3 | 1 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 2 | 1 : | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9  | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 |
|---|---|------|------|----|----|----|----|----|----|------|-----|----|----|----|----|----|----|----|----|----|-----|-----|----|-----|---|---|---|---|---|---|----|---|
|   |   | != 1 | 1111 |    | 0  | 0  | 0  | 1  | 1  | size | •   | L  |    | R  | n  |    |    | хF | ₹d |    | (1) | (1) | ex | ord | 1 | 0 | 0 | 1 |   | Х | Rt |   |
|   |   | СО   | nd   |    |    |    |    |    |    |      |     |    |    |    |    |    |    |    |    |    |     |     |    |     |   |   |   |   |   |   |    |   |

The following constraints also apply to this encoding: cond != 1111 && cond != 1111

|      | Decod | e fields |     |                     |
|------|-------|----------|-----|---------------------|
| size | L     | ex       | ord | Instruction Details |
| 00   | 0     | 0        | 0   | <u>STL</u>          |
| 00   | 0     | 0        | 1   | UNALLOCATED         |
| 00   | 0     | 1        | 0   | STLEX               |
| 00   | 0     | 1        | 1   | <u>STREX</u>        |
| 00   | 1     | 0        | 0   | <u>LDA</u>          |
| 00   | 1     | 0        | 1   | UNALLOCATED         |
| 00   | 1     | 1        | 0   | <u>LDAEX</u>        |
| 00   | 1     | 1        | 1   | <u>LDREX</u>        |
| 01   | 0     | 0        |     | UNALLOCATED         |
| 01   | 0     | 1        | 0   | STLEXD              |
| 01   | 0     | 1        | 1   | STREXD              |
| 01   | 1     | 0        |     | UNALLOCATED         |
| 01   | 1     | 1        | 0   | <u>LDAEXD</u>       |
| 01   | 1     | 1        | 1   | <u>LDREXD</u>       |
| 10   | 0     | 0        | 0   | <u>STLB</u>         |
| 10   | 0     | 0        | 1   | UNALLOCATED         |
| 10   | 0     | 1        | 0   | <u>STLEXB</u>       |
| 10   | 0     | 1        | 1   | <u>STREXB</u>       |
| 10   | 1     | 0        | 0   | <u>LDAB</u>         |
| 10   | 1     | 0        | 1   | UNALLOCATED         |
| 10   | 1     | 1        | 0   | <u>LDAEXB</u>       |
| 10   | 1     | 1        | 1   | <u>LDREXB</u>       |
| 11   | 0     | 0        | 0   | STLH                |
| 11   | 0     | 0        | 1   | UNALLOCATED         |
| 11   | 0     | 1        | 0   | STLEXH              |
| 11   | 0     | 1        | 1   | <u>STREXH</u>       |
| 11   | 1     | 0        | 0   | <u>LDAH</u>         |
| 11   | 1     | 0        | 1   | UNALLOCATED         |
| 11   | 1     | 1        | 0   | <u>LDAEXH</u>       |
| 11   | 1     | 1        | 1   | <u>LDREXH</u>       |

# Miscellaneous

These instructions are under <u>Data-processing and miscellaneous instructions</u>.

| 31 30 29 28 | 27 26 25 24 23 | 22 21 20 | 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 | 3 2 1 0 |
|-------------|----------------|----------|-------------------------------------------|---------|
| != 1111     | 00010          | op0 0    | 0 op1                                     |         |

|   | Decod<br>op0 | e fields<br>op1 | Instruction details |
|---|--------------|-----------------|---------------------|
| ſ | 00           | 001             | UNALLOCATED         |
|   | 00           | 010             | UNALLOCATED         |
|   | 00           | 011             | UNALLOCATED         |
|   | 00           | 110             | UNALLOCATED         |

| 01 | 001 | <u>BX</u>                        |
|----|-----|----------------------------------|
| 01 | 010 | BXJ                              |
| 01 | 011 | BLX (register)                   |
| 01 | 110 | UNALLOCATED                      |
| 10 | 001 | UNALLOCATED                      |
| 10 | 010 | UNALLOCATED                      |
| 10 | 011 | UNALLOCATED                      |
| 10 | 110 | UNALLOCATED                      |
| 11 | 001 | CLZ                              |
| 11 | 010 | UNALLOCATED                      |
| 11 | 011 | UNALLOCATED                      |
| 11 | 110 | <u>ERET</u>                      |
|    | 111 | Exception Generation             |
|    | 000 | Move special register (register) |
|    | 100 | Cyclic Redundancy Check          |
|    | 101 | Integer Saturating Arithmetic    |

# **Exception Generation**

These instructions are under Miscellaneous.

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14  | 13  | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2   | 1  | 0 |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|---|---|---|---|---|---|---|-----|----|---|
|    | != 1 | 111 |    | 0  | 0  | 0  | 1  | 0  | ор | С  | 0  |    |    |    |    |    | imn | n12 |    |    |    |   |   | 0 | 1 | 1 | 1 |   | imr | n4 |   |
|    | СО   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |    |    |    |   |   |   |   |   |   |   |     |    |   |

The following constraints also apply to this encoding: cond != 1111 && cond != 1111

| Decode fields | Instruction Details |
|---------------|---------------------|
| орс           | instruction Details |
| 00            | HLT                 |
| 01            | <u>BKPT</u>         |
| 10            | <u>HVC</u>          |
| 11            | SMC                 |

# Move special register (register)

These instructions are under Miscellaneous.

| 3 | 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 21 | 20 | 19 | 18 | 17  | 16 | 15 | 14 | 13  | 12 | 11  | 10  | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|----|------|------|----|----|----|----|----|----|-------|----|----|----|-----|----|----|----|-----|----|-----|-----|---|---|---|---|---|---|---|---|---|---|
|   |    | != 1 | 1111 |    | 0  | 0  | 0  | 1  | 0  | орс   | 0  |    | ma | isk |    |    | R  | ld. |    | (0) | (0) | В | m | 0 | 0 | 0 | 0 |   | R | n |   |
|   |    | СО   | nd   |    |    |    |    |    |    |       |    |    |    |     |    |    |    |     |    |     |     |   |   |   |   |   |   |   |   |   |   |

The following constraints also apply to this encoding: cond != 1111 && cond != 1111

| Decode | fields | Instruction Details   |
|--------|--------|-----------------------|
| opc    | В      | instruction Details   |
| x0     | 0      | MRS                   |
| x0     | 1      | MRS (Banked register) |
| x1     | 0      | MSR (register)        |
| x1     | 1      | MSR (Banked register) |

# **Cyclic Redundancy Check**

These instructions are under Miscellaneous.

| 3 | 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9 | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|---|-----|---|---|---|---|---|---|---|---|
|   |    | != 1 | 111 |    | 0  | 0  | 0  | 1  | 0  | S  | Z  | 0  |    | R  | n  |    |    | R  | ld |    | (0) | (0) | O | (0) | 0 | 1 | 0 | 0 |   | R | m |   |
|   |    |      |     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |   |     |   |   |   |   |   |   |   |   |

cond

The following constraints also apply to this encoding: cond != 1111 && cond != 1111

| Decode | fields | Instruction Details       |
|--------|--------|---------------------------|
| SZ     | C      | instruction Details       |
| 0.0    | 0      | CRC32 — CRC32B            |
| 0.0    | 1      | CRC32C — CRC32CB          |
| 01     | 0      | CRC32 — CRC32H            |
| 01     | 1      | CRC32C — CRC32CH          |
| 10     | 0      | CRC32 — CRC32W            |
| 10     | 1      | CRC32C — CRC32CW          |
| 11     |        | CONSTRAINED UNPREDICTABLE |

The behavior of the CONSTRAINED UNPREDICTABLE encodings in this table is described in CONSTRAINED UNPREDICTABLE behavior for A32 and T32 instruction encodings

# **Integer Saturating Arithmetic**

These instructions are under Miscellaneous.

| 31 30 29 28 | 27 26 | 25 | 24 | 23 | 22 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|-------------|-------|----|----|----|-------|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|---|---|---|---|---|----|---|---|
| != 1111     | 0 0   | 0  | 1  | 0  | орс   | 0  |    | R  | n  |    |    | R  | d  |    | (0) | (0) | (0) | (0) | 0 | 1 | 0 | 1 |   | Rı | m |   |

cond

The following constraints also apply to this encoding: cond != 1111 && cond != 1111

| Decode fields opc | Instruction Details |
|-------------------|---------------------|
| 00                | <u>QADD</u>         |
| 01                | QSUB                |
| 10                | <u>QDADD</u>        |
| 11                | <u>QDSUB</u>        |

# **Halfword Multiply and Accumulate**

These instructions are under <u>Data-processing</u> and <u>miscellaneous instructions</u>.

| 3 | 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|   |    | != 1 | 111 |    | 0  | 0  | 0  | 1  | 0  | 0  | ос | 0  |    | R  | ₹d |    |    | R  | la |    |    | R  | m |   | 1 | М | N | 0 |   | R | n |   |
|   |    |      | I   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

cond

The following constraints also apply to this encoding: cond != 1111 && cond != 1111

| Dec | ode fiel | ds | Instruction Details            |
|-----|----------|----|--------------------------------|
| opc | M        | N  | instruction Details            |
| 0.0 |          |    | SMLABB, SMLABT, SMLATB, SMLATT |
| 01  | 0        | 0  | SMLAWB, SMLAWT — SMLAWB        |
| 01  | 0        | 1  | SMULWB, SMULWT — SMULWB        |

| Dec | ode fiel | ds | Instruction Details                |
|-----|----------|----|------------------------------------|
| opc | M        | N  | instruction Details                |
| 01  | 1        | 0  | SMLAWB, SMLAWT — SMLAWT            |
| 01  | 1        | 1  | SMULWB, SMULWT — SMULWT            |
| 10  |          |    | SMLALBB, SMLALBT, SMLALTB, SMLALTT |
| 11  |          |    | SMULBB, SMULBT, SMULTB, SMULTT     |

# **Data-processing register (immediate shift)**

These instructions are under <u>Data-processing and miscellaneous instructions</u>.

| 31 30 29 28 | 27 26 25 | 24 23 22 21 | 20  | 19 18 17 | 16 15 | 14 13 | 3 12 | 11 ' | 10 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|----------|-------------|-----|----------|-------|-------|------|------|------|---|---|---|---|---|---|---|---|---|
| != 1111     | 000      | op0         | op1 |          |       |       |      |      |      |   |   |   |   | 0 |   |   |   |   |

The following constraints also apply to this encoding: op0:op1 != 100

|     | e fields | Instruction details                                       |
|-----|----------|-----------------------------------------------------------|
| op0 | op1      |                                                           |
| 0x  |          | Integer Data Processing (three register, immediate shift) |
| 10  | 1        | Integer Test and Compare (two register, immediate shift)  |
| 11  |          | Logical Arithmetic (three register, immediate shift)      |

# Integer Data Processing (three register, immediate shift)

These instructions are under <u>Data-processing register (immediate shift)</u>.

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22  | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0_ |
|----|------|------|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|-----|---|---|-----|-----|---|---|---|---|----|
|    | != 1 | 1111 |    | 0  | 0  | 0  | 0  |    | орс |    | S  |    | R  | ln |    |    | R  | d  |    |    | ir | nm! | 5 |   | sty | γре | 0 |   | R | m |    |
|    | СО   | nd   |    |    |    |    |    |    |     |    |    |    |    |    |    |    |    |    |    |    |    |     |   |   |     |     |   |   |   |   |    |

The following constraints also apply to this encoding: cond != 1111 && cond != 1111

|            | Decod<br>S | le fields<br>Rn | Instruction Details                  |
|------------|------------|-----------------|--------------------------------------|
| <b>opc</b> | <u>s</u>   | KII             | AND, ANDS (register)                 |
| 001        |            |                 | EOR, EORS (register)                 |
| 010        | 0          | != 1101         | SUB, SUBS (register) — SUB           |
| 010        | 0          | 1101            | SUB, SUBS (SP minus register) — SUB  |
| 010        | 1          | != 1101         | SUB, SUBS (register) — SUBS          |
| 010        | 1          | 1101            | SUB, SUBS (SP minus register) — SUBS |
| 011        |            |                 | RSB, RSBS (register)                 |
| 100        | 0          | != 1101         | ADD, ADDS (register) — ADD           |
| 100        | 0          | 1101            | ADD, ADDS (SP plus register) — ADD   |
| 100        | 1          | != 1101         | ADD, ADDS (register) — ADDS          |
| 100        | 1          | 1101            | ADD, ADDS (SP plus register) — ADDS  |
| 101        |            |                 | ADC, ADCS (register)                 |
| 110        |            |                 | SBC, SBCS (register)                 |
| 111        |            |                 | RSC, RSCS (register)                 |

# Integer Test and Compare (two register, immediate shift)

These instructions are under <u>Data-processing register (immediate shift)</u>.

|   | 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15  | 14  | 13  | 12  | 11 | 10 | 9   | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|---|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|----|----|-----|---|---|-----|-----|---|---|---|---|---|
|   |    | != 1 | 111 |    | 0  | 0  | 0  | 1  | 0  | op | С  | 1  |    | R  | n  |    | (0) | (0) | (0) | (0) |    | İI | mm: | 5 |   | sty | γре | 0 |   | R | m |   |
| _ |    | СО   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |    |    |     |   |   |     |     |   |   |   |   |   |

The following constraints also apply to this encoding: cond != 1111 && cond != 1111

| Decode fields | Instruction Details |
|---------------|---------------------|
| opc           | mstruction Details  |
| 00            | TST (register)      |
| 01            | TEQ (register)      |
| 10            | CMP (register)      |
| 11            | CMN (register)      |

# Logical Arithmetic (three register, immediate shift)

These instructions are under <u>Data-processing register (immediate shift)</u>.

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22  | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|----|------|-----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|-----|-----|---|---|---|---|---|
|    | != 1 | 111 |    | 0  | 0  | 0  | 1  | 1  | оро | С  | S  |    | R  | 'n |    |    | R  | .d |    |    | ir | nm | 5 |   | sty | γре | 0 |   | R | m |   |
|    |      |     |    |    |    |    |    |    |     |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |     |     |   |   |   |   |   |

cond

The following constraints also apply to this encoding: cond != 1111 && cond != 1111

| Decode fields | Instruction Details   |
|---------------|-----------------------|
| opc           | firsti uction Details |
| 00            | ORR, ORRS (register)  |
| 01            | MOV, MOVS (register)  |
| 10            | BIC, BICS (register)  |
| 11            | MVN, MVNS (register)  |

# **Data-processing register (register shift)**

These instructions are under <u>Data-processing</u> and <u>miscellaneous instructions</u>.

| 31 30 29 28 | 27 26 25 24 23 | 22 21 20 | 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 | 3 2 1 0 |
|-------------|----------------|----------|-------------------------------------------|---------|
| != 1111     | 000 op0        | op′      | 0 1                                       |         |

The following constraints also apply to this encoding: op0:op1 != 100

| Decode<br>op0 | e fields<br>op1 | Instruction details                                      |
|---------------|-----------------|----------------------------------------------------------|
| 0x            |                 | Integer Data Processing (three register, register shift) |
| 10            | 1               | Integer Test and Compare (two register, register shift)  |
| 11            |                 | Logical Arithmetic (three register, register shift)      |

# Integer Data Processing (three register, register shift)

These instructions are under <u>Data-processing register (register shift)</u>.

| 3 | 1 3 | 0 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22  | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|---|-----|------|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|-----|-----|---|---|---|---|---|
|   | !=  | 1111 |    | 0  | 0  | 0  | 0  |    | орс | ,  | S  |    | R  | 'n |    |    | R  | ld |    |    | R  | s |   | 0 | sty | /ре | 1 |   | R | m |   |
|   |     | and  |    |    |    |    |    |    |     |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |     |     |   |   |   |   |   |

cond

The following constraints also apply to this encoding: cond != 1111 && cond != 1111

| Decode fields<br>opc | Instruction Details                   |
|----------------------|---------------------------------------|
| 000                  | AND, ANDS (register-shifted register) |
| 001                  | EOR, EORS (register-shifted register) |
| 010                  | SUB, SUBS (register-shifted register) |
| 011                  | RSB, RSBS (register-shifted register) |
| 100                  | ADD, ADDS (register-shifted register) |
| 101                  | ADC, ADCS (register-shifted register) |
| 110                  | SBC, SBCS (register-shifted register) |
| 111                  | RSC, RSCS (register-shifted register) |

# Integer Test and Compare (two register, register shift)

These instructions are under <u>Data-processing register (register shift)</u>.

| _3 | 1 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15  | 14  | 13  | 12  | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|----|---|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|----|----|---|---|---|-----|-----|---|---|---|---|---|
|    |   | != 1 | 1111 |    | 0  | 0  | 0  | 1  | 0  | 0  | ОС | 1  |    | R  | n  |    | (0) | (0) | (0) | (0) |    | R  | s |   | 0 | sty | /ре | 1 |   | R | m |   |
|    |   | СО   | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |    |    |   |   |   |     |     |   |   |   |   |   |

The following constraints also apply to this encoding: cond != 1111 && cond != 1111

| Decode fields opc | Instruction Details             |
|-------------------|---------------------------------|
| 00                | TST (register-shifted register) |
| 01                | TEQ (register-shifted register) |
| 10                | CMP (register-shifted register) |
| 11                | CMN (register-shifted register) |

# Logical Arithmetic (three register, register shift)

These instructions are under <u>Data-processing register (register shift)</u>.

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|-----|-----|---|---|---|---|---|
|    | != 1 | 1111 |    | 0  | 0  | 0  | 1  | 1  | op | С  | S  |    | R  | n  |    |    | R  | ld |    |    | R  | s |   | 0 | sty | γре | 1 |   | R | m |   |
|    | СО   | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |     |     |   |   |   |   |   |

The following constraints also apply to this encoding: cond != 1111 && cond != 1111

| Decode fields<br>opc | <b>Instruction Details</b>            |
|----------------------|---------------------------------------|
| 00                   | ORR, ORRS (register-shifted register) |
| 01                   | MOV, MOVS (register-shifted register) |
| 10                   | BIC, BICS (register-shifted register) |
| 11                   | MVN, MVNS (register-shifted register) |

# **Data-processing immediate**

These instructions are under <u>Data-processing and miscellaneous instructions</u>.

| 31 | 30   | 29  | 28 | 27 | 26  | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|------|-----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|    | != 1 | 111 |    |    | 001 |    | O  | p0 |    | O  | p1 |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

| Decode fields | Instruction details |
|---------------|---------------------|
| op0 op1       | instruction details |

| 0x |     | Integer Data Processing (two register and immediate)  |
|----|-----|-------------------------------------------------------|
| 10 | 0.0 | Move Halfword (immediate)                             |
| 10 | 10  | Move Special Register and Hints (immediate)           |
| 10 | x1  | Integer Test and Compare (one register and immediate) |
| 11 |     | Logical Arithmetic (two register and immediate)       |

# Integer Data Processing (two register and immediate)

These instructions are under <u>Data-processing immediate</u>.

| 31 30 29 28 | 27 26 25 24 | 23 22 21 20 | 19 18 17 16 | 15 14 13 12 | 11 10 9 8 7 6 5 4 3 2 1 0 |
|-------------|-------------|-------------|-------------|-------------|---------------------------|
| != 1111     | 0 0 1 0     | opc S       | Rn          | Rd          | imm12                     |

cond

The following constraints also apply to this encoding: cond != 1111 && cond != 1111

|     | Decod | le fields | Instruction Details                   |
|-----|-------|-----------|---------------------------------------|
| opc | S     | Rn        | firsti action Details                 |
| 000 |       |           | AND, ANDS (immediate)                 |
| 001 |       |           | EOR, EORS (immediate)                 |
| 010 | 0     | != 11x1   | SUB, SUBS (immediate) — SUB           |
| 010 | 0     | 1101      | SUB, SUBS (SP minus immediate) — SUB  |
| 010 | 0     | 1111      | <u>ADR</u> — <u>A2</u>                |
| 010 | 1     | != 1101   | SUB, SUBS (immediate) — SUBS          |
| 010 | 1     | 1101      | SUB, SUBS (SP minus immediate) — SUBS |
| 011 |       |           | RSB, RSBS (immediate)                 |
| 100 | 0     | != 11x1   | ADD, ADDS (immediate) — ADD           |
| 100 | 0     | 1101      | ADD, ADDS (SP plus immediate) — ADD   |
| 100 | 0     | 1111      | <u>ADR</u> — <u>A1</u>                |
| 100 | 1     | != 1101   | ADD, ADDS (immediate) — ADDS          |
| 100 | 1     | 1101      | ADD, ADDS (SP plus immediate) — ADDS  |
| 101 |       |           | ADC, ADCS (immediate)                 |
| 110 |       |           | SBC, SBCS (immediate)                 |
| 111 |       |           | RSC, RSCS (immediate)                 |

# **Move Halfword (immediate)**

These instructions are under <u>Data-processing immediate</u>.

| 31 30 29 28 | 27 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18  | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|-------------|-------|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|---|---|---|-----|-----|---|---|---|---|---|
| != 1111     | 0 0   | 1  | 1  | 0  | Н  | 0  | 0  |    | imı | m4 |    |    | R  | d  |    |    |    |   |   |   | imn | n12 |   |   |   |   |   |

cond

The following constraints also apply to this encoding: cond != 1111 && cond != 1111

| Decode fields<br>H | Instruction Details   |
|--------------------|-----------------------|
| 0                  | MOV, MOVS (immediate) |
| 1                  | MOVT                  |

# Move Special Register and Hints (immediate)

These instructions are under **Data-processing immediate**.

| 31 30 29 28 | 27 26 25 | 24 23 | 22 | 21 | 20 | 19 1 | 8 17 | 16 | 15  | 14  | 13  | 12  | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|-------------|----------|-------|----|----|----|------|------|----|-----|-----|-----|-----|----|----|---|---|---|-----|-----|---|---|---|---|---|
| != 1111     | 0 0 1    | 1 0   | R  | 1  | 0  | i    | mm4  |    | (1) | (1) | (1) | (1) |    |    |   |   |   | imr | n12 |   |   |   |   |   |

cond

The following constraints also apply to this encoding: cond != 1111 && cond != 1111

| De<br>R:imm4 | code fields<br>imm12 | <b>Instruction Details</b>    | Architecture Version |
|--------------|----------------------|-------------------------------|----------------------|
| != 00000     | 1MM12                | MSR (immediate)               | _                    |
| 00000        | xxxx000000000        | NOP                           | _                    |
| 00000        | xxxx00000001         | YIELD                         | _                    |
| 00000        | xxxx00000010         | WFE                           | _                    |
| 00000        | xxxx00000011         | WFI                           | _                    |
| 00000        | xxxx00000100         | SEV                           | _                    |
| 00000        | xxxx00000101         | SEVL                          | _                    |
| 00000        | xxxx0000011x         | Reserved hint, behaves as NOP | _                    |
| 00000        | xxxx00001xxx         | Reserved hint, behaves as NOP | _                    |
| 00000        | xxxx00010000         | ESB                           | Armv8.2              |
| 00000        | xxxx00010001         | Reserved hint, behaves as NOP | _                    |
| 00000        | xxxx00010010         | TSB CSYNC                     | Armv8.4              |
| 00000        | xxxx00010011         | Reserved hint, behaves as NOP | -                    |
| 00000        | xxxx00010100         | CSDB                          | -                    |
| 00000        | xxxx00010101         | Reserved hint, behaves as NOP | -                    |
| 00000        | xxxx00011xxx         | Reserved hint, behaves as NOP | -                    |
| 00000        | xxxx0001111x         | Reserved hint, behaves as NOP | -                    |
| 00000        | xxxx001xxxxx         | Reserved hint, behaves as NOP | -                    |
| 00000        | xxxx01xxxxxx         | Reserved hint, behaves as NOP | -                    |
| 00000        | xxxx10xxxxxx         | Reserved hint, behaves as NOP | -                    |
| 00000        | xxxx110xxxxx         | Reserved hint, behaves as NOP | -                    |
| 00000        | xxxx1110xxxx         | Reserved hint, behaves as NOP | -                    |
| 00000        | xxxx1111xxxx         | <u>DBG</u>                    | -                    |

# Integer Test and Compare (one register and immediate)

These instructions are under <u>Data-processing immediate</u>.

| 31 30 29 28 | 27 26 | 25 | 24 | 23 | 22 21 | 20 | 19 | 18 | 17 | 16 | 15  | 14  | 13  | 12  | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0_ |
|-------------|-------|----|----|----|-------|----|----|----|----|----|-----|-----|-----|-----|----|----|---|---|---|-----|-----|---|---|---|---|----|
| != 1111     | 0 0   | 1  | 1  | 0  | орс   | 1  |    | R  | n. |    | (0) | (0) | (0) | (0) |    |    |   |   |   | imn | n12 |   |   |   |   |    |

cond

The following constraints also apply to this encoding: cond != 1111 && cond != 1111

| Decode fields | Instruction Details |
|---------------|---------------------|
| opc           | mstruction Betans   |
| 00            | TST (immediate)     |
| 01            | TEQ (immediate)     |
| 10            | CMP (immediate)     |
| 11            | CMN (immediate)     |

# Logical Arithmetic (two register and immediate)

These instructions are under <u>Data-processing immediate</u>.

| 31 30 29 28 | 27 26 | 25 | 24 | 23 | 22 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|-------------|-------|----|----|----|-------|----|----|----|----|----|----|----|----|----|----|----|---|---|---|-----|-----|---|---|---|---|---|
| != 1111     | 0 0   | 1  | 1  | 1  | орс   | S  |    | R  | n. |    |    | R  | d  |    |    |    |   |   |   | imn | n12 |   |   |   |   |   |

cond

The following constraints also apply to this encoding: cond != 1111 && cond != 1111

| Decode fields<br>opc | Instruction Details   |
|----------------------|-----------------------|
| 0.0                  | ORR, ORRS (immediate) |
| 01                   | MOV, MOVS (immediate) |
| 10                   | BIC, BICS (immediate) |
| 11                   | MVN, MVNS (immediate) |

# Load/Store Word, Unsigned Byte (immediate, literal)

| 31 30 29 28 | 27 26 25 | 24 23 22 21 20 | 19 18 17 16 15 14 13 12 | 11 10 9 8 7 6 5 4 3 2 1 0 |
|-------------|----------|----------------|-------------------------|---------------------------|
| != 1111     | 0 1 0    | P U 02 W 01    | Rn Rt                   | imm12                     |

cond

The following constraints also apply to this encoding: cond != 1111 && cond != 1111

|       | Deco | ode fielo | ls      | Landa Maria Dada II.                          |
|-------|------|-----------|---------|-----------------------------------------------|
| P:W   | ο2   | <b>o1</b> | Rn      | Instruction Details                           |
| != 01 | 0    | 1         | 1111    | LDR (literal)                                 |
| != 01 | 1    | 1         | 1111    | LDRB (literal)                                |
| 0.0   | 0    | 0         |         | STR (immediate) — post-indexed                |
| 0.0   | 0    | 1         | != 1111 | <u>LDR (immediate)</u> — <u>post-indexed</u>  |
| 00    | 1    | 0         |         | STRB (immediate) — post-indexed               |
| 00    | 1    | 1         | != 1111 | <u>LDRB (immediate)</u> — <u>post-indexed</u> |
| 01    | 0    | 0         |         | <u>STRT</u>                                   |
| 01    | 0    | 1         |         | <u>LDRT</u>                                   |
| 01    | 1    | 0         |         | <u>STRBT</u>                                  |
| 01    | 1    | 1         |         | <u>LDRBT</u>                                  |
| 10    | 0    | 0         |         | STR (immediate) — offset                      |
| 10    | 0    | 1         | != 1111 | <u>LDR (immediate)</u> — <u>offset</u>        |
| 10    | 1    | 0         |         | STRB (immediate) — offset                     |
| 10    | 1    | 1         | != 1111 | <u>LDRB (immediate)</u> — <u>offset</u>       |
| 11    | 0    | 0         |         | STR (immediate) — pre-indexed                 |
| 11    | 0    | 1         | != 1111 | LDR (immediate) — pre-indexed                 |
| 11    | 1    | 0         |         | STRB (immediate) — pre-indexed                |
| 11    | 1    | 1         | != 1111 | LDRB (immediate) — pre-indexed                |

# Load/Store Word, Unsigned Byte (register)

|   | 31 | 30 | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6   | 5  | 4 | 3 | 2  | 1 | 0 |
|---|----|----|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|-----|----|---|---|----|---|---|
| ſ |    | != | 1111 |    | 0  | 1  | 1  | Р  | U  | 02 | W  | 01 |    | R  | n  |    |    | F  | ₹t |    |    | ir | nm | 5 |   | sty | ре | 0 |   | Rı | m |   |

cond

The following constraints also apply to this encoding: cond != 1111 && cond != 1111

|   | Decod | e fields     |           | Instruction Datails           |
|---|-------|--------------|-----------|-------------------------------|
| P | ο2    | $\mathbf{W}$ | <b>o1</b> | Instruction Details           |
| 0 | 0     | 0            | 0         | STR (register) — post-indexed |

|   | Decod | e fields |    | Instruction Details            |
|---|-------|----------|----|--------------------------------|
| P | ο2    | W        | о1 | instruction Details            |
| 0 | 0     | 0        | 1  | LDR (register) — post-indexed  |
| 0 | 0     | 1        | 0  | <u>STRT</u>                    |
| 0 | 0     | 1        | 1  | <u>LDRT</u>                    |
| 0 | 1     | 0        | 0  | STRB (register) — post-indexed |
| 0 | 1     | 0        | 1  | LDRB (register) — post-indexed |
| 0 | 1     | 1        | 0  | <u>STRBT</u>                   |
| 0 | 1     | 1        | 1  | <u>LDRBT</u>                   |
| 1 | 0     |          | 0  | STR (register) — pre-indexed   |
| 1 | 0     |          | 1  | LDR (register) — pre-indexed   |
| 1 | 1     |          | 0  | STRB (register) — pre-indexed  |
| 1 | 1     |          | 1  | LDRB (register) — pre-indexed  |

# **Media instructions**

These instructions are under the <u>top-level</u>.

| 31 | 30   | 29   | 28 | 27 | 26  | 25 | 24 | 23 | 22  | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5 | 4 | 3 | 2 | 1 | 0 |  |
|----|------|------|----|----|-----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|-----|---|---|---|---|---|---|--|
|    | != 1 | 1111 |    |    | 011 |    |    |    | Ogo | )  |    |    |    |    |    |    |    |    |    |    |    |   |   |   | 1ac |   | 1 |   |   |   |   |  |

| Decode f | fields<br>op1 | Instruction details                  |
|----------|---------------|--------------------------------------|
| 00xxx    |               | Parallel Arithmetic                  |
| 01000    | 101           | SEL                                  |
| 01000    | 001           | UNALLOCATED                          |
| 01000    | xx0           | <u>PKHBT, PKHTB</u>                  |
| 01001    | x01           | UNALLOCATED                          |
| 01001    | xx0           | UNALLOCATED                          |
| 0110x    | x01           | UNALLOCATED                          |
| 0110x    | xx0           | UNALLOCATED                          |
| 01x10    | 001           | Saturate 16-bit                      |
| 01x10    | 101           | UNALLOCATED                          |
| 01x11    | x01           | Reverse Bit/Byte                     |
| 01x1x    | xx0           | Saturate 32-bit                      |
| 01xxx    | 111           | UNALLOCATED                          |
| 01xxx    | 011           | Extend and Add                       |
| 10xxx    |               | Signed multiply, Divide              |
| 11000    | 000           | Unsigned Sum of Absolute Differences |
| 11000    | 100           | UNALLOCATED                          |
| 11001    | x00           | UNALLOCATED                          |
| 1101x    | x00           | UNALLOCATED                          |
| 110xx    | 111           | UNALLOCATED                          |
| 1110x    | 111           | UNALLOCATED                          |
| 1110x    | x00           | Bitfield Insert                      |
| 11110    | 111           | UNALLOCATED                          |
| 11111    | 111           | Permanently UNDEFINED                |
| 1111x    | x00           | UNALLOCATED                          |
| 11x0x    | x10           | UNALLOCATED                          |
| 11x1x    | x10           | Bitfield Extract                     |

| 11xxx | 011 | UNALLOCATED |
|-------|-----|-------------|
| 11xxx | x01 | UNALLOCATED |

# **Parallel Arithmetic**

These instructions are under Media instructions.

| 31 30 29 28 | 27 | 26 | 25 | 24 | 23 | 22 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6  | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|----|----|----|----|----|-------|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|---|----|---|---|---|---|---|---|
| != 1111     | 0  | 1  | 1  | 0  | 0  | op1   |    |    | R  | n. |    |    | R  | ₹d |    | (1) | (1) | (1) | (1) | В | op | 2 | 1 |   | R | m |   |
| cond        |    |    |    |    |    |       |    |    |    |    |    |    |    |    |    |     |     |     |     |   |    |   |   |   |   |   |   |

The following constraints also apply to this encoding: cond != 1111 && cond != 1111

|            | ode fie |     | Instruction Details   |
|------------|---------|-----|-----------------------|
| <b>op1</b> | В       | op2 | UNALLOCATED           |
| 001        | 0       | 00  | SADD16                |
| 001        | 0       | 01  | SASX                  |
| 001        | 0       | 10  | SSAX                  |
| 001        | 0       | 11  | SSUB16                |
| 001        | 1       | 00  | SADD8                 |
| 001        | 1       | 01  | UNALLOCATED           |
| 001        | 1       | 10  | UNALLOCATED           |
| 001        | 1       | 11  | SSUB8                 |
| 010        | 0       | 00  | QADD16                |
| 010        | 0       | 01  | QASX                  |
| 010        | 0       | 10  | QSAX                  |
| 010        | 0       | 11  | QSUB16                |
| 010        | 1       | 00  | QADD8                 |
| 010        | 1       | 01  | UNALLOCATED           |
| 010        | 1       | 10  | UNALLOCATED           |
| 010        | 1       | 11  | QSUB8                 |
| 011        | 0       | 00  |                       |
| 011        | 0       | 01  | SHADD16<br>SHASX      |
| 011        | 0       | 10  | SHSAX                 |
| 011        | 0       | 11  | SHSUB16               |
| 011        | 1       | 00  |                       |
| 011        | 1       | 01  | SHADD8<br>UNALLOCATED |
| 011        | 1       | 10  |                       |
| 011        | 1       | 11  | UNALLOCATED           |
| 100        |         | 11  | SHSUB8                |
| 101        | 0       | 0.0 | UNALLOCATED           |
|            |         |     | UADD16                |
| 101        | 0       | 01  | UASX                  |
| 101        | 0       | 10  | USAX                  |
| 101        | 0       | 11  | USUB16                |
| 101        | 1       | 00  | UADD8                 |
| 101        | 1       | 01  | UNALLOCATED           |
| 101        | 1       | 10  | UNALLOCATED           |
| 101        | 1       | 11  | USUB8                 |
| 110        | 0       | 00  | <u>UQADD16</u>        |

| Dec<br>op1 | ode fie<br>B | elds<br>op2 | Instruction Details |
|------------|--------------|-------------|---------------------|
| 110        | 0            | 01          | <u>UQASX</u>        |
| 110        | 0            | 10          | <u>UQSAX</u>        |
| 110        | 0            | 11          | <u>UQSUB16</u>      |
| 110        | 1            | 00          | <u>UQADD8</u>       |
| 110        | 1            | 01          | UNALLOCATED         |
| 110        | 1            | 10          | UNALLOCATED         |
| 110        | 1            | 11          | <u>UQSUB8</u>       |
| 111        | 0            | 00          | <u>UHADD16</u>      |
| 111        | 0            | 01          | <u>UHASX</u>        |
| 111        | 0            | 10          | <u>UHSAX</u>        |
| 111        | 0            | 11          | UHSUB16             |
| 111        | 1            | 00          | <u>UHADD8</u>       |
| 111        | 1            | 01          | UNALLOCATED         |
| 111        | 1            | 10          | UNALLOCATED         |
| 111        | 1            | 11          | UHSUB8              |

# Saturate 16-bit

These instructions are under Media instructions.

| _ | 31 30 29 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 18 | 3 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|-------------|----|----|----|----|----|----|----|----|-------|------|----|----|----|----|----|-----|-----|-----|-----|---|---|---|---|---|---|---|---|
|   | != 1111     | 0  | 1  | 1  | 0  | 1  | J  | 1  | 0  | sat   | _imn | n  |    | R  | ld |    | (1) | (1) | (1) | (1) | 0 | 0 | 1 | 1 |   | R | n |   |
|   | cond        |    |    |    |    |    |    |    |    |       |      |    |    |    |    |    |     |     |     |     |   |   |   |   |   |   |   |   |

The following constraints also apply to this encoding: cond != 1111 && cond != 1111

| Decode fields<br>U | Instruction Details |
|--------------------|---------------------|
| 0                  | SSAT16              |
| 1                  | <u>USAT16</u>       |

# Reverse Bit/Byte

These instructions are under Media instructions.

| 31 30 | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19  | 18  | 17  | 16  | 15 | 14 | 13 | 12 | 11  | 10  | 9   | 8   | 7  | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|------|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|----|----|----|----|-----|-----|-----|-----|----|---|---|---|---|---|---|---|
| !=    | 1111 |    | 0  | 1  | 1  | 0  | 1  | 01 | 1  | 1  | (1) | (1) | (1) | (1) |    | R  | ₹d |    | (1) | (1) | (1) | (1) | 02 | 0 | 1 | 1 |   | R | m |   |
| С     | ond  |    |    |    |    |    |    |    |    |    |     |     |     |     |    |    |    |    |     |     |     |     |    |   |   |   |   |   |   |   |

The following constraints also apply to this encoding: cond != 1111 && cond != 1111

| Decode | e fields | Instruction Details |
|--------|----------|---------------------|
| o1     | ο2       | mstruction Details  |
| 0      | 0        | REV                 |
| 0      | 1        | REV16               |
| 1      | 0        | <u>RBIT</u>         |
| 1      | 1        | <u>REVSH</u>        |

# Saturate 32-bit

These instructions are under Media instructions.

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18   | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8 | 7 | 6  | 5 | 4 | 3 | 2 | 1 | 0 |
|----|------|------|----|----|----|----|----|----|----|----|----|----|------|----|----|----|----|----|----|----|----|-----|---|---|----|---|---|---|---|---|---|
|    | != 1 | 1111 |    | 0  | 1  | 1  | 0  | 1  | J  | 1  |    | sa | t_in | ηm |    |    | R  | ld |    |    | ir | mm: | 5 |   | sh | 0 | 1 |   | R | n |   |
|    |      | - 1  |    |    |    |    |    |    |    |    |    |    |      |    |    |    |    |    |    |    |    |     |   |   |    |   |   |   |   |   |   |

cond

The following constraints also apply to this encoding: cond != 1111 && cond != 1111

| Decode fields<br>U | Instruction Details |
|--------------------|---------------------|
| 0                  | <u>SSAT</u>         |
| 1                  | <u>USAT</u>         |

#### **Extend and Add**

These instructions are under Media instructions.

| 31 30 29 28 | 27 26 | 25 | 24 | 23 | 22 | 21 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13  | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|-------|----|----|----|----|-------|----|----|----|----|----|----|-----|----|-----|-----|-----|-----|---|---|---|---|---|---|---|---|
| != 1111     | 0 1   | 1  | 0  | 1  | С  | ор    |    | R  | n  |    |    | R  | ld. |    | rot | ate | (0) | (0) | 0 | 1 | 1 | 1 |   | R | m |   |

cond

The following constraints also apply to this encoding: cond != 1111 && cond != 1111

|   | Deco | de fields | Instruction Details |
|---|------|-----------|---------------------|
| U | op   | Rn        | Instruction Details |
| 0 | 00   | != 1111   | SXTAB16             |
| 0 | 00   | 1111      | SXTB16              |
| 0 | 10   | != 1111   | <u>SXTAB</u>        |
| 0 | 10   | 1111      | <u>SXTB</u>         |
| 0 | 11   | != 1111   | <u>SXTAH</u>        |
| 0 | 11   | 1111      | <u>SXTH</u>         |
| 1 | 00   | != 1111   | <u>UXTAB16</u>      |
| 1 | 00   | 1111      | <u>UXTB16</u>       |
| 1 | 10   | != 1111   | <u>UXTAB</u>        |
| 1 | 10   | 1111      | <u>UXTB</u>         |
| 1 | 11   | != 1111   | <u>UXTAH</u>        |
| 1 | 11   | 1111      | <u>UXTH</u>         |

# Signed multiply, Divide

These instructions are under Media instructions.

| 31 30 29 28 | 27 26 | 25 | 24 | 23 | 22 2 | 1 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|-------|----|----|----|------|------|----|----|----|----|----|----|----|----|----|----|---|---|---|-----|---|---|---|---|---|---|
| != 1111     | 0 1   | 1  | 1  | 0  | op   | 1    |    | R  | ₹d |    |    | R  | la |    |    | R  | m |   |   | op2 |   | 1 |   | R | n |   |
| cond        |       |    |    |    |      |      |    |    |    |    |    |    |    |    |    |    |   |   |   |     |   |   |   |   |   |   |

The following constraints also apply to this encoding: cond != 1111 && cond != 1111

|     | Decode field | ls  | Instruction Details                                                                   |
|-----|--------------|-----|---------------------------------------------------------------------------------------|
| op1 | Ra           | op2 | Instruction Details                                                                   |
| 000 | != 1111      | 000 | SMLAD, SMLADX — SMLAD                                                                 |
| 000 | != 1111      | 001 | SMLAD, SMLADX — SMLADX                                                                |
| 000 | != 1111      | 010 | $\underline{\text{SMLSD}}$ , $\underline{\text{SMLSDX}}$ — $\underline{\text{SMLSD}}$ |
| 000 | != 1111      | 011 | $\underline{\text{SMLSD}}, \underline{\text{SMLSDX}} - \underline{\text{SMLSDX}}$     |
| 000 |              | 1xx | UNALLOCATED                                                                           |
| 000 | 1111         | 000 | SMUAD, SMUADX — SMUAD                                                                 |

|     | Decode field | ls     | Instrumeticas Detecto                                                                |
|-----|--------------|--------|--------------------------------------------------------------------------------------|
| op1 | Ra           | op2    | Instruction Details                                                                  |
| 000 | 1111         | 001    | SMUAD, SMUADX — SMUADX                                                               |
| 000 | 1111         | 010    | SMUSD, SMUSDX — SMUSD                                                                |
| 000 | 1111         | 011    | SMUSD, SMUSDX — SMUSDX                                                               |
| 001 |              | 000    | <u>SDIV</u>                                                                          |
| 001 |              | != 000 | UNALLOCATED                                                                          |
| 010 |              |        | UNALLOCATED                                                                          |
| 011 |              | 000    | UDIV                                                                                 |
| 011 |              | != 000 | UNALLOCATED                                                                          |
| 100 |              | 000    | SMLALD, SMLALDX — SMLALD                                                             |
| 100 |              | 001    | $\underline{\text{SMLALD}}, \underline{\text{SMLALDX}} - \underline{\text{SMLALDX}}$ |
| 100 |              | 010    | SMLSLD, SMLSLDX — SMLSLD                                                             |
| 100 |              | 011    | $\underline{\text{SMLSLD}}, \underline{\text{SMLSLDX}} - \underline{\text{SMLSLDX}}$ |
| 100 |              | 1xx    | UNALLOCATED                                                                          |
| 101 | != 1111      | 000    | SMMLA, SMMLAR — SMMLA                                                                |
| 101 | != 1111      | 001    | SMMLA, SMMLAR — SMMLAR                                                               |
| 101 |              | 01x    | UNALLOCATED                                                                          |
| 101 |              | 10x    | UNALLOCATED                                                                          |
| 101 |              | 110    | SMMLS, SMMLSR — SMMLS                                                                |
| 101 |              | 111    | $\underline{SMMLS}, \underline{SMMLSR} - \underline{SMMLSR}$                         |
| 101 | 1111         | 000    | SMMUL, SMMULR — SMMUL                                                                |
| 101 | 1111         | 001    | SMMUL, SMMULR — SMMULR                                                               |
| 11x |              |        | UNALLOCATED                                                                          |

# **Unsigned Sum of Absolute Differences**

These instructions are under Media instructions.

| != 1111   0 1 1 1 1 0 0 0   Rd   Ra   Rm   0 0 0 1   Rn | _ | 31 | 30 | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---------------------------------------------------------|---|----|----|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|                                                         |   |    | != | 1111 |    | 0  | 1  | 1  | 1  | 1  | 0  | 0  | 0  |    | R  | ₹d |    |    | R  | la |    |    | R  | m |   | 0 | 0 | 0 | 1 |   | R | n |   |

cond

The following constraints also apply to this encoding: cond != 1111 && cond != 1111

| Decode fields<br>Ra | Instruction Details |
|---------------------|---------------------|
| != 1111             | <u>USADA8</u>       |
| 1111                | <u>USAD8</u>        |

#### **Bitfield Insert**

These instructions are under Media instructions.

| 31 30 29 28 | 27 26 25 2 | 24 23 22 21 | 20 19 18 17 16 | 15 14 13 12 | 11 10 9 8 7 | 6 5 4 | 3 2 1 0 |
|-------------|------------|-------------|----------------|-------------|-------------|-------|---------|
| != 1111     | 0 1 1      | 1 1 1 0     | msb            | Rd          | lsb         | 0 0 1 | Rn      |
| cond        |            |             |                |             |             |       |         |

The following constraints also apply to this encoding: cond != 1111 && cond != 1111

| Decode fields<br>Rn | Instruction Details |
|---------------------|---------------------|
| != 1111             | <u>BFI</u>          |

| Decode fields<br>Rn | Instruction Details |
|---------------------|---------------------|
| 1111                | <u>BFC</u>          |

# **Permanently UNDEFINED**

These instructions are under Media instructions.

| 31 30 | 29 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14  | 13  | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2   | 1  | 0 |
|-------|-------|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|---|---|---|---|---|---|---|-----|----|---|
| != 1  | 111   | 0  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |    |    |    |    |    | imn | n12 |    |    |    |   |   | 1 | 1 | 1 | 1 |   | imr | n4 |   |

cond

The following constraints also apply to this encoding: cond != 1111 && cond != 1111

| Decode fields<br>cond | <b>Instruction Details</b> |
|-----------------------|----------------------------|
| 0xxx                  | UNALLOCATED                |
| 10xx                  | UNALLOCATED                |
| 110x                  | UNALLOCATED                |
| 1110                  | <u>UDF</u>                 |

#### **Bitfield Extract**

These instructions are under Media instructions.

| 31 30 29 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18   | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|----|----|----|----|----|----|----|----|----|------|----|----|----|----|----|----|----|----|-----|---|---|---|---|---|---|---|---|---|
| != 1111     | 0  | 1  | 1  | 1  | 1  | כ  | 1  |    | Wİ | dthr | n1 |    |    | R  | ld |    |    |    | lsb |   |   | 1 | 0 | 1 |   | R | n |   |
|             |    |    |    |    |    |    |    |    |    |      |    |    |    |    |    |    |    |    |     |   |   |   |   |   |   |   |   |   |

cond

The following constraints also apply to this encoding: cond != 1111 && cond != 1111

| Decode fields<br>U | <b>Instruction Details</b> |
|--------------------|----------------------------|
| 0                  | <u>SBFX</u>                |
| 1                  | <u>UBFX</u>                |

# Branch, branch with link, and block data transfer

These instructions are under the <u>top-level</u>.

| 31 30 29 28 | 27 26 25 | 24 23 | 22 21 | 20 19 | 18 | 17 | 16 1 | 5 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|----------|-------|-------|-------|----|----|------|------|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| cond        | 10 op0   | )     |       |       |    |    |      |      |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

| Decode fie | lds | Instruction details    |
|------------|-----|------------------------|
| cond       | op0 | instruction details    |
| 1111       | 0   | Exception Save/Restore |
| != 1111    | 0   | Load/Store Multiple    |
|            | 1   | Branch (immediate)     |

# **Exception Save/Restore**

These instructions are under Branch, branch with link, and block data transfer.

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2   | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|-----|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 0  | Р  | U  | S  | W  | L  |    | R  | n  |    |    |    |    |    |    | ор |   |   |   |   |   |   | n | nod | Э |   |

|   | Decode | e fields | S | Instruction Details                                |
|---|--------|----------|---|----------------------------------------------------|
| P | U      | S        | L | firsti uctioni Details                             |
|   |        | 0        | 0 | UNALLOCATED                                        |
| 0 | 0      | 0        | 1 | RFE, RFEDA, RFEDB, RFEIA, RFEIB — Decrement After  |
| 0 | 0      | 1        | 0 | SRS, SRSDA, SRSDB, SRSIA, SRSIB — Decrement After  |
| 0 | 1      | 0        | 1 | RFE, RFEDA, RFEDB, RFEIA, RFEIB — Increment After  |
| 0 | 1      | 1        | 0 | SRS, SRSDA, SRSDB, SRSIA, SRSIB — Increment After  |
| 1 | 0      | 0        | 1 | RFE, RFEDA, RFEDB, RFEIA, RFEIB — Decrement Before |
| 1 | 0      | 1        | 0 | SRS, SRSDA, SRSDB, SRSIA, SRSIB — Decrement Before |
|   |        | 1        | 1 | UNALLOCATED                                        |
| 1 | 1      | 0        | 1 | RFE, RFEDA, RFEDB, RFEIA, RFEIB — Increment Before |
| 1 | 1      | 1        | 0 | SRS, SRSDA, SRSDB, SRSIA, SRSIB — Increment Before |

# **Load/Store Multiple**

These instructions are under Branch, branch with link, and block data transfer.

| 31 30 29 28 | 3 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8    | 7    | 6   | 5 | 4 | 3 | 2 | 1 | 0_ |
|-------------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|------|------|-----|---|---|---|---|---|----|
| != 1111     | 1    | 0  | 0  | Ը  | J  | ор | W  | ┙  |    | R  | n? |    |    |    |    |    |    |    | re | gist | er_l | ist |   |   |   |   |   |    |
| cond        |      |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |      |      |     |   |   |   |   |   |    |

The following constraints also apply to this encoding: cond != 1111 && cond != 1111

|   |   |    | De | code fields      | Instruction Details    |
|---|---|----|----|------------------|------------------------|
| P | U | op | L  | register_list    | mstruction Details     |
| 0 | 0 | 0  | 0  |                  | STMDA, STMED           |
| 0 | 0 | 0  | 1  |                  | LDMDA, LDMFA           |
| 0 | 1 | 0  | 0  |                  | STM, STMIA, STMEA      |
| 0 | 1 | 0  | 1  |                  | LDM, LDMIA, LDMFD      |
|   |   | 1  | 0  |                  | STM (User registers)   |
| 1 | 0 | 0  | 0  |                  | STMDB, STMFD           |
| 1 | 0 | 0  | 1  |                  | LDMDB, LDMEA           |
|   |   | 1  | 1  | 0xxxxxxxxxxxxx   | LDM (User registers)   |
| 1 | 1 | 0  | 0  |                  | STMIB, STMFA           |
| 1 | 1 | 0  | 1  |                  | LDMIB, LDMED           |
|   |   | 1  | 1  | 1xxxxxxxxxxxxxxx | LDM (exception return) |

# **Branch (immediate)**

These instructions are under Branch, branch with link, and block data transfer.

| 31 | 30 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12  | 11  | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|-------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|---|---|---|---|---|---|---|---|---|---|
|    | cond  |    | 1  | 0  | 1  | Н  |    |    |    |    |    |    |    |    |    |    |    | imn | n24 |    |   |   |   |   |   |   |   |   |   |   |

| Decode field | ds | Instruction Details      |
|--------------|----|--------------------------|
| cond         | H  | instruction Details      |
| != 1111      | 0  | <u>B</u>                 |
| != 1111      | 1  | BL, BLX (immediate) — A1 |
| 1111         |    | BL, BLX (immediate) — A2 |

# System register access, Advanced SIMD, floating-point, and Supervisor call

These instructions are under the <u>top-level</u>.

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10  | 9 | 8 | 7 | 6 | 5 | 4   | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|---|---|---|---|---|-----|---|---|---|---|
|    | СО | nd |    | 1  | 1  | or | 00 |    |    |    |    |    |    |    |    |    |    |    |    |    | op1 |   |   |   |   |   | op2 |   |   |   |   |

| D       | ecode fie | las |     | Instruction details                                        |
|---------|-----------|-----|-----|------------------------------------------------------------|
| cond    | op0       | op1 | op2 | Instruction details                                        |
|         | 0x        | 111 |     | System register load/store and 64-bit move                 |
|         | 10        | 10x | 0   | Floating-point data-processing                             |
|         | 10        | 111 | 1   | System register 32-bit move                                |
|         | 11        |     |     | Supervisor call                                            |
| 1111    | 0x        | 1x0 |     | Advanced SIMD three registers of the same length extension |
| 1111    | 10        | 1x0 |     | Advanced SIMD two registers and a scalar extension         |
| != 1111 | 0x        | 10x |     | Advanced SIMD load/store and 64-bit move                   |
| != 1111 | 10        | 10x | 1   | Advanced SIMD and floating-point 32-bit move               |

# System register load/store and 64-bit move

These instructions are under **System register access**, Advanced SIMD, floating-point, and Supervisor call.

| 31 | 3 | 30 | 29 | 28 | 27 | 26  | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10  | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|---|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|---|---|---|---|---|---|---|---|---|---|
|    |   |    |    |    |    | 110 | )  |    | O  | o0 |    |    |    |    |    |    |    |    |    |    |    | 111 |   |   |   |   |   |   |   |   |   |   |

| Decode fields<br>op0 | Instruction details         |
|----------------------|-----------------------------|
| 00x0                 | System register 64-bit move |
| ! = 00x0             | System register load/store  |

# System register 64-bit move

These instructions are under **System register load/store and 64-bit move**.

| 3 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8    | 7 | 6  | 5  | 4 | 3 | 2  | 1  | 0 |
|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|------|---|----|----|---|---|----|----|---|
| Г |    | СО | nd |    | 1  | 1  | 0  | 0  | 0  | D  | 0  | L  |    | R  | t2 |    |    |    | ₹t |    | 1  | 1  | 1 | cp15 |   | ор | c1 |   |   | CF | ₹m |   |

| Decode f | fields |   | Instruction Details |
|----------|--------|---|---------------------|
| cond     | D      | L | Instruction Details |
| != 1111  | 1      | 0 | <u>MCRR</u>         |
| != 1111  | 1      | 1 | <u>MRRC</u>         |
|          | 0      |   | UNALLOCATED         |
| 1111     | 1      |   | UNALLOCATED         |

# System register load/store

These instructions are under **System register load/store and 64-bit move**.

| 31 | 3 | 30  | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8    | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|---|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|------|---|---|---|----|----|---|---|---|
|    | ( | cor | nd |    | 1  | 1  | 0  | Р  | U  | D  | W  | L  |    | R  | ₹n |    |    | CF | ₹d |    | 1  | 1  |   | cp15 |   |   |   | im | m8 |   |   |   |

The following constraints also apply to this encoding: P:U:D:W !=00x0

|         | 11 != 000 0 1<br>11 != 000 |   |   | fields |         |      | Instruction Details |
|---------|----------------------------|---|---|--------|---------|------|---------------------|
| cond    | P:U:W                      | D | L | Rn     | CRd     | cp15 | Instruction Details |
| != 1111 | != 000                     | 0 |   |        | != 0101 | 0    | UNALLOCATED         |
| != 1111 | != 000                     | 0 | 1 | 1111   | 0101    | 0    | LDC (literal)       |
| != 1111 | != 000                     |   |   |        |         | 1    | UNALLOCATED         |
| != 1111 | != 000                     | 1 |   |        | 0101    | 0    | UNALLOCATED         |

|         |        | I | Decode | fields  |      |      | Instruction Details            |
|---------|--------|---|--------|---------|------|------|--------------------------------|
| cond    | P:U:W  | D | L      | Rn      | CRd  | cp15 | Instruction Details            |
| != 1111 | 0x1    | 0 | 0      |         | 0101 | 0    | STC — post-indexed             |
| != 1111 | 0x1    | 0 | 1      | != 1111 | 0101 | 0    | LDC (immediate) — post-indexed |
| != 1111 | 010    | 0 | 0      |         | 0101 | 0    | STC — unindexed                |
| != 1111 | 010    | 0 | 1      | != 1111 | 0101 | 0    | LDC (immediate) — unindexed    |
| != 1111 | 1x0    | 0 | 0      |         | 0101 | 0    | STC — offset                   |
| != 1111 | 1x0    | 0 | 1      | != 1111 | 0101 | 0    | LDC (immediate) — offset       |
| != 1111 | 1x1    | 0 | 0      |         | 0101 | 0    | STC — pre-indexed              |
| != 1111 | 1x1    | 0 | 1      | != 1111 | 0101 | 0    | LDC (immediate) — pre-indexed  |
| 1111    | != 000 |   |        |         |      |      | UNALLOCATED                    |

# Floating-point data-processing

These instructions are under **System register access**, Advanced SIMD, floating-point, and Supervisor call.

|   | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6   | 5 | 4 | 3 | 2 | 1 | 0 |
|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|-----|---|---|---|---|---|---|
| Γ |    | СО | nd |    |    | 11 | 10 |    |    | O  | p0 |    |    | O  | o1 |    |    |    |    |    | 1  | 0  | or | 2 |   | ор3 |   | 0 |   |   |   |   |

|         | Decode  | e fields |       |     | Instruction details                              |
|---------|---------|----------|-------|-----|--------------------------------------------------|
| cond    | op0     | op1      | op2   | op3 | instruction details                              |
| 1111    | 0xxx    |          | != 00 | 0   | Floating-point conditional select                |
| 1111    | 1x00    |          | != 00 |     | Floating-point minNum/maxNum                     |
| 1111    | 1x11    | 0000     | != 00 | 1   | Floating-point extraction and insertion          |
| 1111    | 1x11    | 1xxx     | != 00 | 1   | Floating-point directed convert to integer       |
| != 1111 | 1x11    |          |       | 1   | Floating-point data-processing (two registers)   |
| != 1111 | 1x11    |          |       | 0   | Floating-point move immediate                    |
| != 1111 | != 1x11 |          |       |     | Floating-point data-processing (three registers) |

# Floating-point conditional select

These instructions are under Floating-point data-processing.

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 2 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|------|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1  | 0  | 0  | ם  | CC   | ;  |    | V  | 'n |    |    | ٧  | 'd |    | 1  | 0  | ≝. | 00 | Ν | 0 | М | 0 |   | V | m |   |

size

The following constraints also apply to this encoding: size !=00 && size !=00

| Decoc | le fields | Instruction Details                                   |
|-------|-----------|-------------------------------------------------------|
| cc    | size      | instruction Detans                                    |
| 0.0   |           | VSELEQ, VSELGE, VSELGT, VSELVS — VSELEQ               |
| 01    |           | <u>VSELEQ, VSELGE, VSELGT, VSELVS</u> — <u>VSELVS</u> |
|       | 01        | UNALLOCATED                                           |
| 10    |           | VSELEQ, VSELGE, VSELGT, VSELVS — VSELGE               |
| 11    |           | <u>VSELEQ, VSELGE, VSELGT, VSELVS</u> — <u>VSELGT</u> |

# Floating-point minNum/maxNum

These instructions are under Floating-point data-processing.

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7 | 6  | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|----|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1  | 0  | 1  | D  | 0  | 0  |    | ٧  | 'n |    |    | ٧  | 'd |    | 1  | 0  | != | 00 | N | ор | М | 0 |   | V | m |   |

size

The following constraints also apply to this encoding: size !=00 && size !=00

| Decode | fields | Instruction Details |
|--------|--------|---------------------|
| size   | op     | instruction Details |
|        | 0      | <u>VMAXNM</u>       |
| 01     |        | UNALLOCATED         |
|        | 1      | <u>VMINNM</u>       |

# Floating-point extraction and insertion

These instructions are under Floating-point data-processing.

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1  | 0  | 1  | D  | 1  | 1  | 0  | 0  | 0  | 0  |    | V  | ′d |    | 1  | 0  | != | 00 | ор | 1 | М | 0 |   | Vı | m |   |

size

The following constraints also apply to this encoding: size != 00 && size != 00

| Decode | fields | Instruction Details | Architecture Version |
|--------|--------|---------------------|----------------------|
| size   | op     | instruction Details | Architecture version |
| 01     |        | UNALLOCATED         | -                    |
| 10     | 0      | <u>VMOVX</u>        | Armv8.2              |
| 10     | 1      | <u>VINS</u>         | Armv8.2              |
| 11     |        | UNALLOCATED         | -                    |

#### Floating-point directed convert to integer

These instructions are under Floating-point data-processing.

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6 | 5 | 4 | 3 | 2 | 1 | 0_ |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|----|
| 1  | 1  | 1  | 1  | 1  | 1  | 1  | 0  | 1  | D  | 1  | 1  | 1  | 01 | R  | М  |    | ٧  | ď  |    | 1  | 0  | != | 00 | ор | 1 | М | 0 |   | V | m |    |
| -  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | si | ze |    |   |   |   |   |   |   |    |

The following constraints also apply to this encoding: size != 00 && size != 00

| o1 | ecode fie<br>RM | lds<br>size | Instruction Details     |
|----|-----------------|-------------|-------------------------|
| 0  | 00              |             | VRINTA (floating-point) |
| 0  | 01              |             | VRINTN (floating-point) |
|    |                 | 01          | UNALLOCATED             |
| 0  | 10              |             | VRINTP (floating-point) |
| 0  | 11              |             | VRINTM (floating-point) |
| 1  | 00              |             | VCVTA (floating-point)  |
| 1  | 01              |             | VCVTN (floating-point)  |
| 1  | 10              |             | VCVTP (floating-point)  |
| 1  | 11              |             | VCVTM (floating-point)  |

# Floating-point data-processing (two registers)

These instructions are under Floating-point data-processing.

|   | 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17   | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8         | 7  | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|---|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|------|----|----|----|----|----|----|----|-----|-----------|----|---|---|---|---|----|---|---|
| ſ |    | != 1 | 111 |    | 1  | 1  | 1  | 0  | 1  | D  | 1  | 1  | 01 | 0  | opc2 | 2  |    | ٧  | ′d |    | 1  | 0  | siz | <u>ze</u> | о3 | 1 | М | 0 |   | ١V | n |   |

cond

The following constraints also apply to this encoding: cond != 1111 && cond != 1111

| <b>o1</b> | Decode opc2 | fields<br>size | 03 | Instruction Details                                                                         | Architecture<br>Version |
|-----------|-------------|----------------|----|---------------------------------------------------------------------------------------------|-------------------------|
| 01        | opc2        | 00             | 03 | UNALLOCATED                                                                                 | version _               |
| 0         | 000         | 01             | 0  | UNALLOCATED                                                                                 | _                       |
| 0         | 000         |                | 1  | VABS                                                                                        | _                       |
| 0         | 000         | 10             | 0  | VMOV (register) — single-precision scalar                                                   | -                       |
| 0         | 000         | 11             | 0  | VMOV (register) — double-precision scalar                                                   | -                       |
| 0         | 001         |                | 0  | VNEG                                                                                        | _                       |
| 0         | 001         |                | 1  | VSORT                                                                                       | 1_                      |
| 0         | 010         |                | 0  | VCVTB — half-precision to double-precision                                                  | -                       |
| 0         | 010         | 01             |    | UNALLOCATED                                                                                 | _                       |
| 0         | 010         |                | 1  | VCVTT — half-precision to double-precision                                                  | -                       |
| 0         | 011         |                | 0  | VCVTB — double-precision to half-precision                                                  | _                       |
| 0         | 011         |                | 1  | VCVTT — double-precision to half-precision                                                  | -                       |
| 0         | 100         |                | 0  | VCMP — A1                                                                                   | -                       |
| 0         | 100         |                | 1  | <u>VCMPE — A1</u>                                                                           | -                       |
| 0         | 101         |                | 0  | <u>VCMP</u> — A2                                                                            | -                       |
| 0         | 101         |                | 1  | <u>VCMPE — A2</u>                                                                           | -                       |
| 0         | 110         |                | 0  | VRINTR                                                                                      | -                       |
| 0         | 110         |                | 1  | VRINTZ (floating-point)                                                                     | -                       |
| 0         | 111         |                | 0  | VRINTX (floating-point)                                                                     | -                       |
| 0         | 111         | 01             | 1  | UNALLOCATED                                                                                 | -                       |
| 0         | 111         | 10             | 1  | VCVT (between double-precision and single-precision) — single-precision to double-          | -                       |
|           |             |                |    | precision                                                                                   |                         |
| 0         | 111         | 11             | 1  | VCVT (between double-precision and single-precision) — double-precision to single-precision | -                       |
| 1         | 000         |                |    | VCVT (integer to floating-point, floating-point)                                            | -                       |
| 1         | 001         | 01             |    | UNALLOCATED                                                                                 | -                       |
| 1         | 001         | 10             |    | UNALLOCATED                                                                                 | -                       |
| 1         | 001         | 11             | 0  | UNALLOCATED                                                                                 | -                       |
| 1         | 001         | 11             | 1  | <u>VJCVT</u>                                                                                | Armv8.3                 |
| 1         | 01x         |                |    | VCVT (between floating-point and fixed-point, floating-point)                               | -                       |
| 1         | 100         |                | 0  | <u>VCVTR</u>                                                                                | -                       |
| 1         | 100         |                | 1  | VCVT (floating-point to integer, floating-point)                                            | -                       |
| 1         | 101         |                | 0  | <u>VCVTR</u>                                                                                | -                       |
| 1         | 101         |                | 1  | VCVT (floating-point to integer, floating-point)                                            | -                       |
| 1         | 11x         |                |    | VCVT (between floating-point and fixed-point, floating-point)                               | -                       |

# Floating-point move immediate

These instructions are under <u>Floating-point data-processing</u>.



The following constraints also apply to this encoding: cond != 1111 && cond != 1111

| Decode fields size | Instruction Details                        | Architecture Version |
|--------------------|--------------------------------------------|----------------------|
| 00                 | UNALLOCATED                                | -                    |
| 01                 | VMOV (immediate) — half-precision scalar   | Armv8.2              |
| 10                 | VMOV (immediate) — single-precision scalar | -                    |
| 11                 | VMOV (immediate) — double-precision scalar | -                    |

# Floating-point data-processing (three registers)

These instructions are under Floating-point data-processing.

| 3 | 1 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8  | 7 | 6  | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|---|----|---|---|---|---|---|---|
|   |   | != 1 | 111 |    | 1  | 1  | 1  | 0  | о0 | D  | 0  | 1  |    | ٧  | 'n |    |    | ٧  | ⁄d |    | 1  | 0  | siz | ze | Ν | 02 | М | 0 |   | V | m |   |
|   |   | СО   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |    |   |    |   |   |   |   |   |   |

The following constraints also apply to this encoding: cond != 1111 && o0:D:o1 != 1x11 && cond != 1111

| Decod  | e fields |    | Instruction Details   |
|--------|----------|----|-----------------------|
| 00:01  | size     | ο2 | instruction Details   |
| != 111 | 00       |    | UNALLOCATED           |
| 000    |          | 0  | VMLA (floating-point) |
| 000    |          | 1  | VMLS (floating-point) |
| 001    |          | 0  | <u>VNMLS</u>          |
| 001    |          | 1  | <u>VNMLA</u>          |
| 010    |          | 0  | VMUL (floating-point) |
| 010    |          | 1  | <u>VNMUL</u>          |
| 011    |          | 0  | VADD (floating-point) |
| 011    |          | 1  | VSUB (floating-point) |
| 100    |          | 0  | <u>VDIV</u>           |
| 101    |          | 0  | <u>VFNMS</u>          |
| 101    |          | 1  | <u>VFNMA</u>          |
| 110    |          | 0  | <u>VFMA</u>           |
| 110    |          | 1  | <u>VFMS</u>           |

# System register 32-bit move

These instructions are under **System register access**, Advanced SIMD, floating-point, and Supervisor call.

|   | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22   | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8    | 7 | 6    | 5 | 4 | 3 | 2  | 1 | 0      |  |
|---|----|----|----|----|----|----|----|----|----|------|----|----|----|----|----|----|----|----|----|----|----|----|---|------|---|------|---|---|---|----|---|--------|--|
| ſ |    | СО | nd |    | 1  | 1  | 1  | 0  | (  | opc' | 1  | L  |    | CI | ₹n |    |    | F  | ₹t |    | 1  | 1  | 1 | cp15 | ( | opc2 | 2 | 1 |   | CF | m | $\Box$ |  |

| Decode field | ls | Instruction Details |
|--------------|----|---------------------|
| cond         | L  | Instruction Details |
| != 1111      | 0  | <u>MCR</u>          |
| != 1111      | 1  | MRC                 |
| 1111         |    | UNALLOCATED         |

# Supervisor call

These instructions are under **System register access**, Advanced SIMD, floating-point, and Supervisor call.

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|    | CC | nd |    |    | 11 | 11 |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

|   | Decode fields cond | Instruction details |
|---|--------------------|---------------------|
| ſ | 1111               | UNALLOCATED         |
| ſ | != 1111            | SVC                 |

# Advanced SIMD three registers of the same length extension

These instructions are under **System register access**, Advanced SIMD, floating-point, and Supervisor call.

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10  | 9 | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|---|-----|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 0  | op | շ1 | D  | O  | 2  |    | ٧  | 'n |    |    | ٧  | ⁄d |    | 1  | ор3 | 0 | op4 | Ν | Q | М | С |   | V | m |   |

| op1 | op2 | Decode f | ields<br>op4 | Q | U | Instruction Details                                | Architecture Version |
|-----|-----|----------|--------------|---|---|----------------------------------------------------|----------------------|
| x1  | 0x  | 0        | 0            | 0 | 0 | <u>VCADD</u> — <u>64-bit SIMD vector</u>           | Armv8.3              |
| x1  | 0x  | 0        | 0            | 0 | 1 | UNALLOCATED                                        | -                    |
| x1  | 0x  | 0        | 0            | 1 | 0 | <u>VCADD</u> — <u>128-bit SIMD vector</u>          | Armv8.3              |
| x1  | 0x  | 0        | 0            | 1 | 1 | UNALLOCATED                                        | -                    |
| 0.0 | 0x  | 0        | 0            |   |   | UNALLOCATED                                        | -                    |
| 00  | 0x  | 0        | 1            |   |   | UNALLOCATED                                        | -                    |
| 00  | 00  | 1        | 0            | 0 | 0 | UNALLOCATED                                        | -                    |
| 00  | 00  | 1        | 0            | 0 | 1 | UNALLOCATED                                        | -                    |
| 00  | 00  | 1        | 0            | 1 | 1 | UNALLOCATED                                        | -                    |
| 00  | 00  | 1        | 1            | 0 | 1 | UNALLOCATED                                        | -                    |
| 0.0 | 00  | 1        | 1            | 1 | 1 | UNALLOCATED                                        | -                    |
| 0.0 | 01  | 1        | 0            |   |   | UNALLOCATED                                        | -                    |
| 00  | 01  | 1        | 1            |   |   | UNALLOCATED                                        | -                    |
| 00  | 10  | 0        | 0            |   | 1 | VFMAL (vector)                                     | Armv8.2              |
| 00  | 10  | 0        | 1            |   |   | UNALLOCATED                                        | -                    |
| 00  | 10  | 1        | 0            |   |   | UNALLOCATED                                        | -                    |
| 00  | 10  | 1        | 1            | 0 | 0 | VSDOT (vector) — 64-bit SIMD vector                | Armv8.2              |
| 00  | 10  | 1        | 1            | 0 | 1 | <u>VUDOT (vector)</u> — <u>64-bit SIMD vector</u>  | Armv8.2              |
| 00  | 10  | 1        | 1            | 1 | 0 | VSDOT (vector) — 128-bit SIMD vector               | Armv8.2              |
| 00  | 10  | 1        | 1            | 1 | 1 | <u>VUDOT (vector)</u> — <u>128-bit SIMD vector</u> | Armv8.2              |
| 00  | 11  | 0        | 1            |   |   | UNALLOCATED                                        | -                    |
| 00  | 11  | 1        | 0            |   |   | UNALLOCATED                                        | -                    |
| 00  | 11  | 1        | 1            |   |   | UNALLOCATED                                        | -                    |
| 01  | 10  | 0        | 0            |   | 1 | VFMSL (vector)                                     | Armv8.2              |
| 01  | 11  |          |              |   |   | UNALLOCATED                                        | -                    |
|     | 1x  | 0        | 0            |   | 0 | <u>VCMLA</u>                                       | Armv8.3              |
| 10  | 11  |          |              |   |   | UNALLOCATED                                        | -                    |
| 11  | 11  |          |              |   |   | UNALLOCATED                                        | -                    |

# Advanced SIMD two registers and a scalar extension

These instructions are under <u>System register access</u>, <u>Advanced SIMD</u>, <u>floating-point</u>, <u>and Supervisor call</u>.

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23  | 22 | 21 2 | 0 1 | 9 1 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10  | 9 | 8   | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|----|-----|----|------|-----|-----|----|----|----|----|----|----|----|----|-----|---|-----|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1  | 0  | op1 | D  | op2  |     |     | Vn | 1  |    |    | V  | 'd |    | 1  | ор3 | 0 | op4 | Ν | Q | М | С |   | Vr | m |   |

|     |     | Decode 1 | fields |   |   | Instruction Details                                    | Architecture Version |
|-----|-----|----------|--------|---|---|--------------------------------------------------------|----------------------|
| op1 | op2 | op3      | op4    | Q | U | instruction Details                                    | Architecture version |
| 0   |     | 0        | 0      |   | 0 | VCMLA (by element) — half-precision scalar             | Armv8.3              |
| 0   | 0.0 | 0        | 0      |   | 1 | VFMAL (by scalar)                                      | Armv8.2              |
| 0   | 01  | 0        | 0      |   | 1 | VFMSL (by scalar)                                      | Armv8.2              |
| 0   | 10  | 1        | 1      | 0 | 0 | VSDOT (by element) — 64-bit SIMD vector                | Armv8.2              |
| 0   | 10  | 1        | 1      | 0 | 1 | <u>VUDOT (by element)</u> — <u>64-bit SIMD vector</u>  | Armv8.2              |
| 0   | 10  | 1        | 1      | 1 | 0 | VSDOT (by element) — 128-bit SIMD vector               | Armv8.2              |
| 0   | 10  | 1        | 1      | 1 | 1 | <u>VUDOT (by element)</u> — <u>128-bit SIMD vector</u> | Armv8.2              |
| 1   |     | 0        | 0      |   | 0 | VCMLA (by element) — single-precision scalar           | Armv8.3              |

# Advanced SIMD load/store and 64-bit move

These instructions are under **System register access**, Advanced SIMD, floating-point, and Supervisor call.

| _; | 31 | 30   | 29  | 28 | 27 | 26  | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|------|-----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| Г  |    | != 1 | 111 |    |    | 110 |    |    | op | 00 |    |    |    |    |    |    |    |    |    |    | 1  | 0  |   |   |   |   |   |   |   |   |   |   |

| Decode fields<br>op0 | Instruction details                          |
|----------------------|----------------------------------------------|
| 00x0                 | Advanced SIMD and floating-point 64-bit move |
| ! = 00x0             | Advanced SIMD and floating-point load/store  |

# Advanced SIMD and floating-point 64-bit move

These instructions are under Advanced SIMD load/store and 64-bit move.

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8  | 7  | 6  | 5 | 4  | 3 | 2 | 1 | 0 |
|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|---|----|---|---|---|---|
|    | != 1 | 111 |    | 1  | 1  | 0  | 0  | 0  | D  | 0  | ор |    | R  | t2 |    |    | F  | ₹t |    | 1  | 0  | Siz | ze | ор | c2 | М | о3 |   | V | n |   |
|    | СО   | nd  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |    |    |    |   |    |   |   |   |   |

The following constraints also apply to this encoding: cond != 1111 && cond != 1111

|   | ı  | Decode fi | elds |    | Instruction Details                                                                                                    |
|---|----|-----------|------|----|------------------------------------------------------------------------------------------------------------------------|
| D | op | size      | opc2 | о3 | Instruction Details                                                                                                    |
| 0 |    |           |      |    | UNALLOCATED                                                                                                            |
| 1 |    |           |      | 0  | UNALLOCATED                                                                                                            |
| 1 |    | 0x        | 0.0  | 1  | UNALLOCATED                                                                                                            |
| 1 |    |           | 01   |    | UNALLOCATED                                                                                                            |
| 1 | 0  | 10        | 00   | 1  | VMOV (between two general-purpose registers and two single-precision registers) — from general-purpose registers       |
| 1 | 0  | 11        | 00   | 1  | VMOV (between two general-purpose registers and a doubleword floating-point register) — from general-purpose registers |
| 1 |    |           | 1x   |    | UNALLOCATED                                                                                                            |
| 1 | 1  | 10        | 00   | 1  | VMOV (between two general-purpose registers and two single-precision registers) — to general-purpose registers         |
| 1 | 1  | 11        | 00   | 1  | VMOV (between two general-purpose registers and a doubleword floating-point register) — to general-purpose registers   |

# Advanced SIMD and floating-point load/store

These instructions are under Advanced SIMD load/store and 64-bit move.

| 31 30 29 28 | 27 26 25 | 24 23 22 | 21 20 | 19 18 17 16 | 15 14 13 12 | 11 10 | 9 8  | 7 6 5 4 3 2 | 1 0 |
|-------------|----------|----------|-------|-------------|-------------|-------|------|-------------|-----|
| != 1111     | 1 1 0    | P U D    | WL    | Rn          | Vd          | 1 0   | size | imm8        |     |

cond

The following constraints also apply to this encoding: cond != 1111 && P:U:D:W != 00x0 && cond != 1111

|   |   |   |   | Decode fields |      |          | Instruction Details                          |
|---|---|---|---|---------------|------|----------|----------------------------------------------|
| P | U | W | L | Rn            | size | imm8     | Thisti uction Details                        |
| 0 | 0 | 1 |   |               |      |          | UNALLOCATED                                  |
| 0 | 1 |   |   |               | 0x   |          | UNALLOCATED                                  |
| 0 | 1 |   | 0 |               | 10   |          | VSTM, VSTMDB, VSTMIA                         |
| 0 | 1 |   | 0 |               | 11   | xxxxxxx0 | <u>VSTM, VSTMDB, VSTMIA</u>                  |
| 0 | 1 |   | 0 |               | 11   | xxxxxxx1 | FSTMDBX, FSTMIAX — Increment After           |
| 0 | 1 |   | 1 |               | 10   |          | VLDM, VLDMDB, VLDMIA                         |
| 0 | 1 |   | 1 |               | 11   | xxxxxxx0 | VLDM, VLDMDB, VLDMIA                         |
| 0 | 1 |   | 1 |               | 11   | xxxxxxx1 | FLDM*X (FLDMDBX, FLDMIAX) — Increment After  |
| 1 |   | 0 | 0 |               |      |          | <u>VSTR</u>                                  |
| 1 |   | 0 |   |               | 00   |          | UNALLOCATED                                  |
| 1 |   | 0 | 1 | != 1111       |      |          | VLDR (immediate)                             |
| 1 | 0 | 1 |   |               | 0x   |          | UNALLOCATED                                  |
| 1 | 0 | 1 | 0 |               | 10   |          | VSTM, VSTMDB, VSTMIA                         |
| 1 | 0 | 1 | 0 |               | 11   | 0xxxxxxx | <u>VSTM, VSTMDB, VSTMIA</u>                  |
| 1 | 0 | 1 | 0 |               | 11   | xxxxxxx1 | FSTMDBX, FSTMIAX — Decrement Before          |
| 1 | 0 | 1 | 1 |               | 10   |          | VLDM, VLDMDB, VLDMIA                         |
| 1 | 0 | 1 | 1 |               | 11   | 0xxxxxxx | VLDM, VLDMDB, VLDMIA                         |
| 1 | 0 | 1 | 1 |               | 11   | xxxxxxx1 | FLDM*X (FLDMDBX, FLDMIAX) — Decrement Before |
| 1 |   | 0 | 1 | 1111          |      |          | VLDR (literal)                               |
| 1 | 1 | 1 |   |               |      |          | UNALLOCATED                                  |

# Advanced SIMD and floating-point 32-bit move

These instructions are under System register access, Advanced SIMD, floating-point, and Supervisor call.

| 31 30 29 28 | 27 26 25 24 | 23 22 21 | 20 19 18 17 | 16 15 14 13 12 | 11 10 9 8 | 7 6 5 | 4 3 2 1 0 |
|-------------|-------------|----------|-------------|----------------|-----------|-------|-----------|
| != 1111     | 1110        | op0      |             |                | 101 op    | 1     | 11111     |

| Decode | e fields | Instruction details                                          |
|--------|----------|--------------------------------------------------------------|
| op0    | op1      | Instruction details                                          |
| 000    | 0        | VMOV (between general-purpose register and single-precision) |
| 111    | 0        | Floating-point move special register                         |
|        | 1        | Advanced SIMD 8/16/32-bit element move/duplicate             |

# Floating-point move special register

These instructions are under Advanced SIMD and floating-point 32-bit move.

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7   | 6   | 5   | 4 | 3   | 2   | 1   | 0   |
|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|-----|-----|-----|---|-----|-----|-----|-----|
|    | != 1 | 1111 |    | 1  | 1  | 1  | 0  | 1  | 1  | 1  | L  |    | re | g  |    |    | F  | ₹t |    | 1  | 0  | 1 | 0 | (0) | (0) | (0) | 1 | (0) | (0) | (0) | (0) |
|    | СО   | nd   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |     |     |     |   |     |     |     |     |

The following constraints also apply to this encoding: cond != 1111 && cond != 1111

| Decode fields<br>L | Instruction Details |
|--------------------|---------------------|
| 0                  | <u>VMSR</u>         |
| 1                  | <u>VMRS</u>         |

# Advanced SIMD 8/16/32-bit element move/duplicate

These instructions are under Advanced SIMD and floating-point 32-bit move.

| 31 | 30 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22   | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6  | 5  | 4 | 3   | 2   | 1   | 0   |
|----|--------|----|----|----|----|----|----|------|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|----|----|---|-----|-----|-----|-----|
|    | != 111 | 1  | 1  | 1  | 1  | 0  | (  | орс1 |    | L  |    | ٧  | 'n |    |    | F  | ₹t |    | 1  | 0  | 1 | 1 | N | ор | c2 | 1 | (0) | (0) | (0) | (0) |
|    | cond   |    |    |    |    |    |    |      |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |    |    |   |     |     |     |     |

The following constraints also apply to this encoding: cond != 1111 && cond != 1111

| Dec  | ode fi | elds | Instruction Details                       |
|------|--------|------|-------------------------------------------|
| opc1 | L      | opc2 | instruction Details                       |
| 0xx  | 0      |      | VMOV (general-purpose register to scalar) |
|      | 1      |      | VMOV (scalar to general-purpose register) |
| 1xx  | 0      | 0x   | VDUP (general-purpose register)           |
| 1xx  | 0      | 1x   | UNALLOCATED                               |

# **Unconditional instructions**

These instructions are under the top-level.

| 31 | 30 | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20  | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|-----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|    | 1  | 111 | 0  |    | op | o0 |    |    |    |    | op1 |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

| Decode<br>op0 | e fields<br>op1 | Instruction details                           |
|---------------|-----------------|-----------------------------------------------|
| 00            | •               | <u>Miscellaneous</u>                          |
| 01            |                 | Advanced SIMD data-processing                 |
| 1x            | 1               | Memory hints and barriers                     |
| 10            | 0               | Advanced SIMD element or structure load/store |
| 11            | 0               | UNALLOCATED                                   |

# **Miscellaneous**

These instructions are under <u>Unconditional instructions</u>.

| 31 | 30 | 29 | 28  | 27 | 26 | 25 | 24 | 23 | 22  | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6  | 5  | 4 | 3 | 2 | 1 | 0 |
|----|----|----|-----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|----|----|---|---|---|---|---|
|    |    | 11 | 110 | 00 |    |    |    |    | 000 | )  |    |    |    |    |    |    |    |    |    |    |    |   |   |   | or | o1 |   |   |   |   |   |

| Decode | fields | Instruction details       | A vohito atuva vousian |
|--------|--------|---------------------------|------------------------|
| op0    | op1    | instruction details       | Architecture version   |
| 0xxxx  |        | UNALLOCATED               | -                      |
| 10000  | xx0x   | Change Process State      | -                      |
| 10001  | 1000   | UNALLOCATED               | -                      |
| 10001  | x100   | UNALLOCATED               | -                      |
| 10001  | xx01   | UNALLOCATED               | -                      |
| 10001  | 0000   | <u>SETPAN</u>             | Armv8.1                |
| 1000x  | 0111   | UNALLOCATED               | -                      |
| 10010  | 0111   | CONSTRAINED UNPREDICTABLE | -                      |

| 10011 | 0111 | UNALLOCATED | - |
|-------|------|-------------|---|
| 1001x | xx0x | UNALLOCATED | - |
| 100xx | 0011 | UNALLOCATED | - |
| 100xx | 0x10 | UNALLOCATED | - |
| 100xx | 1x1x | UNALLOCATED | - |
| 101xx |      | UNALLOCATED | - |
| 11xxx |      | UNALLOCATED | - |

The behavior of the CONSTRAINED UNPREDICTABLE encodings in this table is described in CONSTRAINED UNPREDICTABLE behavior for A32 and T32 instruction encodings

# **Change Process State**

These instructions are under Miscellaneous.

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 1 | 18 | 17 | 16 | 15  | 14  | 13  | 12  | 11  | 10  | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2    | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|------|----|----|----|-----|-----|-----|-----|-----|-----|---|---|---|---|---|---|---|------|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 0  | 1  | 0  | 0  | 0  | 0  | imo  | d  | М  | ор | (0) | (0) | (0) | (0) | (0) | (0) | Е | Α | Ι | F | 0 |   | r | node | Э |   |

|      | Deco | de field | ls    | Instruction Details |
|------|------|----------|-------|---------------------|
| imod | M    | op       | mode  | instruction Details |
|      |      | 1        | 0xxxx | <u>SETEND</u>       |
|      |      | 0        |       | CPS, CPSID, CPSIE   |
|      |      | 1        | 1xxxx | UNALLOCATED         |

# **Advanced SIMD data-processing**

These instructions are under **Unconditional instructions**.

| 31 30 29 28 27 26 2 | 24 23 22 21 20 19 18 17 16 | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |
|---------------------|----------------------------|---------------------------------------|
| 1111001             | op0                        | op1                                   |

|   | Decodo<br>op0 | e fields<br>op1 | Instruction details                                                  |
|---|---------------|-----------------|----------------------------------------------------------------------|
|   | 0             |                 | Advanced SIMD three registers of the same length                     |
|   | 1             | 0               | Advanced SIMD two registers, or three registers of different lengths |
| Γ | 1             | 1               | Advanced SIMD shifts and immediate generation                        |

# Advanced SIMD three registers of the same length

These instructions are under Advanced SIMD data-processing.

| 3 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21  | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3 | 2  | 1 | 0 |
|---|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|----|---|----|---|---|
| Г | 1  | 1  | 1  | 1  | 0  | 0  | 1  | U  | 0  | D  | siz | e  |    | ٧  | 'n |    |    | ٧  | 'd |    |    | op | С |   | Ν | Q | М | 01 |   | Vı | n |   |

|   | D    | ecode field: | S |    | Instruction Details   | Architecture Version |
|---|------|--------------|---|----|-----------------------|----------------------|
| U | size | opc          | Q | о1 | Instruction Details   | Architecture version |
| 0 | 0x   | 1100         |   | 1  | <u>VFMA</u>           | -                    |
| 0 | 0x   | 1101         |   | 0  | VADD (floating-point) | -                    |
| 0 | 0x   | 1101         |   | 1  | VMLA (floating-point) | -                    |
| 0 | 0x   | 1110         |   | 0  | VCEQ (register) — A2  | -                    |
| 0 | 0x   | 1111         |   | 0  | VMAX (floating-point) | -                    |
| 0 | 0x   | 1111         |   | 1  | <u>VRECPS</u>         | -                    |
|   |      | 0000         |   | 0  | <u>VHADD</u>          | -                    |

| U | D<br>size | ecode fields<br>opc | S Q      | o1 | Instruction Details                                                             | Architecture Version |
|---|-----------|---------------------|----------|----|---------------------------------------------------------------------------------|----------------------|
| 0 | 00        | 0001                | <u>V</u> | 1  | VAND (register)                                                                 | _                    |
|   |           | 0000                |          | 1  | VQADD                                                                           | _                    |
|   |           | 0001                |          | 0  | VRHADD                                                                          | _                    |
| 0 | 00        | 1100                |          | 0  | SHA1C                                                                           | _                    |
|   |           | 0010                |          | 0  | VHSUB                                                                           | -                    |
| 0 | 01        | 0001                |          | 1  | VBIC (register)                                                                 | -                    |
|   | 01        | 0010                |          | 1  | VQSUB                                                                           | -                    |
|   |           | 0010                |          | 0  | VCGT (register) — A1                                                            | -                    |
|   |           | 0011                |          | 1  | $\frac{\text{VCGF (register)} - \text{A1}}{\text{VCGE (register)} - \text{A1}}$ | -                    |
| 0 | 01        | 1100                |          | 0  | SHA1P                                                                           | -                    |
| 0 | 1x        | 1100                |          | 1  | VFMS                                                                            | -                    |
| 0 | 1x        | 1101                |          | 0  | VSUB (floating-point)                                                           | -                    |
| 0 | 1x        | 1101                |          | 1  | VMLS (floating-point)                                                           | -                    |
| 0 | 1x        | 1110                |          | 0  | UNALLOCATED                                                                     |                      |
| 0 | 1x        | 1111                |          | 0  | VMIN (floating-point)                                                           | -                    |
| 0 | 1x        | 1111                |          | 1  |                                                                                 | -                    |
|   | ΙX        | 0100                |          | 0  | VRSQRTS VSUL (respirator)                                                       | -                    |
| 0 |           | 1000                |          | 0  | VSHL (register)                                                                 | -                    |
| 0 | 10        | 0001                |          | 1  | VADD (integer)                                                                  | -                    |
| 0 | 10        | 1000                |          | 1  | VORR (register)                                                                 | -                    |
|   |           |                     |          |    | <u>VTST</u>                                                                     | -                    |
|   |           | 0100                |          | 1  | VQSHL (register)                                                                | -                    |
| 0 |           | 1001                |          | 0  | VMLA (integer)                                                                  | -                    |
|   |           | 0101                |          | 0  | VRSHL                                                                           | -                    |
|   |           | 0101                |          | 1  | VQRSHL                                                                          | -                    |
| 0 | 1.0       | 1011                |          | 0  | VQDMULH                                                                         | -                    |
| 0 | 10        | 1100                |          | 0  | SHA1M                                                                           | -                    |
| 0 |           | 1011                |          | 1  | VPADD (integer)                                                                 | -                    |
|   | 1 1       | 0110                |          | 0  | VMAX (integer)                                                                  | -                    |
| 0 | 11        | 0001                |          | 1  | VORN (register)                                                                 | -                    |
|   |           | 0110                |          | 1  | VMIN (integer)                                                                  | -                    |
|   |           | 0111                |          | 0  | VABD (integer)                                                                  | -                    |
|   | - 1 1     | 0111                |          | 1  | VABA                                                                            | -                    |
| 0 | 11        | 1100                |          | 0  | SHA1SU0                                                                         | -                    |
| 1 | 0x        | 1101                |          | 0  | VPADD (floating-point)                                                          | -                    |
| 1 | 0x        | 1101                |          | 1  | VMUL (floating-point)                                                           | -                    |
| 1 | 0x        | 1110                |          | 0  | VCGE (register) — A2                                                            | -                    |
| 1 | 0x        | 1110                |          | 1  | <u>VACGE</u>                                                                    | -                    |
| 1 | 0x        | 1111                | 0        | 0  | VPMAX (floating-point)                                                          | -                    |
| 1 | 0x        | 1111                |          | 1  | VMAXNM                                                                          | -                    |
| 1 | 0.0       | 0001                |          | 1  | <u>VEOR</u>                                                                     | -                    |
|   | 0.0       | 1001                |          | 1  | VMUL (integer and polynomial)                                                   | -                    |
| 1 | 0.0       | 1100                |          | 0  | SHA256H                                                                         | -                    |
|   | 0.1       | 1010                | 0        | 0  | VPMAX (integer)                                                                 | -                    |
| 1 | 01        | 0001                |          | 1  | VBSL                                                                            | -                    |
|   |           | 1010                | 0        | 1  | <u>VPMIN (integer)</u>                                                          | -                    |
|   |           | 1010                | 1        | _  | UNALLOCATED                                                                     | -                    |
| 1 | 01        | 1100                |          | 0  | <u>SHA256H2</u>                                                                 | -                    |

|   | D    | ecode field | S |           | Instruction Details    | Architecture Version |
|---|------|-------------|---|-----------|------------------------|----------------------|
| U | size | opc         | Q | <u>01</u> | mstruction Details     | Themteetare version  |
| 1 | 1x   | 1101        |   | 0         | VABD (floating-point)  | -                    |
| 1 | 1x   | 1110        |   | 0         | VCGT (register) — A2   | -                    |
| 1 | 1x   | 1110        |   | 1         | <u>VACGT</u>           | -                    |
| 1 | 1x   | 1111        | 0 | 0         | VPMIN (floating-point) | -                    |
| 1 | 1x   | 1111        |   | 1         | <u>VMINNM</u>          | -                    |
| 1 |      | 1000        |   | 0         | VSUB (integer)         | -                    |
| 1 | 10   | 0001        |   | 1         | <u>VBIT</u>            | -                    |
| 1 |      | 1000        |   | 1         | VCEQ (register) — A1   | -                    |
| 1 |      | 1001        |   | 0         | VMLS (integer)         | -                    |
| 1 |      | 1011        |   | 0         | <u>VQRDMULH</u>        | -                    |
| 1 | 10   | 1100        |   | 0         | <u>SHA256SU1</u>       | -                    |
| 1 |      | 1011        |   | 1         | <u>VQRDMLAH</u>        | Armv8.1              |
| 1 | 11   | 0001        |   | 1         | <u>VBIF</u>            | -                    |
| 1 |      | 1100        |   | 1         | <u>VQRDMLSH</u>        | Armv8.1              |
| 1 |      | 1111        | 1 | 0         | UNALLOCATED            | -                    |

# Advanced SIMD two registers, or three registers of different lengths

These instructions are under Advanced SIMD data-processing.

| 31 | 30 | 29 | 28  | 27 | 26 | 25 | 24  | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|-----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|-----|---|---|---|---|---|---|
|    |    | 11 | 110 | 01 |    |    | op0 | 1  |    | 0  | p1 |    |    |    |    |    |    |    |    | op | 2  |   |   |   | ор3 |   | 0 |   |   |   |   |

|     | Decode f | ields |     | Instruction details                                |
|-----|----------|-------|-----|----------------------------------------------------|
| op0 | op1      | op2   | op3 | instruction details                                |
| 0   | 11       |       |     | VEXT (byte elements)                               |
| 1   | 11       | 0x    |     | Advanced SIMD two registers misc                   |
| 1   | 11       | 10    |     | VTBL, VTBX                                         |
| 1   | 11       | 11    |     | Advanced SIMD duplicate (scalar)                   |
|     | != 11    |       | 0   | Advanced SIMD three registers of different lengths |
|     | != 11    |       | 1   | Advanced SIMD two registers and a scalar           |

#### Advanced SIMD two registers misc

These instructions are under Advanced SIMD two registers, or three registers of different lengths.

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 18 | 17 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|-------|-------|----|----|----|----|----|----|----|----|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 1  | D  | 1  | 1  | size  | opc1  |    | Vo | d  |    | 0  |    | ор | c2 |   | Q | М | 0 |   | Vı | m |   |

|      | Decode | e fields |   | Instruction Details |
|------|--------|----------|---|---------------------|
| size | opc1   | opc2     | Q | Instruction Details |
|      | 00     | 0000     |   | VREV64              |
|      | 0.0    | 0001     |   | VREV32              |
|      | 0.0    | 0010     |   | VREV16              |
|      | 0.0    | 0011     |   | UNALLOCATED         |
|      | 0.0    | 010x     |   | <u>VPADDL</u>       |
|      | 0.0    | 0110     | 0 | <u>AESE</u>         |
|      | 0.0    | 0110     | 1 | <u>AESD</u>         |
|      | 0.0    | 0111     | 0 | <u>AESMC</u>        |
|      | 0.0    | 0111     | 1 | <u>AESIMC</u>       |

| size | opc1 | e neids<br>opc2 | Q | Instruction Details                                                                                    |
|------|------|-----------------|---|--------------------------------------------------------------------------------------------------------|
|      | 00   | 1000            |   | VCLS                                                                                                   |
| 00   | 10   | 0000            |   | VSWP                                                                                                   |
|      | 0.0  | 1001            |   | <u>VCLZ</u>                                                                                            |
|      | 0.0  | 1010            |   | VCNT                                                                                                   |
|      | 0.0  | 1011            |   | VMVN (register)                                                                                        |
| 00   | 10   | 1100            | 1 | UNALLOCATED                                                                                            |
|      | 0.0  | 110x            |   | VPADAL                                                                                                 |
|      | 0.0  | 1110            |   | VQABS                                                                                                  |
|      | 0.0  | 1111            |   | VONEG                                                                                                  |
|      | 01   | x000            |   | VCGT (immediate #0)                                                                                    |
|      | 01   | x001            |   | VCGE (immediate #0)                                                                                    |
|      | 01   | x010            |   | VCEQ (immediate #0)                                                                                    |
|      | 01   | x011            |   | VCLE (immediate #0)                                                                                    |
|      | 01   | x100            |   | VCLT (immediate #0)                                                                                    |
|      | 01   | x110            |   | VABS                                                                                                   |
|      | 01   | x111            |   | VNEG                                                                                                   |
|      | 01   | 0101            | 1 | SHA1H                                                                                                  |
|      | 10   | 0001            |   | VTRN                                                                                                   |
|      | 10   | 0010            |   | VUZP                                                                                                   |
|      | 10   | 0011            |   | VZIP                                                                                                   |
|      | 10   | 0100            | 0 | VMOVN                                                                                                  |
|      | 10   | 0100            | 1 | VQMOVN, VQMOVUN — VQMOVUN                                                                              |
|      | 10   | 0101            |   | VQMOVN, VQMOVUN — VQMOVN                                                                               |
|      | 10   | 0110            | 0 | VSHLL                                                                                                  |
|      | 10   | 0111            | 0 | SHA1SU1                                                                                                |
|      | 10   | 0111            | 1 | SHA256SU0                                                                                              |
|      | 10   | 1000            |   | VRINTN (Advanced SIMD)                                                                                 |
|      | 10   | 1001            |   | VRINTX (Advanced SIMD)                                                                                 |
|      | 10   | 1010            |   | VRINTA (Advanced SIMD)                                                                                 |
|      | 10   | 1011            |   | VRINTZ (Advanced SIMD)                                                                                 |
| 10   | 10   | 1100            | 1 | UNALLOCATED                                                                                            |
|      | 10   | 1100            | 0 | VCVT (between half-precision and single-precision, Advanced SIMD) — single-precision to half-precision |
|      | 10   | 1101            |   | VRINTM (Advanced SIMD)                                                                                 |
|      | 10   | 1110            | 0 | VCVT (between half-precision and single-precision, Advanced SIMD) — half-precision to single-precision |
|      | 10   | 1110            | 1 | UNALLOCATED                                                                                            |
|      | 10   | 1111            |   | VRINTP (Advanced SIMD)                                                                                 |
|      | 11   | 000x            |   | VCVTA (Advanced SIMD)                                                                                  |
|      | 11   | 001x            |   | VCVTN (Advanced SIMD)                                                                                  |
|      | 11   | 010x            |   | VCVTP (Advanced SIMD)                                                                                  |
|      | 11   | 011x            |   | VCVTM (Advanced SIMD)                                                                                  |
|      | 11   | 10x0            |   | <u>VRECPE</u>                                                                                          |
|      | 11   | 10x1            |   | <u>VRSQRTE</u>                                                                                         |
| 11   | 10   | 1100            | 1 | UNALLOCATED                                                                                            |
|      | 11   | 11xx            |   | VCVT (between floating-point and integer, Advanced SIMD)                                               |

# Advanced SIMD duplicate (scalar)

**Decode fields** 

These instructions are under Advanced SIMD two registers, or three registers of different lengths.

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8   | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0      |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|-----|---|---|---|---|---|----|---|--------|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 1  | D  | 1  | 1  |    | im | m4 |    |    | V  | ′d |    | 1  | 1  |   | орс |   | Q | М | 0 |   | Vı | n | $\Box$ |

| Decode fields | Instruction Details |
|---------------|---------------------|
| opc           | instruction Details |
| 000           | VDUP (scalar)       |
| 001           | UNALLOCATED         |
| 01x           | UNALLOCATED         |
| 1xx           | UNALLOCATED         |

# Advanced SIMD three registers of different lengths

 $These \ instructions \ are \ under \ \underline{Advanced \ SIMD \ two \ registers, or \ three \ registers \ of \ different \ lengths}.$ 

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24        | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|-----------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | $\supset$ | 1  | ם  | != | 11 |    | ٧  | 'n |    |    | ٧  | 'd |    |    | op | С |   | Ν | 0 | М | 0 |   | Vı | m |   |

size

The following constraints also apply to this encoding: size != 11 && size != 11

| Dec<br>U | ode fields<br>opc | Instruction Details            |
|----------|-------------------|--------------------------------|
|          | 0000              | <u>VADDL</u>                   |
|          | 0001              | <u>VADDW</u>                   |
|          | 0010              | <u>VSUBL</u>                   |
| 0        | 0100              | <u>VADDHN</u>                  |
|          | 0011              | <u>VSUBW</u>                   |
| 0        | 0110              | <u>VSUBHN</u>                  |
| 0        | 1001              | <u>VQDMLAL</u>                 |
|          | 0101              | <u>VABAL</u>                   |
| 0        | 1011              | VQDMLSL                        |
| 0        | 1101              | <u>VQDMULL</u>                 |
|          | 0111              | VABDL (integer)                |
|          | 1000              | VMLAL (integer)                |
|          | 1010              | VMLSL (integer)                |
| 1        | 0100              | <u>VRADDHN</u>                 |
| 1        | 0110              | <u>VRSUBHN</u>                 |
|          | 11x0              | VMULL (integer and polynomial) |
| 1        | 1001              | UNALLOCATED                    |
| 1        | 1011              | UNALLOCATED                    |
| 1        | 1101              | UNALLOCATED                    |
|          | 1111              | UNALLOCATED                    |

# Advanced SIMD two registers and a scalar

These instructions are under Advanced SIMD two registers, or three registers of different lengths.

| _3 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0_ |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|----|
|    | 1  | 1  | 1  | 1  | 0  | 0  | 1  | Q  | 1  | D  | != | 11 |    | ٧  | 'n |    |    | ٧  | ′d |    |    | op | С |   | Ζ | 1 | М | 0 |   | V | m |    |

size

The following constraints also apply to this encoding: size != 11 && size != 11

| Dec | ode fields | Instruction Details  | Architecture Version |
|-----|------------|----------------------|----------------------|
| Q   | opc        | Thistruction Details | Architecture version |
|     | 000x       | VMLA (by scalar)     | -                    |
| 0   | 0011       | <u>VQDMLAL</u>       | -                    |
|     | 0010       | VMLAL (by scalar)    | -                    |
| 0   | 0111       | <u>VQDMLSL</u>       | -                    |
|     | 010x       | VMLS (by scalar)     | -                    |
| 0   | 1011       | VQDMULL              | -                    |
|     | 0110       | VMLSL (by scalar)    | -                    |
|     | 100x       | VMUL (by scalar)     | -                    |
| 1   | 0011       | UNALLOCATED          | -                    |
|     | 1010       | VMULL (by scalar)    | -                    |
| 1   | 0111       | UNALLOCATED          | -                    |
|     | 1100       | <u>VQDMULH</u>       | -                    |
|     | 1101       | VQRDMULH             | -                    |
| 1   | 1011       | UNALLOCATED          | -                    |
|     | 1110       | <u>VQRDMLAH</u>      | Armv8.1              |
|     | 1111       | <u>VQRDMLSH</u>      | Armv8.1              |

# Advanced SIMD shifts and immediate generation

These instructions are under Advanced SIMD data-processing.

| _3 | 1 | 30 | 29 | 28  | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14  | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|---|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|    |   |    | 11 | 110 | 01 |    |    |    | 1  |    |    |    |    |    |    |    |    | op0 |    |    |    |    |   |   |   |   |   | 1 |   |   |   |   |

| Decode fields | Instruction details |
|---------------|---------------------|
| an()          | instruction details |

| 000xxxxxxxxx0    | Advanced SIMD one register and modified immediate |
|------------------|---------------------------------------------------|
| != 000xxxxxxxxxx | Advanced SIMD two registers and shift amount      |

# Advanced SIMD one register and modified immediate

These instructions are under Advanced SIMD shifts and immediate generation.

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17  | 16 | 15 | 14 | 13 | 12 | 11 | 10  | 9   | 8 | 7 | 6 | 5  | 4 | 3 | 2   | 1  | 0_ |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|-----|-----|---|---|---|----|---|---|-----|----|----|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | i  | 1  | О  | 0  | 0  | 0  | i  | mm: | 3  |    | ٧  | ⁄d |    |    | cmo | ode |   | 0 | Q | ор | 1 |   | imr | n4 |    |

| Decode f |    | Instruction Details                 |
|----------|----|-------------------------------------|
| cmode    | op |                                     |
| 0xx0     | 0  | <u>VMOV (immediate)</u> — <u>A1</u> |
| 0xx0     | 1  | <u>VMVN (immediate)</u> — <u>A1</u> |
| 0xx1     | 0  | <u>VORR (immediate)</u> — <u>A1</u> |
| 0xx1     | 1  | <u>VBIC (immediate)</u> — <u>A1</u> |
| 10x0     | 0  | VMOV (immediate) — A3               |
| 10x0     | 1  | <u>VMVN (immediate)</u> — <u>A2</u> |
| 10x1     | 0  | VORR (immediate) — A2               |
| 10x1     | 1  | <u>VBIC (immediate)</u> — <u>A2</u> |
| 11xx     | 0  | <u>VMOV (immediate)</u> — <u>A4</u> |
| 110x     | 1  | <u>VMVN (immediate)</u> — <u>A3</u> |
| 1110     | 1  | <u>VMOV (immediate)</u> — <u>A5</u> |
| 1111     | 1  | UNALLOCATED                         |

# Advanced SIMD two registers and shift amount

These instructions are under Advanced SIMD shifts and immediate generation.

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20  | 19 | 18 | 17  | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|-----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1  | U  | 1  | D  | in | nm3 | BH | ir | nm3 | 3L |    | V  | ′d |    |    | O  | oc |   | L | Q | М | 1 |   | V | n |   |

The following constraints also apply to this encoding: imm3H:imm3L:Vd:opc:L!=000xxxxxxxxxx0

|   | Dec     | ode fields |      |                                    | Instruction Details                                          |  |  |  |  |
|---|---------|------------|------|------------------------------------|--------------------------------------------------------------|--|--|--|--|
| U | imm3H:L | imm3L      | opc  | Q                                  | Instruction Details                                          |  |  |  |  |
|   | != 0000 |            | 0000 |                                    | <u>VSHR</u>                                                  |  |  |  |  |
|   | != 0000 |            | 0001 |                                    | <u>VSRA</u>                                                  |  |  |  |  |
|   | != 0000 | 000        | 1010 | 0                                  | <u>VMOVL</u>                                                 |  |  |  |  |
|   | != 0000 |            | 0010 |                                    | <u>VRSHR</u>                                                 |  |  |  |  |
|   | != 0000 |            | 0011 |                                    | <u>VRSRA</u>                                                 |  |  |  |  |
|   | != 0000 |            | 0111 |                                    | VQSHL, VQSHLU (immediate) — VQSHL                            |  |  |  |  |
|   | != 0000 |            | 1001 | 0                                  | <u>VQSHRN, VQSHRUN</u> — <u>VQSHRN</u>                       |  |  |  |  |
|   | != 0000 |            | 1001 |                                    |                                                              |  |  |  |  |
|   | != 0000 |            | 1010 |                                    |                                                              |  |  |  |  |
|   | != 0000 |            | 11xx |                                    | VCVT (between floating-point and fixed-point, Advanced SIMD) |  |  |  |  |
| 0 | != 0000 |            | 0101 |                                    | VSHL (immediate)                                             |  |  |  |  |
| 0 | != 0000 |            | 1000 | 0                                  | <u>VSHRN</u>                                                 |  |  |  |  |
| 0 | != 0000 |            | 1000 | 1                                  | <u>VRSHRN</u>                                                |  |  |  |  |
| 1 | != 0000 |            | 0100 |                                    | VSRI                                                         |  |  |  |  |
| 1 | != 0000 |            | 0101 |                                    | VSLI                                                         |  |  |  |  |
| 1 | != 0000 |            | 0110 | VQSHL, VQSHLU (immediate) — VQSHLU |                                                              |  |  |  |  |
| 1 | != 0000 |            | 1000 | 0                                  | <u>VQSHRN, VQSHRUN</u> — <u>VQSHRUN</u>                      |  |  |  |  |
| 1 | != 0000 |            | 1000 | 1                                  | VQRSHRN, VQRSHRUN — VQRSHRUN                                 |  |  |  |  |

# Memory hints and barriers

These instructions are under <u>Unconditional instructions</u>.

| 31 | 30 | 29  | 28  | 27 | 26 | 25 | 24 | 23  | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4   | 3 | 2 | 1 | 0 |
|----|----|-----|-----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|-----|---|---|---|---|
|    |    | 111 | 101 |    |    |    |    | റ്റ | )  |    | 1  |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   | on1 |   |   |   |   |

| Decode f | ields<br>op1 | Instruction details       |
|----------|--------------|---------------------------|
| 00xx1    |              | CONSTRAINED UNPREDICTABLE |
| 01001    |              | CONSTRAINED UNPREDICTABLE |
| 01011    |              | <u>Barriers</u>           |
| 011x1    |              | CONSTRAINED UNPREDICTABLE |
| 0xxx0    |              | Preload (immediate)       |
| 1xxx0    | 0            | Preload (register)        |
| 1xxx1    | 0            | CONSTRAINED UNPREDICTABLE |
| 1xxxx    | 1            | UNALLOCATED               |

The behavior of the CONSTRAINED UNPREDICTABLE encodings in this table is described in CONSTRAINED UNPREDICTABLE behavior for A32 and T32 instruction encodings

#### **Barriers**

These instructions are under Memory hints and barriers.

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19  | 18  | 17  | 16  | 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7 | 6   | 5   | 4 | 3 | 2   | 1   | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|---|-----|-----|---|---|-----|-----|---|
| 1  | 1  | 1  | 1  | 0  | 1  | 0  | 1  | 0  | 1  | 1  | 1  | (1) | (1) | (1) | (1) | (1) | (1) | (1) | (1) | (0) | (0) | (0) | (0) |   | opc | ode |   |   | got | ion |   |

| Deco<br>opcode | ode fields<br>option | Instruction Details       |
|----------------|----------------------|---------------------------|
| 0000           |                      | CONSTRAINED UNPREDICTABLE |
| 0001           |                      | CLREX                     |
| 001x           |                      | CONSTRAINED UNPREDICTABLE |
| 0100           | ! = 0x00             | DSB                       |
| 0100           | 0000                 | SSBB                      |
| 0100           | 0100                 | <u>PSSBB</u>              |
| 0101           |                      | <u>DMB</u>                |
| 0110           |                      | ISB                       |
| 0111           |                      | <u>SB</u>                 |
| 1xxx           |                      | CONSTRAINED UNPREDICTABLE |

The behavior of the CONSTRAINED UNPREDICTABLE encodings in this table is described in CONSTRAINED UNPREDICTABLE behavior for A32 and T32 instruction encodings

# Preload (immediate)

These instructions are under Memory hints and barriers.

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15  | 14  | 13  | 12  | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|----|----|---|---|---|-----|-----|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 1  | 0  | D  | U  | R  | 0  | 1  |    | R  | ≀n |    | (1) | (1) | (1) | (1) |    |    |   |   |   | imr | n12 |   |   |   |   |   |

|   | Deco | de fields | Instruction Details                   |
|---|------|-----------|---------------------------------------|
| D | R    | Rn        | Instruction Details                   |
| 0 | 0    |           | Reserved hint, behaves as NOP         |
| 0 | 1    |           | PLI (immediate, literal)              |
| 1 |      | 1111      | PLD (literal)                         |
| 1 | 0    | != 1111   | PLD, PLDW (immediate) — preload write |
| 1 | 1    | != 1111   | PLD, PLDW (immediate) — preload read  |

# Preload (register)

These instructions are under Memory hints and barriers.

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15  | 14  | 13  | 12  | 11 | 10 | 9   | 8 | 7 | 6   | 5  | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|----|----|-----|---|---|-----|----|---|---|----|---|---|
| 1  | 1  | 1  | 1  | 0  | 1  | 1  | D  | U  | 02 | 0  | 1  |    | R  | n  |    | (1) | (1) | (1) | (1) |    | i  | mm: | 5 |   | stv | рe | 0 |   | Rı | m |   |

| Decod    | le fields | Instruction Details                  |
|----------|-----------|--------------------------------------|
| <u> </u> | <u>o2</u> | ·                                    |
| 0        | 0         | Reserved hint, behaves as NOP        |
| 0        | 1         | PLI (register)                       |
| 1        | 0         | PLD, PLDW (register) — preload write |
| 1        | 1         | PLD, PLDW (register) — preload read  |

# Advanced SIMD element or structure load/store

These instructions are under <u>Unconditional instructions</u>.

| 31 30 29 28 27 26 25 24 | 23 22 21 | 20 19 18 17 16 15 14 13 12 | 11 10 9 8 7 6 5 4 3 2 1 0 |
|-------------------------|----------|----------------------------|---------------------------|
| 11110100                | op0      | 0                          | op1                       |

|     | ode fields | Instruction details                                   |
|-----|------------|-------------------------------------------------------|
| op0 | op1        |                                                       |
| 0   |            | Advanced SIMD load/store multiple structures          |
| 1   | 11         | Advanced SIMD load single structure to all lanes      |
| 1   | != 11      | Advanced SIMD load/store single structure to one lane |

# Advanced SIMD load/store multiple structures

These instructions are under Advanced SIMD element or structure load/store.

|   | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10  | 9  | 8 | 7  | 6  | 5   | 4  | 3 | 2  | 1 | 0 |
|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|---|----|----|-----|----|---|----|---|---|
| ſ | 1  | 1  | 1  | 1  | 0  | 1  | 0  | 0  | 0  | D  | L  | 0  |    | F  | ≀n |    |    | ٧  | 'd |    |    | ity | ре |   | si | ze | ali | gn |   | Rı | m |   |

| Dece<br>L | ode fields<br>itype | <b>Instruction Details</b>                              |
|-----------|---------------------|---------------------------------------------------------|
| 0         | 000x                | VST4 (multiple 4-element structures)                    |
| 0         | 0010                | <u>VST1 (multiple single elements)</u> — <u>A4</u>      |
| 0         | 0011                | <u>VST2 (multiple 2-element structures)</u> — <u>A2</u> |
| 0         | 010x                | VST3 (multiple 3-element structures)                    |
| 0         | 0110                | <u>VST1 (multiple single elements)</u> — <u>A3</u>      |
| 0         | 0111                | <u>VST1 (multiple single elements)</u> — <u>A1</u>      |
| 0         | 100x                | <u>VST2 (multiple 2-element structures)</u> — <u>A1</u> |
| 0         | 1010                | <u>VST1 (multiple single elements)</u> — <u>A2</u>      |
| 1         | 000x                | VLD4 (multiple 4-element structures)                    |
| 1         | 0010                | VLD1 (multiple single elements) — A4                    |
| 1         | 0011                | VLD2 (multiple 2-element structures) — A2               |
| 1         | 010x                | VLD3 (multiple 3-element structures)                    |
|           | 1011                | UNALLOCATED                                             |
| 1         | 0110                | <u>VLD1 (multiple single elements)</u> — <u>A3</u>      |
| 1         | 0111                | <u>VLD1 (multiple single elements)</u> — <u>A1</u>      |
|           | 11xx                | UNALLOCATED                                             |
| 1         | 100x                | VLD2 (multiple 2-element structures) — A1               |
| 1         | 1010                | VLD1 (multiple single elements) — A2                    |

# Advanced SIMD load single structure to all lanes

These instructions are under <u>Advanced SIMD element or structure load/store</u>.

| 3 | 1 3 | 0 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6  | 5 | 4 | 3 | 2 | 1 | 0 |
|---|-----|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|----|----|---|---|---|---|---|---|
| 1 | •   | 1 | 1  | 1  | 0  | 1  | 0  | 0  | 1  | D  | L  | 0  |    | F  | n. |    |    | ٧  | ⁄d |    | 1  | 1  | ١ | _ | Si | ze | Т | а |   | R | m |   |

| Dec | code fie | lds | Instruction Details                            |
|-----|----------|-----|------------------------------------------------|
| L   | N        | a   | Thisti uction Details                          |
| 0   |          |     | UNALLOCATED                                    |
| 1   | 00       |     | VLD1 (single element to all lanes)             |
| 1   | 01       |     | VLD2 (single 2-element structure to all lanes) |
| 1   | 10       | 0   | VLD3 (single 3-element structure to all lanes) |
| 1   | 10       | 1   | UNALLOCATED                                    |
| 1   | 11       |     | VLD4 (single 4-element structure to all lanes) |

# Advanced SIMD load/store single structure to one lane

These instructions are under  $\underline{Advanced\ SIMD\ element\ or\ structure\ load/store}$ .

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6   | 5    | 4  | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|----|-----|------|----|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 1  | 0  | 0  | 1  | D  | L  | 0  |    | R  | ?n |    |    | ٧  | ′d |    | =  | 11 | ١ | 1 | in | dex | _ali | gn |   | R | m |   |

size

The following constraints also apply to this encoding: size != 11 && size != 11

| De | ecode fie | elds | Large of the Data To                                        |
|----|-----------|------|-------------------------------------------------------------|
| L  | size      | N    | Instruction Details                                         |
| 0  | 00        | 00   | <u>VST1 (single element from one lane)</u> — <u>A1</u>      |
| 0  | 00        | 01   | VST2 (single 2-element structure from one lane) — A1        |
| 0  | 00        | 10   | VST3 (single 3-element structure from one lane) — <u>A1</u> |
| 0  | 00        | 11   | VST4 (single 4-element structure from one lane) — A1        |
| 0  | 01        | 00   | VST1 (single element from one lane) — A2                    |
| 0  | 01        | 01   | VST2 (single 2-element structure from one lane) — A2        |
| 0  | 01        | 10   | VST3 (single 3-element structure from one lane) — A2        |
| 0  | 01        | 11   | VST4 (single 4-element structure from one lane) — A2        |
| 0  | 10        | 00   | VST1 (single element from one lane) — A3                    |
| 0  | 10        | 01   | VST2 (single 2-element structure from one lane) — A3        |
| 0  | 10        | 10   | VST3 (single 3-element structure from one lane) — A3        |
| 0  | 10        | 11   | VST4 (single 4-element structure from one lane) — A3        |
| 1  | 00        | 00   | VLD1 (single element to one lane) — A1                      |
| 1  | 00        | 01   | VLD2 (single 2-element structure to one lane) — A1          |
| 1  | 00        | 10   | VLD3 (single 3-element structure to one lane) — A1          |
| 1  | 00        | 11   | VLD4 (single 4-element structure to one lane) — A1          |
| 1  | 01        | 00   | VLD1 (single element to one lane) — A2                      |
| 1  | 01        | 01   | VLD2 (single 2-element structure to one lane) — A2          |
| 1  | 01        | 10   | VLD3 (single 3-element structure to one lane) — A2          |
| 1  | 01        | 11   | VLD4 (single 4-element structure to one lane) — A2          |
| 1  | 10        | 00   | VLD1 (single element to one lane) — A3                      |
| 1  | 10        | 01   | VLD2 (single 2-element structure to one lane) — A3          |
| 1  | 10        | 10   | VLD3 (single 3-element structure to one lane) — A3          |
| 1  | 10        | 11   | VLD4 (single 4-element structure to one lane) — A3          |

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

 $Copyright @\ 2010-2019\ Arm\ Limited\ or\ its\ affiliates.\ All\ rights\ reserved.\ This\ document\ is\ Non-Confidential.$ 

# **Top-level encodings for T32**

15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 0 0p1

| Decode | fields | Instruction details  |
|--------|--------|----------------------|
| op0    | op1    | instruction details  |
| != 111 |        | <u>16-bit</u>        |
| 111    | 00     | <u>B</u> — <u>T2</u> |
| 111    | != 00  | <u>32-bit</u>        |

#### 16-bit

These instructions are under the top-level.

|   | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| ſ |    |    | op | 00 |    |    |   |   |   |   |   |   |   |   |   |   |

The following constraints also apply to this encoding: op0<5:3>!= 111

| Decode fields op0 | Instruction details                                 |
|-------------------|-----------------------------------------------------|
| 00xxxx            | Shift (immediate), add, subtract, move, and compare |
| 010000            | <u>Data-processing (two low registers)</u>          |
| 010001            | Special data instructions and branch and exchange   |
| 01001x            | LDR (literal) — T1                                  |
| 0101xx            | Load/store (register offset)                        |
| 011xxx            | <u>Load/store word/byte (immediate offset)</u>      |
| 1000xx            | Load/store halfword (immediate offset)              |
| 1001xx            | <u>Load/store (SP-relative)</u>                     |
| 1010xx            | Add PC/SP (immediate)                               |
| 1011xx            | Miscellaneous 16-bit instructions                   |
| 1100xx            | <u>Load/store multiple</u>                          |
| 1101xx            | Conditional branch, and Supervisor Call             |

# Shift (immediate), add, subtract, move, and compare

These instructions are under 16-bit.



|     | Decode fields | 5   | Instruction details                                           |
|-----|---------------|-----|---------------------------------------------------------------|
| op0 | op1           | op2 | This is decided decided                                       |
| 0   | 11            | 0   | Add, subtract (three low registers)                           |
| 0   | 11            | 1   | Add, subtract (two low registers and immediate)               |
| 0   | != 11         |     | MOV, MOVS (register) — T2                                     |
| 1   |               |     | Add, subtract, compare, move (one low register and immediate) |

#### Add, subtract (three low registers)

These instructions are under **Shift** (immediate), add, subtract, move, and compare.

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6 | 5 | 4  | 3 | 2 | 1  | 0 |
|----|----|----|----|----|----|---|---|----|---|---|----|---|---|----|---|
| 0  | 0  | 0  | 1  | 1  | 0  | S |   | Rm |   |   | Rn |   |   | Rd |   |

| Decode fields<br>S | Instruction Details  |
|--------------------|----------------------|
| 0                  | ADD, ADDS (register) |
| 1                  | SUB, SUBS (register) |

# Add, subtract (two low registers and immediate)

These instructions are under **Shift** (immediate), add, subtract, move, and compare.

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7   | 6 | 5 | 4  | 3 | 2 | 1  | 0 |
|----|----|----|----|----|----|---|---|-----|---|---|----|---|---|----|---|
| 0  | 0  | 0  | 1  | 1  | 1  | S | i | mm: | 3 |   | Rn |   |   | Rd |   |

| Decode fields<br>S | Instruction Details   |
|--------------------|-----------------------|
| 0                  | ADD, ADDS (immediate) |
| 1                  | SUB, SUBS (immediate) |

# Add, subtract, compare, move (one low register and immediate)

These instructions are under **Shift** (immediate), add, subtract, move, and compare.

|   | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6 | 5 | 4   | 3  | 2 | 1 | 0 |
|---|----|----|----|----|----|----|----|---|---|---|---|-----|----|---|---|---|
| ſ | 0  | 0  | 1  | 0  | р  |    | Rd |   |   |   |   | imi | m8 |   |   |   |

| Decode fields<br>op | Instruction Details   |
|---------------------|-----------------------|
| 00                  | MOV, MOVS (immediate) |
| 01                  | CMP (immediate)       |
| 10                  | ADD, ADDS (immediate) |
| 11                  | SUB, SUBS (immediate) |

# **Data-processing (two low registers)**

These instructions are under <u>16-bit</u>.

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3 | 2 | 1  | 0 |  |
|----|----|----|----|----|----|---|---|---|---|---|----|---|---|----|---|--|
| 0  | 1  | 0  | 0  | 0  | 0  |   | 0 | р |   |   | Rs |   |   | Rd |   |  |

| Decode fields<br>op | Instruction Details                                            |
|---------------------|----------------------------------------------------------------|
| 0000                | AND, ANDS (register)                                           |
| 0001                | EOR, EORS (register)                                           |
| 0010                | MOV, MOVS (register-shifted register) — logical shift left     |
| 0011                | MOV, MOVS (register-shifted register) — logical shift right    |
| 0100                | MOV, MOVS (register-shifted register) — arithmetic shift right |
| 0101                | ADC, ADCS (register)                                           |
| 0110                | SBC, SBCS (register)                                           |
| 0111                | MOV, MOVS (register-shifted register) — rotate right           |
| 1000                | TST (register)                                                 |
| 1001                | RSB, RSBS (immediate)                                          |
| 1010                | CMP (register)                                                 |
| 1011                | CMN (register)                                                 |

| Decode fields | Instruction Details    |
|---------------|------------------------|
| op            | Thisti dection Details |
| 1100          | ORR, ORRS (register)   |
| 1101          | MUL, MULS              |
| 1110          | BIC, BICS (register)   |
| 1111          | MVN, MVNS (register)   |

# Special data instructions and branch and exchange

These instructions are under 16-bit.

| 15 | 14 | 13  | 12  | 11 | 10 | 9 | 8  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|-----|-----|----|----|---|----|---|---|---|---|---|---|---|---|
|    |    | 010 | 001 |    |    | o | о0 |   |   |   |   |   |   |   |   |

| Decode fields<br>op0 | Instruction details                               |
|----------------------|---------------------------------------------------|
| 11                   | Branch and exchange                               |
| != 11                | Add, subtract, compare, move (two high registers) |

# Branch and exchange

These instructions are under **Special data instructions and branch and exchange**.

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2   | 1   | 0   |
|----|----|----|----|----|----|---|---|---|---|---|---|---|-----|-----|-----|
| 0  | 1  | 0  | 0  | 0  | 1  | 1 | 1 | L |   | R | m |   | (0) | (0) | (0) |

| Decode field L | s Instruction Details |
|----------------|-----------------------|
| 0              | <u>BX</u>             |
| 1              | BLX (register)        |

# Add, subtract, compare, move (two high registers)

These instructions are under **Special data instructions and branch and exchange**.

| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 |
|----|----|----|----|----|----|----|----|---|---|---|---|---|---|----|---|
| 0  | 1  | 0  | 0  | 0  | 1  | Щ. | 11 | D |   | R | S |   |   | Rd |   |
|    |    |    |    |    |    | 0  | р  |   |   |   |   |   |   |    |   |

The following constraints also apply to this encoding: op !=11 && op !=11

|     | Decode fie | elds    | Instruction Details               |  |  |  |  |  |
|-----|------------|---------|-----------------------------------|--|--|--|--|--|
| op  | D:Rd       | Rs      | firsti uction Details             |  |  |  |  |  |
| 0.0 | != 1101    | != 1101 | ADD, ADDS (register)              |  |  |  |  |  |
| 0.0 |            | 1101    | ADD, ADDS (SP plus register) — T1 |  |  |  |  |  |
| 0.0 | 1101       | != 1101 | ADD, ADDS (SP plus register) — T2 |  |  |  |  |  |
| 01  |            |         | CMP (register)                    |  |  |  |  |  |
| 10  |            |         | MOV, MOVS (register)              |  |  |  |  |  |

# Load/store (register offset)

These instructions are under 16-bit.

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6 | 5 | 4  | 3 | 2 | 1  | 0 |
|----|----|----|----|----|----|---|---|----|---|---|----|---|---|----|---|
| 0  | 1  | 0  | 1  | Ш  | В  | Τ |   | Rm |   |   | Rn |   |   | Rt |   |

| Dec | code fi | elds | Instruction Details   |
|-----|---------|------|-----------------------|
| L   | В       | H    | Thisti uction Details |
| 0   | 0       | 0    | STR (register)        |
| 0   | 0       | 1    | STRH (register)       |
| 0   | 1       | 0    | STRB (register)       |
| 0   | 1       | 1    | LDRSB (register)      |
| 1   | 0       | 0    | LDR (register)        |
| 1   | 0       | 1    | LDRH (register)       |
| 1   | 1       | 0    | LDRB (register)       |
| 1   | 1       | 1    | LDRSH (register)      |

# Load/store word/byte (immediate offset)

These instructions are under 16-bit.

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8   | 7 | 6 | 5 | 4  | 3 | 2 | 1  | 0 |
|----|----|----|----|----|----|---|-----|---|---|---|----|---|---|----|---|
| 0  | 1  | 1  | В  | L  |    | i | mm: | 5 |   |   | Rn |   |   | Rt |   |

|   | Decode | e fields     | Instruction Details |
|---|--------|--------------|---------------------|
|   | В      | $\mathbf{L}$ | Instruction Details |
|   | 0      | 0            | STR (immediate)     |
|   | 0      | 1            | LDR (immediate)     |
| ſ | 1      | 0            | STRB (immediate)    |
| ſ | 1      | 1            | LDRB (immediate)    |

# Load/store halfword (immediate offset)

These instructions are under 16-bit.

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8  | 7 | 6 | 5 | 4  | 3 | 2 | 1  | 0 |
|----|----|----|----|----|----|---|----|---|---|---|----|---|---|----|---|
| 1  | 0  | 0  | 0  | L  |    | İ | mm | 5 |   |   | Rn |   |   | Rt |   |

| Decode fields<br>L | Instruction Details |
|--------------------|---------------------|
| 0                  | STRH (immediate)    |
| 1                  | LDRH (immediate)    |

# Load/store (SP-relative)

These instructions are under <u>16-bit</u>.

| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6 | 5 | 4   | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|----|---|---|---|---|-----|----|---|---|---|
| 1  | 0  | 0  | 1  | L  |    | Rt |   |   |   |   | imi | m8 |   |   |   |

| Decode fields<br>L | <b>Instruction Details</b> |
|--------------------|----------------------------|
| 0                  | STR (immediate)            |
| 1                  | LDR (immediate)            |

# Add PC/SP (immediate)

These instructions are under <u>16-bit</u>.

| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6 | 5 | 4   | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|----|---|---|---|---|-----|----|---|---|---|
| 1  | 0  | 1  | 0  | SP |    | Rd |   |   |   |   | imı | m8 |   |   |   |

|   | Decode fields<br>SP | Instruction Details           |
|---|---------------------|-------------------------------|
|   | 0                   | ADR                           |
| ſ | 1                   | ADD, ADDS (SP plus immediate) |

# **Miscellaneous 16-bit instructions**

These instructions are under 16-bit.

1514131211109876 5 43210

| 10171012 | 111000 | , 0  | 0 - | 02 10 |  |
|----------|--------|------|-----|-------|--|
| 1011     | op0    | op1c | pp2 | op3   |  |

| 020        |       | le fields | om2     | Instruction details     | Architecture version |  |  |
|------------|-------|-----------|---------|-------------------------|----------------------|--|--|
| <b>op0</b> | op1   | op2       | op3     | A divert CD (immediate) |                      |  |  |
|            |       |           |         | Adjust SP (immediate)   | -                    |  |  |
| 0010       |       |           |         | <u>Extend</u>           | -                    |  |  |
| 0110       | 00    | 0         |         | <u>SETPAN</u>           | Armv8.1              |  |  |
| 0110       | 00    | 1         |         | UNALLOCATED             | -                    |  |  |
| 0110       | 01    |           |         | Change Processor State  | -                    |  |  |
| 0110       | 1x    |           |         | UNALLOCATED             | -                    |  |  |
| 0111       |       |           |         | UNALLOCATED             | -                    |  |  |
| 1000       |       |           |         | UNALLOCATED             | -                    |  |  |
| 1010       | 10    |           |         | <u>HLT</u>              | -                    |  |  |
| 1010       | != 10 |           |         | Reverse bytes           | -                    |  |  |
| 1110       |       |           |         | <u>BKPT</u>             | -                    |  |  |
| 1111       |       |           | 0000    | <u>Hints</u>            | -                    |  |  |
| 1111       |       |           | != 0000 | <u>IT</u>               | -                    |  |  |
| x0x1       |       |           |         | CBNZ, CBZ               | -                    |  |  |
| x10x       |       |           |         | Push and Pop            | -                    |  |  |

# Adjust SP (immediate)

These instructions are under <u>Miscellaneous 16-bit instructions</u>.

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3               | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|-----------------|---|---|---|
| 1  | 0  | 1  | 1  | 0  | 0  | 0 | 0 | S |   |   | İ | mm <sup>·</sup> | 7 |   |   |

| Decode fields<br>S | Instruction Details            |
|--------------------|--------------------------------|
| 0                  | ADD, ADDS (SP plus immediate)  |
| 1                  | SUB, SUBS (SP minus immediate) |

#### **Extend**

These instructions are under <u>Miscellaneous 16-bit instructions</u>.

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3 | 2 | 1  | 0 |
|----|----|----|----|----|----|---|---|---|---|---|----|---|---|----|---|
| 1  | 0  | 1  | 1  | 0  | 0  | 1 | 0 | C | В |   | Rm |   |   | Rd |   |

| Decode | e fields | Instruction Details |
|--------|----------|---------------------|
| U      | В        | instruction Details |
| 0      | 0        | <u>SXTH</u>         |
| 0      | 1        | <u>SXTB</u>         |
| 1      | 0        | <u>UXTH</u>         |

| Decode | e fields | Instruction Details |  |  |  |  |  |
|--------|----------|---------------------|--|--|--|--|--|
| U      | В        | Instruction Details |  |  |  |  |  |
| 1      | 1        | <u>UXTB</u>         |  |  |  |  |  |

# **Change Processor State**

These instructions are under <u>Miscellaneous 16-bit instructions</u>.

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5  | 4 | 3 | 2    | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|----|---|---|------|---|---|
| 1  | 0  | 1  | 1  | 0  | 1  | 1 | 0 | 0 | 1 | ор |   | 1 | lags | 3 |   |

| Deco | de fields | Instruction Details |  |  |  |  |  |  |
|------|-----------|---------------------|--|--|--|--|--|--|
| op   | flags     | mstruction Details  |  |  |  |  |  |  |
| 0    |           | <u>SETEND</u>       |  |  |  |  |  |  |
| 1    |           | CPS, CPSID, CPSIE   |  |  |  |  |  |  |

# **Reverse bytes**

These instructions are under Miscellaneous 16-bit instructions.

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6     | 5 | 4  | 3 | 2 | 1           | 0_ |  |
|----|----|----|----|----|----|---|---|---|-------|---|----|---|---|-------------|----|--|
| 1  | 0  | 1  | 1  | 1  | 0  | 1 | 0 | = | != 10 |   | Rm |   |   | Rd          |    |  |
| ОР |    |    |    |    |    |   |   |   |       |   |    |   |   | <del></del> |    |  |

The following constraints also apply to this encoding: op != 10 && op != 10

| Decode fields<br>op | Instruction Details |
|---------------------|---------------------|
| 00                  | REV                 |
| 01                  | <u>REV16</u>        |
| 11                  | <u>REVSH</u>        |

#### Hints

These instructions are under <u>Miscellaneous 16-bit instructions</u>.

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6    | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|------|---|---|---|---|---|---|
| 1  | 0  | 1  | 1  | 1  | 1  | 1 | 1 |   | hint |   |   | 0 | 0 | 0 | 0 |

| Decode fields<br>hint | Instruction Details           |
|-----------------------|-------------------------------|
| 0000                  | NOP                           |
| 0001                  | YIELD                         |
| 0010                  | WFE                           |
| 0011                  | <u>WFI</u>                    |
| 0100                  | SEV                           |
| 0101                  | <u>SEVL</u>                   |
| 011x                  | Reserved hint, behaves as NOP |
| 1xxx                  | Reserved hint, behaves as NOP |

# **Push and Pop**

These instructions are under Miscellaneous 16-bit instructions.

|   | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5  | 4    | 3    | 2   | 1 | 0 |
|---|----|----|----|----|----|----|---|---|---|---|----|------|------|-----|---|---|
| ſ | 1  | 0  | 1  | 1  | L  | 1  | 0 | Р |   |   | re | gist | er_l | ist |   |   |

| Decode field<br>L | S Instruction Details |
|-------------------|-----------------------|
| 0                 | <u>PUSH</u>           |
| 1                 | <u>POP</u>            |

# Load/store multiple

These instructions are under 16-bit.

|   | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6 | 5  | 4    | 3    | 2   | 1 | 0 |
|---|----|----|----|----|----|----|----|---|---|---|----|------|------|-----|---|---|
| ſ | 1  | 1  | 0  | 0  | L  |    | Rn |   |   |   | re | gist | er_l | ist |   |   |

| Decode fields<br>L | Instruction Details |
|--------------------|---------------------|
| 0                  | STM, STMIA, STMEA   |
| 1                  | LDM, LDMIA, LDMFD   |

# Conditional branch, and Supervisor Call

These instructions are under 16-bit.

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|    | 11 | 01 |    |    | ор | 0 |   |   |   |   |   |   |   |   |   |

| Decode fields op0 | Instruction details  |
|-------------------|----------------------|
| 111x              | Exception generation |
| != 111x           | <u>B</u> — <u>T1</u> |

#### **Exception generation**

These instructions are under **Conditional branch**, and **Supervisor Call**.

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4   | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|-----|----|---|---|---|
| 1  | 1  | 0  | 1  | 1  | 1  | 1 | S |   |   |   | imı | m8 |   |   |   |

| Decode fields<br>S | Instruction Details |
|--------------------|---------------------|
| 0                  | <u>UDF</u>          |
| 1                  | SVC                 |

# 32-bit

These instructions are under the top-level.

| 15 14 13 | 12 11 10 9 | 8 7 6 5 4 | 3 2 1 0 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |
|----------|------------|-----------|-----------------------------------------------|
| 111      | op0        | op1       | op3                                           |

The following constraints also apply to this encoding: op0<3:2>!= 00

| Decode fields |     |     | Instruction details                                       |
|---------------|-----|-----|-----------------------------------------------------------|
| op0           | op1 | op3 | instruction details                                       |
| x11x          |     |     | System register access, Advanced SIMD, and floating-point |

| 0100 | xx0xx    |   | Load/store multiple                                                                 |
|------|----------|---|-------------------------------------------------------------------------------------|
| 0100 | xx1xx    |   | Load/store dual, load/store exclusive, load-acquire/store-release, and table branch |
| 0101 |          |   | Data-processing (shifted register)                                                  |
| 10xx |          | 1 | Branches and miscellaneous control                                                  |
| 10x0 |          | 0 | Data-processing (modified immediate)                                                |
| 10x1 |          | 0 | Data-processing (plain binary immediate)                                            |
| 1100 | 1xxx0    |   | Advanced SIMD element or structure load/store                                       |
| 1100 | != 1xxx0 |   | Load/store single                                                                   |
| 1101 | 0xxxx    |   | Data-processing (register)                                                          |
| 1101 | 10xxx    |   | Multiply, multiply accumulate, and absolute difference                              |
| 1101 | 11xxx    |   | Long multiply and divide                                                            |

# System register access, Advanced SIMD, and floating-point

These instructions are under <u>32-bit</u>.

|   | 15 | 14  | 13 | 12  | 11 | 10 | 9  | 8  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10  | 9 | 8 | 7 | 6 | 5 | 4   | 3 | 2 | 1 | 0 |
|---|----|-----|----|-----|----|----|----|----|---|---|---|---|---|---|---|---|----|----|----|----|----|-----|---|---|---|---|---|-----|---|---|---|---|
| ſ | -  | 111 |    | op0 | 1  | 1  | op | շ1 |   |   |   |   |   |   |   |   |    |    |    |    |    | op2 |   |   |   |   |   | ор3 |   |   |   |   |

|     | Decod | e fields |     | Instruction details                                        |
|-----|-------|----------|-----|------------------------------------------------------------|
| op0 | op1   | op2      | op3 | Instruction details                                        |
|     | 0x    | 111      |     | System register load/store and 64-bit move                 |
|     | 10    | 10x      | 0   | Floating-point data-processing                             |
|     | 10    | 111      | 1   | System register 32-bit move                                |
|     | 11    |          |     | Advanced SIMD data-processing                              |
| 0   | 0x    | 10x      |     | Advanced SIMD load/store and 64-bit move                   |
| 0   | 10    | 10x      | 1   | Advanced SIMD and floating-point 32-bit move               |
| 1   | 0x    | 1×0      |     | Advanced SIMD three registers of the same length extension |
| 1   | 10    | 1x0      |     | Advanced SIMD two registers and a scalar extension         |

# System register load/store and 64-bit move

These instructions are under **System register access**, **Advanced SIMD**, and **floating-point**.

| 15 14 13 | 12 | 11 10 | 9 | 8 | 7  | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10  | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0_ |
|----------|----|-------|---|---|----|---|---|---|---|---|---|---|----|----|----|----|----|-----|---|---|---|---|---|---|---|---|---|----|
| 111      |    | 110   |   |   | op | 0 |   |   |   |   |   |   |    |    |    |    |    | 111 |   |   |   |   |   |   |   |   |   |    |

| Decode fields<br>op0 | Instruction details         |
|----------------------|-----------------------------|
| 00x0                 | System register 64-bit move |
| ! = 00x0             | System register Load/Store  |

# System register 64-bit move

These instructions are under **System register load/store and 64-bit move**.

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8    | 7 | 6  | 5  | 4 | 3 | 2  | 1  | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|---|------|---|----|----|---|---|----|----|---|
| 1  | 1  | 1  | 00 | 1  | 1  | 0 | 0 | 0 | D | 0 | L |   | R | t2 |   |    | F  | ₹t |    | 1  | 1  | 1 | cp15 |   | ор | c1 |   |   | CF | ₹m |   |

| Dec | ode fie | elds | Instruction Details |
|-----|---------|------|---------------------|
| о0  | D       | L    | Instruction Details |
| 0   | 0       |      | UNALLOCATED         |
| 0   | 1       | 0    | <u>MCRR</u>         |

| Dec | ode fie | elds | Instruction Details |
|-----|---------|------|---------------------|
| о0  | D       | L    | Instruction Details |
| 0   | 1       | 1    | MRRC                |
| 1   | 0       |      | UNALLOCATED         |
| 1   | 1       |      | UNALLOCATED         |

# System register Load/Store

These instructions are under **System register load/store and 64-bit move**.

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7         | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8    | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0_ |
|----|----|----|----|----|----|---|---|-----------|---|---|---|---|---|----|---|----|----|----|----|----|----|---|------|---|---|---|----|----|---|---|----|
| 1  | 1  | 1  | 00 | 1  | 1  | 0 | Р | $\subset$ | D | W | L |   | R | ≀n |   |    | CF | Rd |    | 1  | 1  |   | cp15 |   |   |   | im | m8 |   |   |    |

The following constraints also apply to this encoding: P:U:D:W != 00x0

|    |        |   | De | code fields |         |      | Instruction Details            |
|----|--------|---|----|-------------|---------|------|--------------------------------|
| 00 | P:U:W  | D | L  | Rn          | CRd     | cp15 | Thistruction Details           |
|    | != 000 |   |    |             | != 0101 | 0    | UNALLOCATED                    |
|    | != 000 |   |    |             |         | 1    | UNALLOCATED                    |
|    | != 000 | 1 |    |             | 0101    | 0    | UNALLOCATED                    |
| 0  | != 000 | 0 | 1  | 1111        | 0101    | 0    | LDC (literal)                  |
| 0  | 0x1    | 0 | 0  |             | 0101    | 0    | STC — post-indexed             |
| 0  | 0x1    | 0 | 1  | != 1111     | 0101    | 0    | LDC (immediate) — post-indexed |
| 0  | 010    | 0 | 0  |             | 0101    | 0    | STC — unindexed                |
| 0  | 010    | 0 | 1  | != 1111     | 0101    | 0    | LDC (immediate) — unindexed    |
| 0  | 1x0    | 0 | 0  |             | 0101    | 0    | STC — offset                   |
| 0  | 1x0    | 0 | 1  | != 1111     | 0101    | 0    | LDC (immediate) — offset       |
| 0  | 1x1    | 0 | 0  |             | 0101    | 0    | STC — pre-indexed              |
| 0  | 1x1    | 0 | 1  | != 1111     | 0101    | 0    | LDC (immediate) — pre-indexed  |
| 1  | != 000 | 0 |    |             | 0101    | 0    | UNALLOCATED                    |

# Floating-point data-processing

These instructions are under System register access, Advanced SIMD, and floating-point.

| 15 | 14  | 13 | 12  | 11 | 10 | 9  | 8 | 7 | 6 | 5  | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8  | 7 | 6   | 5 | 4 | 3 | 2 | 1 | 0 |
|----|-----|----|-----|----|----|----|---|---|---|----|---|---|---|----|---|----|----|----|----|----|----|---|----|---|-----|---|---|---|---|---|---|
|    | 111 |    | op0 |    | 11 | 10 |   |   | O | p1 |   |   | 0 | p2 |   |    |    |    |    | 1  | 0  | O | 03 |   | op4 |   | 0 |   |   |   |   |

|     | De      | code fields |       |     | Instruction details                              |
|-----|---------|-------------|-------|-----|--------------------------------------------------|
| op0 | op1     | op2         | op3   | op4 | instruction details                              |
| 0   | 1x11    |             |       | 1   | Floating-point data-processing (two registers)   |
| 0   | 1x11    |             |       | 0   | Floating-point move immediate                    |
| 0   | != 1x11 |             |       |     | Floating-point data-processing (three registers) |
| 1   | 0xxx    |             | != 00 | 0   | Floating-point conditional select                |
| 1   | 1x00    |             | != 00 |     | Floating-point minNum/maxNum                     |
| 1   | 1x11    | 0000        | != 00 | 1   | Floating-point extraction and insertion          |
| 1   | 1x11    | 1xxx        | != 00 | 1   | Floating-point directed convert to integer       |

# Floating-point data-processing (two registers)

These instructions are under Floating-point data-processing.

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3  | 2 | 1    | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8  | 7  | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|----|---|------|---|----|----|----|----|----|----|-----|----|----|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 0  | 1  | 1  | 1 | 0 | 1 | D | 1 | 1 | 01 |   | opci | 2 |    | V  | ′d |    | 1  | 0  | siz | ze | о3 | 1 | М | 0 |   | V | m |   |

| o1 | Decode opc2 | fields<br>size | 03 | Instruction Details                                                                         | Architecture<br>Version |
|----|-------------|----------------|----|---------------------------------------------------------------------------------------------|-------------------------|
|    |             | 00             |    | UNALLOCATED                                                                                 | -                       |
| 0  | 000         | 01             | 0  | UNALLOCATED                                                                                 | -                       |
| 0  | 000         |                | 1  | <u>VABS</u>                                                                                 | -                       |
| 0  | 000         | 10             | 0  | VMOV (register) — single-precision scalar                                                   | -                       |
| 0  | 000         | 11             | 0  | VMOV (register) — double-precision scalar                                                   | -                       |
| 0  | 001         |                | 0  | VNEG                                                                                        | -                       |
| 0  | 001         |                | 1  | <u>VSQRT</u>                                                                                | -                       |
| 0  | 010         |                | 0  | <u>VCVTB</u> — <u>half-precision to double-precision</u>                                    | -                       |
| 0  | 010         | 01             |    | UNALLOCATED                                                                                 | -                       |
| 0  | 010         |                | 1  | <u>VCVTT</u> — <u>half-precision to double-precision</u>                                    | -                       |
| 0  | 011         |                | 0  | <u>VCVTB</u> — <u>double-precision to half-precision</u>                                    | -                       |
| 0  | 011         |                | 1  | <u>VCVTT</u> — <u>double-precision</u> to half-precision                                    | -                       |
| 0  | 100         |                | 0  | <u>VCMP</u> — <u>T1</u>                                                                     | -                       |
| 0  | 100         |                | 1  | <u>VCMPE</u> — <u>T1</u>                                                                    | -                       |
| 0  | 101         |                | 0  | <u>VCMP</u> — <u>T2</u>                                                                     | -                       |
| 0  | 101         |                | 1  | <u>VCMPE</u> — <u>T2</u>                                                                    | -                       |
| 0  | 110         |                | 0  | <u>VRINTR</u>                                                                               | -                       |
| 0  | 110         |                | 1  | VRINTZ (floating-point)                                                                     | -                       |
| 0  | 111         |                | 0  | VRINTX (floating-point)                                                                     | -                       |
| 0  | 111         | 01             | 1  | UNALLOCATED                                                                                 | -                       |
| 0  | 111         | 10             | 1  | VCVT (between double-precision and single-precision) — single-precision to double-precision | -                       |
| 0  | 111         | 11             | 1  | VCVT (between double-precision and single-precision) — double-precision to single-precision | -                       |
| 1  | 000         |                |    | VCVT (integer to floating-point, floating-point)                                            | -                       |
| 1  | 001         | 01             |    | UNALLOCATED                                                                                 | -                       |
| 1  | 001         | 10             |    | UNALLOCATED                                                                                 | -                       |
| 1  | 001         | 11             | 0  | UNALLOCATED                                                                                 | -                       |
| 1  | 001         | 11             | 1  | <u>VJCVT</u>                                                                                | Armv8.3                 |
| 1  | 01x         |                |    | VCVT (between floating-point and fixed-point, floating-point)                               | -                       |
| 1  | 100         |                | 0  | <u>VCVTR</u>                                                                                | -                       |
| 1  | 100         |                | 1  | VCVT (floating-point to integer, floating-point)                                            | -                       |
| 1  | 101         |                | 0  | <u>VCVTR</u>                                                                                | -                       |
| 1  | 101         |                | 1  | VCVT (floating-point to integer, floating-point)                                            | -                       |
| 1  | 11x         |                |    | VCVT (between floating-point and fixed-point, floating-point)                               | -                       |

# Floating-point move immediate

These instructions are under Floating-point data-processing.



| Decode fields size | Instruction Details                                    | Architecture Version |
|--------------------|--------------------------------------------------------|----------------------|
| 0.0                | UNALLOCATED                                            | -                    |
| 01                 | <u>VMOV (immediate)</u> — <u>half-precision scalar</u> | Armv8.2              |
| 10                 | VMOV (immediate) — single-precision scalar             | -                    |

| Decode fields size | Instruction Details                                      | Architecture Version |
|--------------------|----------------------------------------------------------|----------------------|
| 11                 | <u>VMOV (immediate)</u> — <u>double-precision scalar</u> | -                    |

# Floating-point data-processing (three registers)

These instructions are under <u>Floating-point data-processing</u>.

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6 | 5  | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8  | 7 | 6  | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|----|---|----|---|---|---|----|---|----|----|----|----|----|----|-----|----|---|----|---|---|---|---|---|---|
| 1  | 1  | 1  | 0  | 1  | 1  | 1 | 0 | 00 | D | o′ | 1 |   | ٧ | 'n |   |    | ٧  | 'd |    | 1  | 0  | Siz | ze | N | 02 | М | 0 |   | V | m |   |

The following constraints also apply to this encoding: 00:D:01 != 1x11

| Decod  | e fields |    | Instruction Details   |
|--------|----------|----|-----------------------|
| 00:01  | size     | ο2 | filstruction Details  |
| != 111 | 00       |    | UNALLOCATED           |
| 000    |          | 0  | VMLA (floating-point) |
| 000    |          | 1  | VMLS (floating-point) |
| 001    |          | 0  | <u>VNMLS</u>          |
| 001    |          | 1  | <u>VNMLA</u>          |
| 010    |          | 0  | VMUL (floating-point) |
| 010    |          | 1  | <u>VNMUL</u>          |
| 011    |          | 0  | VADD (floating-point) |
| 011    |          | 1  | VSUB (floating-point) |
| 100    |          | 0  | <u>VDIV</u>           |
| 101    |          | 0  | <u>VFNMS</u>          |
| 101    |          | 1  | <u>VFNMA</u>          |
| 110    |          | 0  | <u>VFMA</u>           |
| 110    |          | 1  | <u>VFMS</u>           |

# Floating-point conditional select

These instructions are under Floating-point data-processing.

| _15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|-----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|----|----|---|---|---|---|---|----|---|---|
| 1   | 1  | 1  | 1  | 1  | 1  | 1 | 0 | 0 | D | С | C |   | ٧ | 'n |   |    | ٧  | /d |    | 1  | 0  | != | 00 | Ν | 0 | M | 0 |   | Vı | m |   |

size

The following constraints also apply to this encoding: size !=00 && size !=00

| Decod | le fields | Instruction Details                                   |
|-------|-----------|-------------------------------------------------------|
| cc    | size      | Thsti uction Details                                  |
| 0.0   |           | <u>VSELEQ, VSELGE, VSELGT, VSELVS</u> — <u>VSELEQ</u> |
| 01    |           | <u>VSELEQ, VSELGE, VSELGT, VSELVS</u> — <u>VSELVS</u> |
|       | 01        | UNALLOCATED                                           |
| 10    |           | <u>VSELEQ, VSELGE, VSELGT, VSELVS</u> — <u>VSELGE</u> |
| 11    |           | VSELEQ, VSELGE, VSELGT, VSELVS — VSELGT               |

# Floating-point minNum/maxNum

These instructions are under Floating-point data-processing.

| 1 1 1 1 1 1 0 1 D 0 0 Vn Vd 1 0 != 00 N op M 0 Vm | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7 | 6  | 5 | 4 | 3 | 2  | 1 | 0 |
|---------------------------------------------------|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|----|----|---|----|---|---|---|----|---|---|
|                                                   | 1  | 1  | 1  | 1  | 1  | 1  | 1 | 0 | 1 | D | 0 | 0 |   | ٧ | 'n |   |    | ٧  | 'd |    | 1  | 0  | != | 00 | N | ор | М | 0 |   | Vı | m |   |

size

The following constraints also apply to this encoding: size !=00 && size !=00

| Decode | fields | Instruction Details |
|--------|--------|---------------------|
| size   | op     | mstruction Details  |
|        | 0      | <u>VMAXNM</u>       |
| 01     |        | UNALLOCATED         |
|        | 1      | <u>VMINNM</u>       |

# Floating-point extraction and insertion

These instructions are under Floating-point data-processing.

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 0 | 1 | D | 1 | 1 | 0 | 0 | 0 | 0 | Vd |    |    |    | 1  | 0  | ≝. | 00 | ор | 1 | М | 0 |   | V | m |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |

size

The following constraints also apply to this encoding: size !=00 && size !=00

| Decode<br>size | fields<br>op | Instruction Details | Architecture Version |
|----------------|--------------|---------------------|----------------------|
| 01             |              | UNALLOCATED         | -                    |
| 10             | 0            | <u>VMOVX</u>        | Armv8.2              |
| 10             | 1            | VINS                | Armv8.2              |
| 11             |              | UNALLOCATED         | -                    |

# Floating-point directed convert to integer

These instructions are under Floating-point data-processing.

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|----|-----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 0 | 1 | D | 1 | 1 | 1 | 01 | RM  |    | ٧  | ⁄d |    | 1  | 0  | != | 00 | ор | 1 | М | 0 |   | V | m |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   |    |     |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |

size

The following constraints also apply to this encoding: size != 00 && size != 00

| D<br>o1 | ecode fie<br>RM | lds<br>size | Instruction Details     |
|---------|-----------------|-------------|-------------------------|
| 0       | 00              | SIZC        | VRINTA (floating-point) |
| 0       | 01              |             | VRINTN (floating-point) |
|         |                 | 01          | UNALLOCATED             |
| 0       | 10              |             | VRINTP (floating-point) |
| 0       | 11              |             | VRINTM (floating-point) |
| 1       | 00              |             | VCVTA (floating-point)  |
| 1       | 01              |             | VCVTN (floating-point)  |
| 1       | 10              |             | VCVTP (floating-point)  |
| 1       | 11              |             | VCVTM (floating-point)  |

#### System register 32-bit move

These instructions are under System register access, Advanced SIMD, and floating-point.

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6    | 5 | 4 | 3 | 2  | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8    | 7 | 6    | 5   | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|------|---|---|---|----|----|---|----|----|----|----|----|----|---|------|---|------|-----|---|---|----|---|---|
| 1  | 1  | 1  | 00 | 1  | 1  | 1 | 0 | Ī | орс1 |   | L |   | CF | ₹n |   |    | F  | ₹t |    | 1  | 1  | 1 | cp15 | ( | opc2 | - 2 | 1 |   | CF | m |   |

| Decode | fields | Instruction Details |
|--------|--------|---------------------|
| о0     | L      | instruction Details |
| 0      | 0      | <u>MCR</u>          |
| 0      | 1      | MRC                 |
| 1      |        | UNALLOCATED         |

# **Advanced SIMD data-processing**

These instructions are under <u>System register access</u>, <u>Advanced SIMD</u>, and <u>floating-point</u>.

| 15 | 14  | 13 | 12 | 11 | 10 | 9  | 8 | 7   | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4   | 3 | 2 | 1 | 0 |
|----|-----|----|----|----|----|----|---|-----|---|---|---|---|---|---|---|----|----|----|----|----|----|---|---|---|---|---|-----|---|---|---|---|
|    | 111 |    |    |    | 11 | 11 |   | op0 |   |   |   |   |   |   |   |    |    |    |    |    |    |   |   |   |   |   | op1 |   |   |   |   |

| Decodo<br>op0 | e fields<br>op1 | Instruction details                                                  |
|---------------|-----------------|----------------------------------------------------------------------|
| 0             |                 | Advanced SIMD three registers of the same length                     |
| 1             | 0               | Advanced SIMD two registers, or three registers of different lengths |
| 1             | 1               | Advanced SIMD shifts and immediate generation                        |

# Advanced SIMD three registers of the same length

These instructions are under <u>Advanced SIMD data-processing</u>.

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5  | 4  | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|----|----|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|----|---|---|---|---|
| 1  | 1  | 1  | U  | 1  | 1  | 1 | 1 | 0 | D | Si | ze |   | ٧ | /n |   |    | V  | ′d |    |    | op | С |   | N | Q | М | 01 |   | V | m |   |

| Decode fields |      |      |   |    | <b>Instruction Details</b> | Architecture Version |
|---------------|------|------|---|----|----------------------------|----------------------|
| U             | size | opc  | Q | 01 | That action Details        | Architecture version |
| 0             | 0x   | 1100 |   | 1  | <u>VFMA</u>                | -                    |
| 0             | 0x   | 1101 |   | 0  | VADD (floating-point)      | -                    |
| 0             | 0x   | 1101 |   | 1  | VMLA (floating-point)      | -                    |
| 0             | 0x   | 1110 |   | 0  | VCEQ (register) — T2       | -                    |
| 0             | 0x   | 1111 |   | 0  | VMAX (floating-point)      | -                    |
| 0             | 0x   | 1111 |   | 1  | <u>VRECPS</u>              | -                    |
|               |      | 0000 |   | 0  | <u>VHADD</u>               | -                    |
| 0             | 00   | 0001 |   | 1  | VAND (register)            | -                    |
|               |      | 0000 |   | 1  | <u>VQADD</u>               | -                    |
|               |      | 0001 |   | 0  | <u>VRHADD</u>              | -                    |
| 0             | 00   | 1100 |   | 0  | SHA1C                      | -                    |
|               |      | 0010 |   | 0  | <u>VHSUB</u>               | -                    |
| 0             | 01   | 0001 |   | 1  | VBIC (register)            | -                    |
|               |      | 0010 |   | 1  | <u>VQSUB</u>               | -                    |
|               |      | 0011 |   | 0  | VCGT (register) — T1       | -                    |
|               |      | 0011 |   | 1  | VCGE (register) — T1       | -                    |
| 0             | 01   | 1100 |   | 0  | SHA1P                      | -                    |
| 0             | 1x   | 1100 |   | 1  | <u>VFMS</u>                | -                    |
| 0             | 1x   | 1101 |   | 0  | VSUB (floating-point)      | -                    |
| 0             | 1x   | 1101 |   | 1  | VMLS (floating-point)      | -                    |
| 0             | 1x   | 1110 |   | 0  | UNALLOCATED                | -                    |
| 0             | 1x   | 1111 |   | 0  | VMIN (floating-point)      | -                    |
| 0             | 1x   | 1111 |   | 1  | <u>VRSQRTS</u>             | -                    |

| U | D<br>size | ecode fields<br>opc | Q        | o1 | Instruction Details                | Architecture Version |
|---|-----------|---------------------|----------|----|------------------------------------|----------------------|
|   | SIZC      | 0100                | <u> </u> | 0  | VSHL (register)                    | _                    |
| 0 |           | 1000                |          | 0  | VADD (integer)                     | -                    |
| 0 | 10        | 0001                |          | 1  | VORR (register)                    | _                    |
| 0 |           | 1000                |          | 1  | VTST                               | -                    |
|   |           | 0100                |          | 1  | VQSHL (register)                   | -                    |
| 0 |           | 1001                |          | 0  | VMLA (integer)                     | -                    |
|   |           | 0101                |          | 0  | VRSHL                              | -                    |
|   |           | 0101                |          | 1  | VQRSHL                             | -                    |
| 0 |           | 1011                |          | 0  | VQDMULH                            |                      |
| 0 | 10        | 1100                |          | 0  | SHA1M                              | -                    |
| 0 | 10        | 1011                |          | 1  | VPADD (integer)                    | -                    |
|   |           | 0110                |          | 0  |                                    | -                    |
| 0 | 11        | 0001                |          | 1  | VORN (register)                    | -                    |
| 0 | 11        |                     |          |    | VORN (register)                    | -                    |
|   |           | 0110                |          | 1  | VMIN (integer)                     | -                    |
|   |           | 0111                |          | 0  | VABD (integer)                     | -                    |
|   | 1 1       | 0111                |          | 1  | <u>VABA</u>                        | -                    |
| 0 | 11        | 1100                |          | 0  | SHA1SU0                            | -                    |
| 1 | 0x        | 1101                |          | 0  | VPADD (floating-point)             | -                    |
| 1 | 0x        | 1101                |          | 1  | VMUL (floating-point)              | -                    |
| 1 | 0x        | 1110                |          | 0  | <u>VCGE (register)</u> — <u>T2</u> | -                    |
| 1 | 0x        | 1110                | _        | 1  | <u>VACGE</u>                       | -                    |
| 1 | 0x        | 1111                | 0        | 0  | VPMAX (floating-point)             | -                    |
| 1 | 0x        | 1111                |          | 1  | <u>VMAXNM</u>                      | -                    |
| 1 | 00        | 0001                |          | 1  | <u>VEOR</u>                        | -                    |
|   |           | 1001                |          | 1  | VMUL (integer and polynomial)      | -                    |
| 1 | 00        | 1100                |          | 0  | <u>SHA256H</u>                     | -                    |
|   |           | 1010                | 0        | 0  | <u>VPMAX (integer)</u>             | -                    |
| 1 | 01        | 0001                |          | 1  | <u>VBSL</u>                        | -                    |
|   |           | 1010                | 0        | 1  | <u>VPMIN (integer)</u>             | -                    |
|   |           | 1010                | 1        |    | UNALLOCATED                        | -                    |
| 1 | 01        | 1100                |          | 0  | <u>SHA256H2</u>                    | -                    |
| 1 | 1x        | 1101                |          | 0  | VABD (floating-point)              | -                    |
| 1 | 1x        | 1110                |          | 0  | <u>VCGT (register)</u> — <u>T2</u> | -                    |
| 1 | 1x        | 1110                |          | 1  | <u>VACGT</u>                       | -                    |
| 1 | 1x        | 1111                | 0        | 0  | <u>VPMIN (floating-point)</u>      | -                    |
| 1 | 1x        | 1111                |          | 1  | <u>VMINNM</u>                      | -                    |
| 1 |           | 1000                |          | 0  | VSUB (integer)                     | -                    |
| 1 | 10        | 0001                |          | 1  | <u>VBIT</u>                        | -                    |
| 1 |           | 1000                |          | 1  | VCEQ (register) — T1               | -                    |
| 1 |           | 1001                |          | 0  | VMLS (integer)                     | -                    |
| 1 |           | 1011                |          | 0  | <u>VQRDMULH</u>                    | -                    |
| 1 | 10        | 1100                |          | 0  | <u>SHA256SU1</u>                   | -                    |
| 1 |           | 1011                |          | 1  | <u>VQRDMLAH</u>                    | Armv8.1              |
| 1 | 11        | 0001                |          | 1  | <u>VBIF</u>                        | -                    |
| 1 |           | 1100                |          | 1  | <u>VQRDMLSH</u>                    | Armv8.1              |
| 1 |           | 1111                | 1        | 0  | UNALLOCATED                        | -                    |

# Advanced SIMD two registers, or three registers of different lengths

These instructions are under Advanced SIMD data-processing.

| 15 | 14  | 13 | 12  | 11 | 10 | 9   | 8 | 7 | 6 | 5  | 4  | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5 | 4 | 3 | 2 | 1 | 0 |
|----|-----|----|-----|----|----|-----|---|---|---|----|----|---|---|---|---|----|----|----|----|----|----|---|---|---|-----|---|---|---|---|---|---|
| 1  | 111 |    | ор0 |    | 1  | 111 | 1 |   |   | or | շ1 |   |   |   |   |    |    |    |    | O  | 2  |   |   |   | ор3 |   | 0 |   |   |   |   |

|   |     | Decode f | ields |            | Instruction details                                |  |  |
|---|-----|----------|-------|------------|----------------------------------------------------|--|--|
|   | op0 | op1      | op2   | op3        | instruction details                                |  |  |
|   | 0   | 11       |       |            | VEXT (byte elements)                               |  |  |
|   | 1   | 11       | 0x    |            | Advanced SIMD two registers misc                   |  |  |
|   | 1   | 11       | 10    | VTBL, VTBX |                                                    |  |  |
| ſ | 1   | 11       | 11    |            | Advanced SIMD duplicate (scalar)                   |  |  |
|   |     | != 11    |       | 0          | Advanced SIMD three registers of different lengths |  |  |
|   |     | != 11    |       | 1          | Advanced SIMD two registers and a scalar           |  |  |

# Advanced SIMD two registers misc

These instructions are under Advanced SIMD two registers, or three registers of different lengths.

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3   | 2  | 1  | 0  | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|-----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 1 | D | 1 | 1 | Siz | ze | ор | c1 |    | ٧  | ′d |    | 0  |    | ор | c2 |   | Q | М | 0 |   | V | m |   |

|      |      | e fields |   | Instruction Details |
|------|------|----------|---|---------------------|
| size | opc1 | opc2     | Q |                     |
|      | 00   | 0000     |   | VREV64              |
|      | 00   | 0001     |   | VREV32              |
|      | 0.0  | 0010     |   | <u>VREV16</u>       |
|      | 0.0  | 0011     |   | UNALLOCATED         |
|      | 00   | 010x     |   | <u>VPADDL</u>       |
|      | 00   | 0110     | 0 | <u>AESE</u>         |
|      | 0.0  | 0110     | 1 | <u>AESD</u>         |
|      | 0.0  | 0111     | 0 | AESMC               |
|      | 0.0  | 0111     | 1 | <u>AESIMC</u>       |
|      | 0.0  | 1000     |   | VCLS                |
| 0.0  | 10   | 0000     |   | <u>VSWP</u>         |
|      | 0.0  | 1001     |   | <u>VCLZ</u>         |
|      | 0.0  | 1010     |   | VCNT                |
|      | 0.0  | 1011     |   | VMVN (register)     |
| 0.0  | 10   | 1100     | 1 | UNALLOCATED         |
|      | 0.0  | 110x     |   | VPADAL              |
|      | 0.0  | 1110     |   | <u>VQABS</u>        |
|      | 00   | 1111     |   | VQNEG               |
|      | 01   | x000     |   | VCGT (immediate #0) |
|      | 01   | x001     |   | VCGE (immediate #0) |
|      | 01   | x010     |   | VCEQ (immediate #0) |
|      | 01   | x011     |   | VCLE (immediate #0) |
|      | 01   | x100     |   | VCLT (immediate #0) |
|      | 01   | x110     |   | <u>VABS</u>         |
|      | 01   | x111     |   | <u>VNEG</u>         |
|      | 01   | 0101     | 1 | SHA1H               |
|      | 10   | 0001     |   | <u>VTRN</u>         |
|      | 10   | 0010     |   | VUZP                |

|      | Decode | fields |   | Instruction Details |
|------|--------|--------|---|---------------------|
| size | one1   | one2   | Ω | Instruction Details |

| oper | opc2                                                                             | <u> </u>                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|------|----------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10   | 0011                                                                             |                                                                                                                                                                                                                                                                                                                                                 | <u>VZIP</u>                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 10   | 0100                                                                             | 0                                                                                                                                                                                                                                                                                                                                               | <u>VMOVN</u>                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 10   | 0100                                                                             | 1                                                                                                                                                                                                                                                                                                                                               | <u>VQMOVN, VQMOVUN</u> — <u>VQMOVUN</u>                                                                                                                                                                                                                                                                                                                                                                                                   |
| 10   | 0101                                                                             |                                                                                                                                                                                                                                                                                                                                                 | <u>VQMOVN, VQMOVUN</u> — <u>VQMOVN</u>                                                                                                                                                                                                                                                                                                                                                                                                    |
| 10   | 0110                                                                             | 0                                                                                                                                                                                                                                                                                                                                               | <u>VSHLL</u>                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 10   | 0111                                                                             | 0                                                                                                                                                                                                                                                                                                                                               | SHA1SU1                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 10   | 0111                                                                             | 1                                                                                                                                                                                                                                                                                                                                               | <u>SHA256SU0</u>                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 10   | 1000                                                                             |                                                                                                                                                                                                                                                                                                                                                 | VRINTN (Advanced SIMD)                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 10   | 1001                                                                             |                                                                                                                                                                                                                                                                                                                                                 | VRINTX (Advanced SIMD)                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 10   | 1010                                                                             |                                                                                                                                                                                                                                                                                                                                                 | VRINTA (Advanced SIMD)                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 10   | 1011                                                                             |                                                                                                                                                                                                                                                                                                                                                 | VRINTZ (Advanced SIMD)                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 10   | 1100                                                                             | 1                                                                                                                                                                                                                                                                                                                                               | UNALLOCATED                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 10   | 1100                                                                             | 0                                                                                                                                                                                                                                                                                                                                               | VCVT (between half-precision and single-precision, Advanced SIMD) — single-precision to half-precision                                                                                                                                                                                                                                                                                                                                    |
| 10   | 1101                                                                             |                                                                                                                                                                                                                                                                                                                                                 | VRINTM (Advanced SIMD)                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 10   | 1110                                                                             | 0                                                                                                                                                                                                                                                                                                                                               | VCVT (between half-precision and single-precision, Advanced SIMD) — half-precision to single-precision                                                                                                                                                                                                                                                                                                                                    |
| 10   | 1110                                                                             | 1                                                                                                                                                                                                                                                                                                                                               | UNALLOCATED                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 10   | 1111                                                                             |                                                                                                                                                                                                                                                                                                                                                 | VRINTP (Advanced SIMD)                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 11   | 000x                                                                             |                                                                                                                                                                                                                                                                                                                                                 | VCVTA (Advanced SIMD)                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 11   | 001x                                                                             |                                                                                                                                                                                                                                                                                                                                                 | VCVTN (Advanced SIMD)                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 11   | 010x                                                                             |                                                                                                                                                                                                                                                                                                                                                 | VCVTP (Advanced SIMD)                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 11   | 011x                                                                             |                                                                                                                                                                                                                                                                                                                                                 | VCVTM (Advanced SIMD)                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 11   | 10x0                                                                             |                                                                                                                                                                                                                                                                                                                                                 | <u>VRECPE</u>                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 11   | 10x1                                                                             |                                                                                                                                                                                                                                                                                                                                                 | <u>VRSQRTE</u>                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 10   | 1100                                                                             | 1                                                                                                                                                                                                                                                                                                                                               | UNALLOCATED                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 11   | 11xx                                                                             |                                                                                                                                                                                                                                                                                                                                                 | VCVT (between floating-point and integer, Advanced SIMD)                                                                                                                                                                                                                                                                                                                                                                                  |
|      | 10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>11<br>11 | 10     0100       10     0100       10     0101       10     0110       10     0111       10     1000       10     1001       10     1010       10     1100       10     1100       10     1101       10     1110       10     1110       10     1111       11     000x       11     010x       11     011x       11     10x1       10     1100 | 10     0100     0       10     0100     1       10     0101     0       10     0110     0       10     0111     0       10     1011     1       10     1001     1       10     1010     1       10     1100     1       10     1100     0       10     1110     0       10     1110     1       10     1111     1       11     000x     1       11     010x     1       11     10x0     1       11     10x1     1       10     1100     1 |

# Advanced SIMD duplicate (scalar)

These instructions are under Advanced SIMD two registers, or three registers of different lengths.

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0_ |
|----|----|----|----|----|----|---|---|---|---|---|---|---|----|----|---|----|----|----|----|----|----|---|-----|---|---|---|---|---|---|---|----|
| 1  | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 1 | D | 1 | 1 |   | im | m4 |   |    | ٧  | ′d |    | 1  | 1  |   | орс |   | Q | М | 0 |   | V | m |    |

| Decode fields | Instruction Details |
|---------------|---------------------|
| opc           | instruction Details |
| 000           | VDUP (scalar)       |
| 001           | UNALLOCATED         |
| 01x           | UNALLOCATED         |
| 1xx           | UNALLOCATED         |

# Advanced SIMD three registers of different lengths

These instructions are under Advanced SIMD two registers, or three registers of different lengths.



The following constraints also apply to this encoding: size != 11 && size != 11

| Dec | ode fields | Instruction Details            |
|-----|------------|--------------------------------|
| U   | opc        | Instruction Details            |
|     | 0000       | <u>VADDL</u>                   |
|     | 0001       | <u>VADDW</u>                   |
|     | 0010       | <u>VSUBL</u>                   |
| 0   | 0100       | <u>VADDHN</u>                  |
|     | 0011       | <u>VSUBW</u>                   |
| 0   | 0110       | <u>VSUBHN</u>                  |
| 0   | 1001       | <u>VQDMLAL</u>                 |
|     | 0101       | <u>VABAL</u>                   |
| 0   | 1011       | <u>VQDMLSL</u>                 |
| 0   | 1101       | <u>VQDMULL</u>                 |
|     | 0111       | VABDL (integer)                |
|     | 1000       | VMLAL (integer)                |
|     | 1010       | VMLSL (integer)                |
| 1   | 0100       | <u>VRADDHN</u>                 |
| 1   | 0110       | <u>VRSUBHN</u>                 |
|     | 11x0       | VMULL (integer and polynomial) |
| 1   | 1001       | UNALLOCATED                    |
| 1   | 1011       | UNALLOCATED                    |
| 1   | 1101       | UNALLOCATED                    |
|     | 1111       | UNALLOCATED                    |

# Advanced SIMD two registers and a scalar

These instructions are under Advanced SIMD two registers, or three registers of different lengths.

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |   | 6 | 5   | 4          | 3 | 2 | 1  | U | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |   | 6 | 5 | 4 | 3 | 2  | 1 |  |
|----|----|----|----|----|----|---|---|---|---|-----|------------|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|--|
| 1  | 1  | 1  | Q  | 1  | 1  | 1 | 1 | 1 | D | !=  | 11         |   | ٧ | n' |   |    | V  | ď  |    |    | op | С |   | Ν | 1 | М | 0 |   | Vı | n |  |
|    |    |    |    |    |    |   |   |   |   | Siz | 7 <u>P</u> |   |   |    |   |    |    |    |    |    |    |   |   |   |   |   |   |   |    |   |  |

The following constraints also apply to this encoding: size != 11 && size != 11

| Dece<br>Q | ode fields<br>opc | Instruction Details | Architecture Version |
|-----------|-------------------|---------------------|----------------------|
|           | 000x              | VMLA (by scalar)    | -                    |
| 0         | 0011              | <u>VQDMLAL</u>      | -                    |
|           | 0010              | VMLAL (by scalar)   | -                    |
| 0         | 0111              | <u>VQDMLSL</u>      | -                    |
|           | 010x              | VMLS (by scalar)    | -                    |
| 0         | 1011              | <u>VQDMULL</u>      | -                    |
|           | 0110              | VMLSL (by scalar)   | -                    |
|           | 100x              | VMUL (by scalar)    | -                    |
| 1         | 0011              | UNALLOCATED         | -                    |
|           | 1010              | VMULL (by scalar)   | -                    |
| 1         | 0111              | UNALLOCATED         | -                    |
|           | 1100              | <u>VQDMULH</u>      | -                    |
|           | 1101              | <u>VQRDMULH</u>     | -                    |
| 1         | 1011              | UNALLOCATED         | -                    |
|           | 1110              | <u>VQRDMLAH</u>     | Armv8.1              |
|           | 1111              | <u>VQRDMLSH</u>     | Armv8.1              |

# Advanced SIMD shifts and immediate generation

These instructions are under Advanced SIMD data-processing.

|   | 15 | 14  | 13 | 12 | 11 | 10 | 9   | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14  | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|----|-----|----|----|----|----|-----|---|---|---|---|---|---|---|---|---|----|-----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| Γ |    | 111 |    |    |    | 1  | 111 | 1 |   |   |   |   |   |   |   |   |    | op0 | )  |    |    |    |   |   |   |   |   | 1 |   |   |   |   |

#### Decode fields op0

| Instruction of | letails |
|----------------|---------|
|----------------|---------|

| 000xxxxxxxxxx0    | Advanced SIMD one register and modified immediate |
|-------------------|---------------------------------------------------|
| != 000xxxxxxxxxx0 | Advanced SIMD two registers and shift amount      |

# Advanced SIMD one register and modified immediate

These instructions are under Advanced SIMD shifts and immediate generation.

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10  | 9   | 8 | 7 | 6 | 5  | 4 | 3 | 2   | 1  | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|-----|-----|---|---|---|----|---|---|-----|----|---|
| 1  | 1  | 1  | i  | 1  | 1  | 1 | 1 | 1 | D | 0 | 0 | 0 | i | mm | 3 |    | V  | ′d |    |    | cmo | ode |   | 0 | Q | ор | 1 |   | imr | m4 |   |

| Decode f |    | Instruction Details                 |
|----------|----|-------------------------------------|
| cmode    | op | Т                                   |
| 0xx0     | 0  | <u>VMOV (immediate)</u> — <u>T1</u> |
| 0xx0     | 1  | <u>VMVN (immediate)</u> — <u>T1</u> |
| 0xx1     | 0  | <u>VORR (immediate)</u> — <u>T1</u> |
| 0xx1     | 1  | <u>VBIC (immediate)</u> — <u>T1</u> |
| 10x0     | 0  | <u>VMOV (immediate)</u> — <u>T3</u> |
| 10x0     | 1  | <u>VMVN (immediate)</u> — <u>T2</u> |
| 10x1     | 0  | <u>VORR (immediate)</u> — <u>T2</u> |
| 10x1     | 1  | <u>VBIC (immediate)</u> — <u>T2</u> |
| 11xx     | 0  | <u>VMOV (immediate)</u> — <u>T4</u> |
| 110x     | 1  | <u>VMVN (immediate)</u> — <u>T3</u> |
| 1110     | 1  | VMOV (immediate) — <u>T5</u>        |
| 1111     | 1  | UNALLOCATED                         |

# Advanced SIMD two registers and shift amount

These instructions are under Advanced SIMD shifts and immediate generation.

|   | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5  | 4   | 3  | 2  | 1   | 0  | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|---|----|----|----|----|----|----|---|---|---|---|----|-----|----|----|-----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|
| ſ | 1  | 1  | 1  | U  | 1  | 1  | 1 | 1 | 1 | D | in | nm3 | 3H | ir | nm3 | 3L |    | V  | ď  |    |    | or | С |   | L | Q | М | 1 |   | Vı | n |   |

The following constraints also apply to this encoding: imm3H:imm3L:Vd:opc:L!=000xxxxxxxxxx0

|   | Dec     | code fields |      |   | Instruction Details                       |
|---|---------|-------------|------|---|-------------------------------------------|
| U | imm3H:L | imm3L       | opc  | Q | Instruction Details                       |
|   | != 0000 |             | 0000 |   | <u>VSHR</u>                               |
|   | != 0000 |             | 0001 |   | <u>VSRA</u>                               |
|   | != 0000 | 000         | 1010 | 0 | <u>VMOVL</u>                              |
|   | != 0000 |             | 0010 |   | <u>VRSHR</u>                              |
|   | != 0000 |             | 0011 |   | <u>VRSRA</u>                              |
|   | != 0000 |             | 0111 |   | VQSHL, VQSHLU (immediate) — VQSHL         |
|   | != 0000 |             | 1001 | 0 | <u>VQSHRN, VQSHRUN</u> — <u>VQSHRN</u>    |
|   | != 0000 |             | 1001 | 1 | <u>VQRSHRN, VQRSHRUN</u> — <u>VQRSHRN</u> |
|   | != 0000 |             | 1010 | 0 | <u>VSHLL</u>                              |

| •• |         | ode fields |      |    | Instruction Details                                          |
|----|---------|------------|------|----|--------------------------------------------------------------|
| U  | imm3H:L | imm3L      | opc  | Q_ |                                                              |
|    | != 0000 |            | 11xx |    | VCVT (between floating-point and fixed-point, Advanced SIMD) |
| 0  | != 0000 |            | 0101 |    | VSHL (immediate)                                             |
| 0  | != 0000 |            | 1000 | 0  | <u>VSHRN</u>                                                 |
| 0  | != 0000 |            | 1000 | 1  | <u>VRSHRN</u>                                                |
| 1  | != 0000 |            | 0100 |    | <u>VSRI</u>                                                  |
| 1  | != 0000 |            | 0101 |    | VSLI                                                         |
| 1  | != 0000 |            | 0110 |    | VQSHL, VQSHLU (immediate) — VQSHLU                           |
| 1  | != 0000 |            | 1000 | 0  | <u>VQSHRN, VQSHRUN</u> — <u>VQSHRUN</u>                      |
| 1  | != 0000 |            | 1000 | 1  | <u>VQRSHRN, VQRSHRUN</u> — <u>VQRSHRUN</u>                   |

# Advanced SIMD load/store and 64-bit move

These instructions are under **System register access**, **Advanced SIMD**, and **floating-point**.

| 15 | 14 | 13 | 12  | 11 | 10 | 9 | 8 | 7  | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1_ | 0 |
|----|----|----|-----|----|----|---|---|----|---|---|---|---|---|---|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|
|    |    | 11 | 101 | 10 |    |   |   | or | 0 |   |   |   |   |   |   |    |    |    |    | 1  | 0  |   |   |   |   |   |   |   |   |    |   |

| Decode fields<br>op0 | Instruction details                          |
|----------------------|----------------------------------------------|
| 00x0                 | Advanced SIMD and floating-point 64-bit move |
| ! = 00x0             | Advanced SIMD and floating-point load/store  |

# Advanced SIMD and floating-point 64-bit move

These instructions are under Advanced SIMD load/store and 64-bit move.

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8    | 7  | 6  | 5 | 4  | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|----|---|---|----|---|----|----|----|----|----|----|-----|------|----|----|---|----|---|----|---|---|
| 1  | 1  | 1  | 0  | 1  | 1  | 0 | 0 | 0 | D | 0 | go |   | R | t2 |   |    | F  | ₹t |    | 1  | 0  | siz | ze l | go | c2 | Μ | о3 |   | Vr | n |   |

|   | I  | Decode fi | elds |    | Instruction Details                                                                                                    |
|---|----|-----------|------|----|------------------------------------------------------------------------------------------------------------------------|
| D | op | size      | opc2 | о3 | Instruction Details                                                                                                    |
| 0 |    |           |      |    | UNALLOCATED                                                                                                            |
| 1 |    |           |      | 0  | UNALLOCATED                                                                                                            |
| 1 |    | 0x        | 00   | 1  | UNALLOCATED                                                                                                            |
| 1 |    |           | 01   |    | UNALLOCATED                                                                                                            |
| 1 | 0  | 10        | 00   | 1  | VMOV (between two general-purpose registers and two single-precision registers) — from general-purpose registers       |
| 1 | 0  | 11        | 00   | 1  | VMOV (between two general-purpose registers and a doubleword floating-point register) — from general-purpose registers |
| 1 |    |           | 1x   |    | UNALLOCATED                                                                                                            |
| 1 | 1  | 10        | 00   | 1  | VMOV (between two general-purpose registers and two single-precision registers) — to general-purpose registers         |
| 1 | 1  | 11        | 00   | 1  | VMOV (between two general-purpose registers and a doubleword floating-point register) — to general-purpose registers   |

# Advanced SIMD and floating-point load/store

These instructions are under Advanced SIMD load/store and 64-bit move.

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8  | 7 | 6 | 5 | 4   | 3  | 2 | 1 | 0_ |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|-----|----|---|---|---|-----|----|---|---|----|
| 1  | 1  | 1  | 0  | 1  | 1  | 0 | Ρ | J | D | W | L |   | R | ?n |   |    | ٧  | 'd |    | 1  | 0  | Siz | ze |   |   |   | imi | m8 |   |   |    |

The following constraints also apply to this encoding: P:U:D:W != 00x0

| P | U | W | L | Decode fields<br>Rn | size | imm8     | Instruction Details                          |
|---|---|---|---|---------------------|------|----------|----------------------------------------------|
| 0 | 0 | 1 |   |                     |      |          | UNALLOCATED                                  |
| 0 | 1 |   |   |                     | 0x   |          | UNALLOCATED                                  |
| 0 | 1 |   | 0 |                     | 10   |          | <u>VSTM, VSTMDB, VSTMIA</u>                  |
| 0 | 1 |   | 0 |                     | 11   | xxxxxxx0 | VSTM, VSTMDB, VSTMIA                         |
| 0 | 1 |   | 0 |                     | 11   | xxxxxxx1 | FSTMDBX, FSTMIAX — Increment After           |
| 0 | 1 |   | 1 |                     | 10   |          | VLDM, VLDMDB, VLDMIA                         |
| 0 | 1 |   | 1 |                     | 11   | xxxxxxx0 | VLDM, VLDMDB, VLDMIA                         |
| 0 | 1 |   | 1 |                     | 11   | xxxxxxx1 | FLDM*X (FLDMDBX, FLDMIAX) — Increment After  |
| 1 |   | 0 | 0 |                     |      |          | <u>VSTR</u>                                  |
| 1 |   | 0 |   |                     | 00   |          | UNALLOCATED                                  |
| 1 |   | 0 | 1 | != 1111             |      |          | VLDR (immediate)                             |
| 1 | 0 | 1 |   |                     | 0x   |          | UNALLOCATED                                  |
| 1 | 0 | 1 | 0 |                     | 10   |          | <u>VSTM, VSTMDB, VSTMIA</u>                  |
| 1 | 0 | 1 | 0 |                     | 11   | xxxxxxx0 | <u>VSTM, VSTMDB, VSTMIA</u>                  |
| 1 | 0 | 1 | 0 |                     | 11   | xxxxxxx1 | FSTMDBX, FSTMIAX — Decrement Before          |
| 1 | 0 | 1 | 1 |                     | 10   |          | VLDM, VLDMDB, VLDMIA                         |
| 1 | 0 | 1 | 1 |                     | 11   | xxxxxxx0 | VLDM, VLDMDB, VLDMIA                         |
| 1 | 0 | 1 | 1 |                     | 11   | xxxxxxx1 | FLDM*X (FLDMDBX, FLDMIAX) — Decrement Before |
| 1 |   | 0 | 1 | 1111                |      |          | VLDR (literal)                               |
| 1 | 1 | 1 |   |                     |      |          | UNALLOCATED                                  |

# Advanced SIMD and floating-point 32-bit move

These instructions are under **System register access**, Advanced SIMD, and floating-point.

| 15 14 13 12 11 10 9 8 | 7 6 5 | 4 3 2 1 0 15 14 13 12 |         | 4 3 2 1 0 |
|-----------------------|-------|-----------------------|---------|-----------|
| 11101110              | op0   |                       | 101 op1 | 11111     |

| Decode | e fields<br>op1 | Instruction details                                          |
|--------|-----------------|--------------------------------------------------------------|
| 000    | 0               | VMOV (between general-purpose register and single-precision) |
| 111    | 0               | Floating-point move special register                         |
|        | 1               | Advanced SIMD 8/16/32-bit element move/duplicate             |

# Floating-point move special register

These instructions are under Advanced SIMD and floating-point 32-bit move.

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7   | 6   | 5   | 4 | 3   | 2   | 1   | 0_  |
|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|----|----|----|----|----|----|---|---|-----|-----|-----|---|-----|-----|-----|-----|
| 1  | 1  | 1  | 0  | 1  | 1  | 1 | 0 | 1 | 1 | 1 | L |   | re | g |   |    | F  | ₹t |    | 1  | 0  | 1 | 0 | (0) | (0) | (0) | 1 | (0) | (0) | (0) | (0) |

| Decode fields<br>L | Instruction Details |
|--------------------|---------------------|
| 0                  | <u>VMSR</u>         |
| 1                  | <u>VMRS</u>         |

# Advanced SIMD 8/16/32-bit element move/duplicate

These instructions are under <u>Advanced SIMD</u> and <u>floating-point 32-bit move</u>.

| 1 | 5 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 5  | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6  | 5  | 4 | 3   | 2   | 1   | 0   |
|---|---|----|----|----|----|----|---|---|---|------|---|---|---|----|---|----|----|----|----|----|----|---|---|---|----|----|---|-----|-----|-----|-----|
| Г | 1 | 1  | 1  | 0  | 1  | 1  | 1 | 0 |   | opc1 | L |   | V | 'n |   |    | F  | ₹t |    | 1  | 0  | 1 | 1 | Ν | ор | c2 | 1 | (0) | (0) | (0) | (0) |

| Dec  | ode fi | elds | Instruction Details                       |
|------|--------|------|-------------------------------------------|
| opc1 | L      | opc2 | insu action Details                       |
| 0xx  | 0      |      | VMOV (general-purpose register to scalar) |
|      | 1      |      | VMOV (scalar to general-purpose register) |
| 1xx  | 0      | 0x   | VDUP (general-purpose register)           |
| 1xx  | 0      | 1x   | UNALLOCATED                               |

# Advanced SIMD three registers of the same length extension

These instructions are under **System register access**, Advanced SIMD, and floating-point.

| _1 | 5 | 14 | 13 | 12 | 11 | 10 | 9 | 8  | 7 | 6 | 5  | 4  | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10  | 9 | 8   | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0_ |
|----|---|----|----|----|----|----|---|----|---|---|----|----|---|---|----|---|----|----|----|----|----|-----|---|-----|---|---|---|---|---|----|---|----|
| 1  |   | 1  | 1  | 1  | 1  | 1  | 0 | ор | 1 | D | op | 02 |   | ٧ | 'n |   |    | ٧  | ′d |    | 1  | ор3 | 0 | op4 | Z | Q | М | С |   | Vı | n |    |

| op1 | op2 | Decode f | fields<br>op4 | Q | U | Instruction Details                                | Architecture Version |
|-----|-----|----------|---------------|---|---|----------------------------------------------------|----------------------|
| x1  | 0x  | 0        | 0             | 0 | 0 | VCADD — 64-bit SIMD vector                         | Armv8.3              |
| x1  | 0x  | 0        | 0             | 0 | 1 | UNALLOCATED                                        | -                    |
| x1  | 0x  | 0        | 0             | 1 | 0 | VCADD — 128-bit SIMD vector                        | Armv8.3              |
| x1  | 0x  | 0        | 0             | 1 | 1 | UNALLOCATED                                        | -                    |
| 0.0 | 0x  | 0        | 0             |   |   | UNALLOCATED                                        | -                    |
| 0.0 | 0x  | 0        | 1             |   |   | UNALLOCATED                                        | -                    |
| 0.0 | 00  | 1        | 0             | 0 | 0 | UNALLOCATED                                        | -                    |
| 0.0 | 00  | 1        | 0             | 0 | 1 | UNALLOCATED                                        | -                    |
| 0.0 | 00  | 1        | 0             | 1 | 1 | UNALLOCATED                                        | -                    |
| 0.0 | 00  | 1        | 1             | 0 | 1 | UNALLOCATED                                        | -                    |
| 0.0 | 00  | 1        | 1             | 1 | 1 | UNALLOCATED                                        | -                    |
| 0.0 | 01  | 1        | 0             |   |   | UNALLOCATED                                        | -                    |
| 0.0 | 01  | 1        | 1             |   |   | UNALLOCATED                                        | -                    |
| 0.0 | 10  | 0        | 0             | 0 | 1 | <u>VFMAL (vector)</u> — <u>64-bit SIMD vector</u>  | Armv8.2              |
| 0.0 | 10  | 0        | 1             |   |   | UNALLOCATED                                        | -                    |
| 0.0 | 10  | 1        | 0             |   |   | UNALLOCATED                                        | -                    |
| 0.0 | 10  | 1        | 1             | 0 | 0 | <u>VSDOT (vector)</u> — <u>64-bit SIMD vector</u>  | Armv8.2              |
| 00  | 10  | 1        | 1             | 0 | 1 | <u>VUDOT (vector)</u> — <u>64-bit SIMD vector</u>  | Armv8.2              |
| 0.0 | 10  | 1        | 1             | 1 | 0 | VSDOT (vector) — 128-bit SIMD vector               | Armv8.2              |
| 0.0 | 10  | 1        | 1             | 1 | 1 | <u>VUDOT (vector)</u> — <u>128-bit SIMD vector</u> | Armv8.2              |
| 0.0 | 11  | 0        | 0             | 1 | 1 | <u>VFMAL (vector)</u> — <u>128-bit SIMD vector</u> | Armv8.2              |
| 0.0 | 11  | 0        | 1             |   |   | UNALLOCATED                                        | -                    |
| 0.0 | 11  | 1        | 0             |   |   | UNALLOCATED                                        | -                    |
| 0.0 | 11  | 1        | 1             |   |   | UNALLOCATED                                        | -                    |
| 01  | 10  | 0        | 0             |   | 1 | VFMSL (vector)                                     | Armv8.2              |
| 01  | 11  |          |               |   |   | UNALLOCATED                                        | -                    |
|     | 1x  | 0        | 0             |   | 0 | <u>VCMLA</u>                                       | Armv8.3              |
| 10  | 11  |          |               |   |   | UNALLOCATED                                        | -                    |
| 11  | 11  |          |               |   |   | UNALLOCATED                                        | -                    |

# Advanced SIMD two registers and a scalar extension

These instructions are under **System register access**, Advanced SIMD, and floating-point.

|   | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7   | 6 | 5  | 4 | 3 | 2      | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10  | 9 | 8   | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|---|----|----|----|----|----|----|---|---|-----|---|----|---|---|--------|----|---|----|----|----|----|----|-----|---|-----|---|---|---|---|---|----|---|---|
| ſ | 1  | 1  | 1  | 1  | 1  | 1  | 1 | 0 | op1 | D | or | 2 |   | \<br>\ | 'n |   |    | V  | ′d |    | 1  | ор3 | 0 | op4 | Ν | Q | М | С |   | Vı | m |   |

|     |     | Decode f | ïelds |   |   | Instruction Details                                   | Architecture Version |
|-----|-----|----------|-------|---|---|-------------------------------------------------------|----------------------|
| op1 | op2 | op3      | op4   | Q | U | first uction Details                                  | Architecture version |
| 0   |     | 0        | 0     |   | 0 | VCMLA (by element) — half-precision scalar            | Armv8.3              |
| 0   | 00  | 0        | 0     |   | 1 | VFMAL (by scalar)                                     | Armv8.2              |
| 0   | 01  | 0        | 0     |   | 1 | VFMSL (by scalar)                                     | Armv8.2              |
| 0   | 10  | 1        | 1     | 0 | 0 | VSDOT (by element) — 64-bit SIMD vector               | Armv8.2              |
| 0   | 10  | 1        | 1     | 0 | 1 | <u>VUDOT (by element)</u> — <u>64-bit SIMD vector</u> | Armv8.2              |
| 0   | 10  | 1        | 1     | 1 | 0 | VSDOT (by element) — 128-bit SIMD vector              | Armv8.2              |
| 0   | 10  | 1        | 1     | 1 | 1 | VUDOT (by element) — 128-bit SIMD vector              | Armv8.2              |
| 1   |     | 0        | 0     |   | 0 | VCMLA (by element) — single-precision scalar          | Armv8.3              |

# Load/store multiple

These instructions are under <u>32-bit</u>.

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8  | 7  | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8  | 7    | 6    | 5   | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|----|----|---|---|---|---|---|----|---|----|----|----|----|----|----|---|----|------|------|-----|---|---|---|---|---|
| 1  | 1  | 1  | 0  | 1  | 0  | 0 | op | SC | 0 | W | L |   | R | ≀n |   | Р  | М  |    |    |    |    |   | re | gist | er_I | ist |   |   |   |   |   |

| Decode | fields | Instruction Details                                            |
|--------|--------|----------------------------------------------------------------|
| opc    | L      | That action Details                                            |
| 00     | 0      | $\underline{SRS, SRSDA, SRSDB, SRSIA, SRSIB} - \underline{T1}$ |
| 0.0    | 1      | RFE, RFEDA, RFEDB, RFEIA, RFEIB — T1                           |
| 01     | 0      | STM, STMIA, STMEA                                              |
| 01     | 1      | LDM, LDMIA, LDMFD                                              |
| 10     | 0      | STMDB, STMFD                                                   |
| 10     | 1      | LDMDB, LDMEA                                                   |
| 11     | 0      | SRS, SRSDA, SRSDB, SRSIA, SRSIB — T2                           |
| 11     | 1      | RFE, RFEDA, RFEDB, RFEIA, RFEIB — T2                           |

# Load/store dual, load/store exclusive, load-acquire/store-release, and table branch

These instructions are under <u>32-bit</u>.

| _ | 15 | 14 | 13 | 12  | 11 | 10 | 9 | 8 | 7 | 6  | 5 | 4   | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5 | 4 | 3 | 2 | 1 | 0 |
|---|----|----|----|-----|----|----|---|---|---|----|---|-----|---|---|----|---|----|----|----|----|----|----|---|---|---|-----|---|---|---|---|---|---|
|   |    |    | 11 | 101 | 00 |    |   |   | O | o0 |   | op1 |   | O | ე2 |   |    |    |    |    |    |    |   |   |   | op3 | , |   |   |   |   |   |

The following constraints also apply to this encoding: op0<1>==1

| op0     | Decod<br>op1 | e fields<br>op2 | op3 | Instruction details                       |
|---------|--------------|-----------------|-----|-------------------------------------------|
| 0010    |              |                 |     | Load/store exclusive                      |
| 0110    | 0            |                 | 000 | UNALLOCATED                               |
| 0110    | 1            |                 | 000 | TBB, TBH                                  |
| 0110    |              |                 | 01x | Load/store exclusive byte/half/dual       |
| 0110    |              |                 | 1xx | Load-acquire / Store-release              |
| 0x11    |              | != 1111         |     | Load/store dual (immediate, post-indexed) |
| 1x10    |              | != 1111         |     | Load/store dual (immediate)               |
| 1x11    |              | != 1111         |     | Load/store dual (immediate, pre-indexed)  |
| != 0xx0 |              | 1111            |     | LDRD (literal)                            |

#### Load/store exclusive

These instructions are under Load/store dual, load/store exclusive, load-acquire/store-release, and table branch.

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0      |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|---|---|---|---|---|----|----|---|---|--------|
| 1  | 1  | 1  | 0  | 1  | 0  | 0 | 0 | 0 | 1 | 0 | L |   | R | n |   |    | F  | ₹t |    |    | R  | d |   |   |   |   | im | m8 |   |   | $\neg$ |

| Decode fields<br>L | Instruction Details |
|--------------------|---------------------|
| 0                  | <u>STREX</u>        |
| 1                  | LDREX               |

# Load/store exclusive byte/half/dual

These instructions are under Load/store dual, load/store exclusive, load-acquire/store-release, and table branch.

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|--|
| 1  | 1  | 1  | 0  | 1  | 0  | 0 | 0 | 1 | 1 | 0 | L |   | F | Rn |   |    | F  | ₹t |    |    | R  | t2 |   | 0 | 1 | s | Z |   | R | d |   |  |

| Decod | le fields | Instruction Details |
|-------|-----------|---------------------|
| L     | SZ        | instruction Details |
| 0     | 00        | <u>STREXB</u>       |
| 0     | 01        | <u>STREXH</u>       |
| 0     | 10        | UNALLOCATED         |
| 0     | 11        | STREXD              |
| 1     | 0.0       | <u>LDREXB</u>       |
| 1     | 01        | <u>LDREXH</u>       |
| 1     | 10        | UNALLOCATED         |
| 1     | 11        | <u>LDREXD</u>       |

# Load-acquire / Store-release

These instructions are under Load/store dual, load/store exclusive, load-acquire/store-release, and table branch.

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6  | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|----|---|---|----|---|---|---|---|---|---|
| 1  | 1  | 1  | 0  | 1  | 0  | 0 | 0 | 1 | 1 | 0 | L |   | R | ≀n |   |    | F  | ₹t |    |    | R  | t2 |   | 1 | ор | s | Z |   | R | d |   |

| De | code fi | elds | Instruction Details |
|----|---------|------|---------------------|
| L  | op      | SZ   | Histruction Details |
| 0  | 0       | 0    | <u>STLB</u>         |
| 0  | 0       | 01   | <u>STLH</u>         |
| 0  | 0       | 10   | STL                 |
| 0  | 0       | 11   | UNALLOCATED         |
| 0  | 1       | 00   | <u>STLEXB</u>       |
| 0  | 1       | 01   | <u>STLEXH</u>       |
| 0  | 1       | 10   | STLEX               |
| 0  | 1       | 11   | STLEXD              |
| 1  | 0       | 00   | <u>LDAB</u>         |
| 1  | 0       | 01   | <u>LDAH</u>         |
| 1  | 0       | 10   | <u>LDA</u>          |
| 1  | 0       | 11   | UNALLOCATED         |
| 1  | 1       | 00   | <u>LDAEXB</u>       |
| 1  | 1       | 01   | <u>LDAEXH</u>       |
| 1  | 1       | 10   | <u>LDAEX</u>        |
| 1  | 1       | 11   | <u>LDAEXD</u>       |

# Load/store dual (immediate, post-indexed)

These instructions are under Load/store dual, load/store exclusive, load-acquire/store-release, and table branch.

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2    | 1    | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6 | 5 | 4   | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|------|------|---|----|----|----|----|----|----|----|---|---|---|---|-----|----|---|---|---|
| 1  | 1  | 1  | 0  | 1  | 0  | 0 | 0 | U | 1 | 1 | L |   | != 1 | 1111 |   |    | F  | ₹t |    |    | R  | t2 |   |   |   |   | imı | m8 |   |   |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   |      | 'n   |   |    |    |    |    |    |    |    |   |   |   |   |     |    |   |   |   |

Rr

The following constraints also apply to this encoding: Rn != 1111 && Rn != 1111

| Decode fields<br>L | Instruction Details |
|--------------------|---------------------|
| 0                  | STRD (immediate)    |
| 1                  | LDRD (immediate)    |

#### Load/store dual (immediate)

These instructions are under Load/store dual, load/store exclusive, load-acquire/store-release, and table branch.

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2    | 1    | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|------|------|---|----|----|----|----|----|----|----|---|---|---|---|----|----|---|---|---|
| 1  | 1  | 1  | 0  | 1  | 0  | 0 | 1 | U | 1 | 0 | L |   | != 1 | 1111 |   |    | F  | ₹t |    |    | R  | t2 |   |   |   |   | im | m8 |   |   |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   | E    | 'n   |   |    |    |    |    |    |    |    |   |   |   |   |    |    |   |   |   |

The following constraints also apply to this encoding: Rn != 1111 && Rn != 1111

| Decode fields<br>L | <b>Instruction Details</b> |
|--------------------|----------------------------|
| 0                  | STRD (immediate)           |
| 1                  | LDRD (immediate)           |

#### Load/store dual (immediate, pre-indexed)

These instructions are under Load/store dual, load/store exclusive, load-acquire/store-release, and table branch.

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2    | 1    | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|------|------|---|----|----|----|----|----|----|----|---|---|---|---|----|----|---|---|---|
| 1  | 1  | 1  | 0  | 1  | 0  | 0 | 1 | U | 1 | 1 | L |   | != 1 | 1111 |   |    | F  | ₹t |    |    | R  | t2 |   |   |   |   | im | m8 |   |   |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   |      | 2n   |   |    |    |    |    |    |    |    |   |   |   |   |    |    |   |   |   |

The following constraints also apply to this encoding: Rn != 1111 && Rn != 1111

D. . . J. C.1J.

| Decode fields L | Instruction Details |
|-----------------|---------------------|
| 0               | STRD (immediate)    |
| 1               | LDRD (immediate)    |

# **Data-processing (shifted register)**

These instructions are under <u>32-bit</u>.

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15  | 14 | 13  | 12 | 11 | 10 | 9 | 8 | 7  | 6  | 5   | 4  | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|----|---|---|---|---|---|----|---|-----|----|-----|----|----|----|---|---|----|----|-----|----|---|---|---|---|
| 1  | 1  | 1  | 0  | 1  | 0  | 1 |   | op | 1 |   | S |   | R | n. |   | (0) | i  | mm: | 3  |    | R  | d |   | im | m2 | sty | ре |   | R | m |   |

|      |              | Dec | coae neias      |         | Instruction Details                                   |
|------|--------------|-----|-----------------|---------|-------------------------------------------------------|
| op1  | $\mathbf{S}$ | Rn  | imm3:imm2:stype | Rd      | Instruction Details                                   |
| 0000 | 0            |     |                 |         | AND, ANDS (register) — AND, rotate right with extend  |
| 0000 | 1            |     | != 0000011      | != 1111 | AND, ANDS (register) — ANDS, shift or rotate by value |
| 0000 | 1            |     | != 0000011      | 1111    | TST (register) — shift or rotate by value             |

| op1  | S | De<br>Rn | code fields<br>imm3:imm2:stype | Rd      | Instruction Details                                   |
|------|---|----------|--------------------------------|---------|-------------------------------------------------------|
| 0000 | 1 |          | 0000011                        | != 1111 | AND, ANDS (register) — ANDS, rotate right with extend |
| 0000 | 1 |          | 0000011                        | 1111    | TST (register) — rotate right with extend             |
| 0001 |   |          |                                |         | BIC, BICS (register)                                  |
| 0010 | 0 | != 1111  |                                |         | ORR, ORRS (register) — ORR                            |
| 0010 | 0 | 1111     |                                |         | MOV, MOVS (register) — MOV                            |
| 0010 | 1 | != 1111  |                                |         | ORR, ORRS (register) — ORRS                           |
| 0010 | 1 | 1111     |                                |         | MOV, MOVS (register) — MOVS                           |
| 0011 | 0 | != 1111  |                                |         | ORN, ORNS (register) — not flag setting               |
| 0011 | 0 | 1111     |                                |         | MVN, MVNS (register) — MVN                            |
| 0011 | 1 | != 1111  |                                |         | ORN, ORNS (register) — flag setting                   |
| 0011 | 1 | 1111     |                                |         | MVN, MVNS (register) — MVNS                           |
| 0100 | 0 |          |                                |         | EOR, EORS (register) — EOR, rotate right with extend  |
| 0100 | 1 |          | != 0000011                     | != 1111 | EOR, EORS (register) — EORS, shift or rotate by value |
| 0100 | 1 |          | != 0000011                     | 1111    | TEQ (register) — shift or rotate by value             |
| 0100 | 1 |          | 0000011                        | != 1111 | EOR, EORS (register) — EORS, rotate right with extend |
| 0100 | 1 |          | 0000011                        | 1111    | TEQ (register) — rotate right with extend             |
| 0101 |   |          |                                |         | UNALLOCATED                                           |
| 0110 | 0 |          | xxxxx00                        |         | <u>PKHBT, PKHTB</u> — <u>PKHBT</u>                    |
| 0110 | 0 |          | xxxxx01                        |         | UNALLOCATED                                           |
| 0110 | 0 |          | xxxxx10                        |         | <u>PKHBT, PKHTB</u> — <u>PKHTB</u>                    |
| 0110 | 0 |          | xxxxx11                        |         | UNALLOCATED                                           |
| 0111 |   |          |                                |         | UNALLOCATED                                           |
| 1000 | 0 | != 1101  |                                |         | ADD, ADDS (register) — ADD                            |
| 1000 | 0 | 1101     |                                |         | ADD, ADDS (SP plus register) — ADD                    |
| 1000 | 1 | != 1101  |                                | != 1111 | ADD, ADDS (register) — ADDS                           |
| 1000 | 1 | 1101     |                                | != 1111 | ADD, ADDS (SP plus register) — ADDS                   |
| 1000 | 1 |          |                                | 1111    | CMN (register)                                        |
| 1001 |   |          |                                |         | UNALLOCATED                                           |
| 1010 |   |          |                                |         | ADC, ADCS (register)                                  |
| 1011 |   |          |                                |         | SBC, SBCS (register)                                  |
| 1100 |   |          |                                |         | UNALLOCATED                                           |
| 1101 | 0 | != 1101  |                                |         | SUB, SUBS (register) — SUB                            |
| 1101 | 0 | 1101     |                                |         | SUB, SUBS (SP minus register) — SUB                   |
| 1101 | 1 | != 1101  |                                | != 1111 | SUB, SUBS (register) — SUBS                           |
| 1101 | 1 | 1101     |                                | != 1111 | SUB, SUBS (SP minus register) — SUBS                  |
| 1101 | 1 |          |                                | 1111    | CMP (register)                                        |
| 1110 |   |          |                                |         | RSB, RSBS (register)                                  |
| 1111 |   |          |                                |         | UNALLOCATED                                           |

# Branches and miscellaneous control

These instructions are under  $\underline{32\text{-bit}}$ .



|     |     | Decode | fields |     |     | Instruction details |
|-----|-----|--------|--------|-----|-----|---------------------|
| op0 | op1 | op2    | op3    | op4 | op5 | instruction details |

| 0 | 1110    | 0x | 0x0 |        | 0 | MSR (register)           |
|---|---------|----|-----|--------|---|--------------------------|
| 0 | 1110    | 0x | 0x0 |        | 1 | MSR (Banked register)    |
| 0 | 1110    | 10 | 0x0 | 000    |   | <u>Hints</u>             |
| 0 | 1110    | 10 | 0x0 | != 000 |   | Change processor state   |
| 0 | 1110    | 11 | 0x0 |        |   | Miscellaneous system     |
| 0 | 1111    | 00 | 0x0 |        |   | BXJ                      |
| 0 | 1111    | 01 | 0x0 |        |   | Exception return         |
| 0 | 1111    | 1x | 0x0 |        | 0 | MRS                      |
| 0 | 1111    | 1x | 0x0 |        | 1 | MRS (Banked register)    |
| 1 | 1110    | 00 | 000 |        |   | <u>DCPS</u>              |
| 1 | 1110    | 00 | 010 |        |   | UNALLOCATED              |
| 1 | 1110    | 01 | 0x0 |        |   | UNALLOCATED              |
| 1 | 1110    | 1x | 0x0 |        |   | UNALLOCATED              |
| 1 | 1111    | 0x | 0x0 |        |   | UNALLOCATED              |
| 1 | 1111    | 1x | 0x0 |        |   | Exception generation     |
|   | != 111x |    | 0x0 |        |   | <u>B</u> — <u>T3</u>     |
|   |         |    | 0x1 |        |   | <u>B</u> — <u>T4</u>     |
|   |         |    | 1x0 |        |   | BL, BLX (immediate) — T2 |
|   |         |    | 1x1 |        |   | BL, BLX (immediate) — T1 |

# Hints

These instructions are under <u>Branches and miscellaneous control</u>.

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3   | 2   | 1   | 0   | 15 | 14 | 13  | 12 | 11  | 10 | 9 | 8 | 7 | 6  | 5  | 4 | 3 | 2   | 1   | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|-----|-----|-----|-----|----|----|-----|----|-----|----|---|---|---|----|----|---|---|-----|-----|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1 | 1 | 1 | 0 | 1 | 0 | (1) | (1) | (1) | (1) | 1  | 0  | (0) | 0  | (0) | 0  | 0 | 0 |   | hi | nt |   |   | opt | ion |   |

| Decod<br>hint | e fields<br>option | Instruction Details           | Architecture Version |
|---------------|--------------------|-------------------------------|----------------------|
| 0000          | 0000               | <u>NOP</u>                    | -                    |
| 0000          | 0001               | <u>YIELD</u>                  | -                    |
| 0000          | 0010               | <u>WFE</u>                    | -                    |
| 0000          | 0011               | <u>WFI</u>                    | -                    |
| 0000          | 0100               | SEV                           | -                    |
| 0000          | 0101               | <u>SEVL</u>                   | -                    |
| 0000          | 011x               | Reserved hint, behaves as NOP | -                    |
| 0000          | 1xxx               | Reserved hint, behaves as NOP | -                    |
| 0001          | 0000               | <u>ESB</u>                    | Armv8.2              |
| 0001          | 0001               | Reserved hint, behaves as NOP | -                    |
| 0001          | 0010               | TSB CSYNC                     | Armv8.4              |
| 0001          | 0011               | Reserved hint, behaves as NOP | -                    |
| 0001          | 0100               | <u>CSDB</u>                   | -                    |
| 0001          | 0101               | Reserved hint, behaves as NOP | -                    |
| 0001          | 011x               | Reserved hint, behaves as NOP | -                    |
| 0001          | 1xxx               | Reserved hint, behaves as NOP | -                    |
| 001x          |                    | Reserved hint, behaves as NOP | -                    |
| 01xx          |                    | Reserved hint, behaves as NOP | -                    |
| 10xx          |                    | Reserved hint, behaves as NOP | -                    |
| 110x          |                    | Reserved hint, behaves as NOP | -                    |
| 1110          |                    | Reserved hint, behaves as NOP | -                    |

| Decod | e fields | Instruction Details | Architecture Version |
|-------|----------|---------------------|----------------------|
| hint  | option   | instruction Details | Architecture version |
| 1111  |          | <u>DBG</u>          | -                    |

# Change processor state

These instructions are under Branches and miscellaneous control.

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3   | 2   | 1   | 0   | 15 | 14 | 13  | 12 | 11  | 10  | 9  | 8 | 7 | 6 | 5 | 4 | 3 | 2    | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|-----|-----|-----|-----|----|----|-----|----|-----|-----|----|---|---|---|---|---|---|------|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1 | 1 | 1 | 0 | 1 | 0 | (1) | (1) | (1) | (1) | 1  | 0  | (0) | 0  | (0) | imo | od | М | Α | Т | F |   | r | node | 9 |   |

The following constraints also apply to this encoding: imod:M != 000

| Decode | fields | Instruction Details                     |
|--------|--------|-----------------------------------------|
| imod   | M      | instruction Details                     |
| 0.0    | 1      | <u>CPS, CPSID, CPSIE</u> — <u>CPS</u>   |
| 01     |        | UNALLOCATED                             |
| 10     |        | <u>CPS, CPSID, CPSIE</u> — <u>CPSIE</u> |
| 11     |        | <u>CPS, CPSID, CPSIE</u> — <u>CPSID</u> |

# Miscellaneous system

These instructions are under Branches and miscellaneous control.

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3   | 2   | 1   | 0   | 15 | 14 | 13  | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5  | 4 | 3 | 2   | 1   | 0 |   |
|----|----|----|----|----|----|---|---|---|---|---|---|-----|-----|-----|-----|----|----|-----|----|-----|-----|-----|-----|---|---|----|---|---|-----|-----|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1 | 1 | 1 | 0 | 1 | 1 | (1) | (1) | (1) | (1) | 1  | 0  | (0) | 0  | (1) | (1) | (1) | (1) |   | O | oc |   |   | opt | ion |   | ] |

| Dec  | ode fields | Instruction Details   |
|------|------------|-----------------------|
| opc  | option     | Thisti uction Details |
| 000x |            | UNALLOCATED           |
| 0010 |            | <u>CLREX</u>          |
| 0011 |            | UNALLOCATED           |
| 0100 | != 0x00    | <u>DSB</u>            |
| 0100 | 0000       | SSBB                  |
| 0100 | 0100       | <u>PSSBB</u>          |
| 0101 |            | <u>DMB</u>            |
| 0110 |            | <u>ISB</u>            |
| 0111 |            | <u>SB</u>             |
| 1xxx |            | UNALLOCATED           |

#### **Exception return**

These instructions are under **Branches and miscellaneous control**.

| 1 | 5 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13  | 12 | 11  | 10  | 9   | 8   | 7 | 6 | 5 | 4   | 3  | 2 | 1 | 0 |
|---|---|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|-----|----|-----|-----|-----|-----|---|---|---|-----|----|---|---|---|
| Г | 1 | 1  | 1  | 1  | 0  | 0  | 1 | 1 | 1 | 1 | 0 | 1 |   | F | ₹n |   | 1  | 0  | (0) | 0  | (1) | (1) | (1) | (1) |   |   |   | imi | m8 |   |   |   |

|      | Decode fields | Instruction Details   |
|------|---------------|-----------------------|
| Rn_  | imm8          |                       |
|      | != 00000000   | SUB, SUBS (immediate) |
| 1110 | 0000000       | <u>ERET</u>           |

# **DCPS**

These instructions are under <u>Branches and miscellaneous control</u>.

|   | 5 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7   | 6   | 5 | 4 | 3 | 2 | 1 | 0_ |
|---|---|----|----|----|----|----|---|---|---|---|---|---|---|----|----|---|----|----|----|----|----|----|---|---|-----|-----|---|---|---|---|---|----|
| 1 | 1 | 1  | 1  | 1  | 0  | 1  | 1 | 1 | 1 | 0 | 0 | 0 |   | im | m4 |   | 1  | 0  | 0  | 0  |    |    |   |   | imr | n10 |   |   |   |   | 0 | pt |

| imm4    | Decode fields<br>imm10 | opt | <b>Instruction Details</b> |
|---------|------------------------|-----|----------------------------|
| != 1111 |                        |     | UNALLOCATED                |
| 1111    | != 0000000000          |     | UNALLOCATED                |
| 1111    | 000000000              | 00  | UNALLOCATED                |
| 1111    | 000000000              | 01  | DCPS1                      |
| 1111    | 000000000              | 10  | DCPS2                      |
| 1111    | 000000000              | 11  | DCPS3                      |

# **Exception generation**

These instructions are under <u>Branches and miscellaneous control</u>.

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3 | 2   | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|----|---|-----|----|---|----|----|----|----|----|----|---|---|---|-----|-----|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 1  | 1 | 1 | 1 | 1 | 1 | 01 |   | imı | m4 |   | 1  | 0  | 02 | 0  |    |    |   |   |   | imn | n12 |   |   |   |   |   |

| Decode<br>o1 | e fields<br>o2 | Instruction Details |
|--------------|----------------|---------------------|
| 0            | 0              | HVC                 |
| 0            | 1              | UNALLOCATED         |
| 1            | 0              | <u>SMC</u>          |
| 1            | 1              | UDF                 |

# Data-processing (modified immediate)

These instructions are under <u>32-bit</u>.

| 1 | 5 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6          | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14  | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6 | 5 | 4   | 3  | 2 | 1 | 0 |
|---|---|----|----|----|----|----|---|---|---|------------|---|---|---|---|----|---|----|-----|----|----|----|----|----|---|---|---|---|-----|----|---|---|---|
| Г | 1 | 1  | 1  | 1  | 0  | li | 0 |   | 0 | <u>1</u> מ |   | S |   | F | ₹n |   | 0  | l i | mm | 3  |    | F  | 2d |   |   |   |   | imi | m8 |   |   |   |

|      |   | Decode fields |         | Instruction Details                      |
|------|---|---------------|---------|------------------------------------------|
| op1  | S | Rn            | Rd      | instruction Details                      |
| 0000 | 0 |               |         | AND, ANDS (immediate) — AND              |
| 0000 | 1 |               | != 1111 | AND, ANDS (immediate) — ANDS             |
| 0000 | 1 |               | 1111    | TST (immediate)                          |
| 0001 |   |               |         | BIC, BICS (immediate)                    |
| 0010 | 0 | != 1111       |         | ORR, ORRS (immediate) — ORR              |
| 0010 | 0 | 1111          |         | MOV, MOVS (immediate) — MOV              |
| 0010 | 1 | != 1111       |         | ORR, ORRS (immediate) — ORRS             |
| 0010 | 1 | 1111          |         | MOV, MOVS (immediate) — MOVS             |
| 0011 | 0 | != 1111       |         | ORN, ORNS (immediate) — not flag setting |
| 0011 | 0 | 1111          |         | MVN, MVNS (immediate) — MVN              |
| 0011 | 1 | != 1111       |         | ORN, ORNS (immediate) — flag setting     |
| 0011 | 1 | 1111          |         | MVN, MVNS (immediate) — MVNS             |
| 0100 | 0 |               |         | EOR, EORS (immediate) — EOR              |
| 0100 | 1 |               | != 1111 | EOR, EORS (immediate) — EORS             |
| 0100 | 1 |               | 1111    | TEQ (immediate)                          |
| 0101 |   |               |         | UNALLOCATED                              |
| 011x |   |               |         | UNALLOCATED                              |
| 1000 | 0 | != 1101       |         | ADD, ADDS (immediate) — ADD              |
| 1000 | 0 | 1101          |         | ADD, ADDS (SP plus immediate) — ADD      |

| op1  | S | Decode fields<br>Rn | Rd      | Instruction Details                   |
|------|---|---------------------|---------|---------------------------------------|
| 1000 | 1 | != 1101             | != 1111 | ADD, ADDS (immediate) — ADDS          |
| 1000 | 1 | 1101                | != 1111 | ADD, ADDS (SP plus immediate) — ADDS  |
| 1000 | 1 |                     | 1111    | CMN (immediate)                       |
| 1001 |   |                     |         | UNALLOCATED                           |
| 1010 |   |                     |         | ADC, ADCS (immediate)                 |
| 1011 |   |                     |         | SBC, SBCS (immediate)                 |
| 1100 |   |                     |         | UNALLOCATED                           |
| 1101 | 0 | != 1101             |         | SUB, SUBS (immediate) — SUB           |
| 1101 | 0 | 1101                |         | SUB, SUBS (SP minus immediate) — SUB  |
| 1101 | 1 | != 1101             | != 1111 | SUB, SUBS (immediate) — SUBS          |
| 1101 | 1 | 1101                | != 1111 | SUB, SUBS (SP minus immediate) — SUBS |
| 1101 | 1 |                     | 1111    | CMP (immediate)                       |
| 1110 |   |                     |         | RSB, RSBS (immediate)                 |
| 1111 |   |                     |         | UNALLOCATED                           |

# **Data-processing (plain binary immediate)**

These instructions are under <u>32-bit</u>.

| 15 14 13 12 11 | 10 9 8 7 | 6 5 4 | 3 2 1 0 15 | 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |
|----------------|----------|-------|------------|------------------------------------|
| 11110          | 1 op0    | op1 0 | 0          |                                    |

| Decod | e fields | Instruction details                       |
|-------|----------|-------------------------------------------|
| op0   | op1      | instruction details                       |
| 0     | 0x       | <u>Data-processing (simple immediate)</u> |
| 0     | 10       | Move Wide (16-bit immediate)              |
| 0     | 11       | UNALLOCATED                               |
| 1     |          | Saturate, Bitfield                        |

# **Data-processing (simple immediate)**

These instructions are under <u>Data-processing</u> (<u>plain binary immediate</u>).

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6 | 5  | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|----|---|----|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|---|----|----|---|---|---|
| 1  | 1  | 1  | 1  | 0  | i  | 1 | 0 | 01 | 0 | о2 | 0 |   | F | ≀n |   | 0  | i  | mm | 3  |    | R  | d |   |   |   |   | im | m8 |   |   |   |

|           | Deco | de fields | Instruction Details            |
|-----------|------|-----------|--------------------------------|
| <b>o1</b> | ο2   | Rn        | instruction Details            |
| 0         | 0    | != 11x1   | ADD, ADDS (immediate)          |
| 0         | 0    | 1101      | ADD, ADDS (SP plus immediate)  |
| 0         | 0    | 1111      | <u>ADR</u> — <u>T3</u>         |
| 0         | 1    |           | UNALLOCATED                    |
| 1         | 0    |           | UNALLOCATED                    |
| 1         | 1    | != 11x1   | SUB, SUBS (immediate)          |
| 1         | 1    | 1101      | SUB, SUBS (SP minus immediate) |
| 1         | 1    | 1111      | <u>ADR</u> — <u>T2</u>         |

# Move Wide (16-bit immediate)

These instructions are under <u>Data-processing</u> (<u>plain binary immediate</u>).

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6 | 5 | 4 | 3 | 2  | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|----|---|---|---|---|----|----|---|----|----|----|----|----|----|---|---|---|---|---|----|----|---|---|---|
| 1  | 1  | 1  | 1  | 0  | i  | 1 | 0 | 01 | 1 | 0 | 0 |   | im | m4 |   | 0  | i  | mm | 3  |    | R  | d |   |   |   |   | im | m8 |   |   |   |

| Decode fields<br>o1 | Instruction Details   |
|---------------------|-----------------------|
| 0                   | MOV, MOVS (immediate) |
| 1                   | MOVT                  |

# Saturate, Bitfield

These instructions are under <u>Data-processing</u> (<u>plain binary immediate</u>).

| _1 | 5 | 14 | 13 | 12 | 11 | 10  | 9 | 8 | 7 | 6   | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7  | 6  | 5   | 4 | 3  | 2    | 1  | 0 |
|----|---|----|----|----|----|-----|---|---|---|-----|---|---|---|---|----|---|----|----|----|----|----|----|----|---|----|----|-----|---|----|------|----|---|
| 7  | 1 | 1  | 1  | 1  | 0  | (0) | 1 | 1 |   | op1 |   | 0 |   | F | ≀n |   | 0  | i  | mm | 3  |    | R  | ld |   | im | m2 | (0) |   | wi | dthn | า1 |   |

|     | Decode fie | elds      | T                                           |
|-----|------------|-----------|---------------------------------------------|
| op1 | Rn         | imm3:imm2 | Instruction Details                         |
| 000 |            |           | SSAT — <u>logical shift left</u>            |
| 001 |            | != 00000  | SSAT — arithmetic shift right               |
| 001 |            | 00000     | <u>SSAT16</u>                               |
| 010 |            |           | SBFX                                        |
| 011 | != 1111    |           | BFI                                         |
| 011 | 1111       |           | BFC                                         |
| 100 |            |           | <u>USAT</u> — <u>logical shift left</u>     |
| 101 |            | != 00000  | <u>USAT</u> — <u>arithmetic shift right</u> |
| 101 |            | 00000     | <u>USAT16</u>                               |
| 110 |            |           | <u>UBFX</u>                                 |
| 111 |            |           | UNALLOCATED                                 |

# Advanced SIMD element or structure load/store

These instructions are under <u>32-bit</u>.

| 15 14 13 12 11 10 9 | 8 7 6 5 | 4 3 2 1 0 15 14 13 12 11 10 | 9 8 7 6 5 4 3 2 1 0 |
|---------------------|---------|-----------------------------|---------------------|
| 11111001            | op0     | 0 op1                       |                     |

| Deco | ode fields | Instruction details                                   |
|------|------------|-------------------------------------------------------|
| op0  | op1        | Instruction details                                   |
| 0    |            | Advanced SIMD load/store multiple structures          |
| 1    | 11         | Advanced SIMD load single structure to all lanes      |
| 1    | != 11      | Advanced SIMD load/store single structure to one lane |

# Advanced SIMD load/store multiple structures

These instructions are under Advanced SIMD element or structure load/store.

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10  | 9  | 8 | 7  | 6  | 5   | 4  | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|-----|----|---|----|----|-----|----|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 0 | 1 | 0 | D | L | 0 |   | F | ≀n |   |    | ٧  | ′d |    |    | ity | ре |   | si | ze | ali | gn |   | R | m |   |

| Dec | ode fields | Instruction Details                                     |  |  |  |  |  |  |  |
|-----|------------|---------------------------------------------------------|--|--|--|--|--|--|--|
| L   | itype      | Instruction Details                                     |  |  |  |  |  |  |  |
| 0   | 000x       | VST4 (multiple 4-element structures)                    |  |  |  |  |  |  |  |
| 0   | 0010       | <u>VST1 (multiple single elements)</u> — <u>T4</u>      |  |  |  |  |  |  |  |
| 0   | 0011       | <u>VST2 (multiple 2-element structures)</u> — <u>T2</u> |  |  |  |  |  |  |  |
| 0   | 010x       | VST3 (multiple 3-element structures)                    |  |  |  |  |  |  |  |

| Dec | ode fields | Instruction Details                                                               |  |  |  |  |  |  |  |  |
|-----|------------|-----------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| L   | itype      | instruction Details                                                               |  |  |  |  |  |  |  |  |
| 0   | 0110       | <u>VST1 (multiple single elements)</u> — <u>T3</u>                                |  |  |  |  |  |  |  |  |
| 0   | 0111       | <u>VST1 (multiple single elements)</u> — <u>T1</u>                                |  |  |  |  |  |  |  |  |
| 0   | 100x       | <u>VST2 (multiple 2-element structures)</u> — <u>T1</u>                           |  |  |  |  |  |  |  |  |
| 0   | 1010       | <u>VST1 (multiple single elements)</u> — <u>T2</u>                                |  |  |  |  |  |  |  |  |
| 1   | 000x       | VLD4 (multiple 4-element structures)                                              |  |  |  |  |  |  |  |  |
| 1   | 0010       | <u>VLD1 (multiple single elements)</u> — <u>T4</u>                                |  |  |  |  |  |  |  |  |
| 1   | 0011       | <u>VLD2 (multiple 2-element structures)</u> — <u>T2</u>                           |  |  |  |  |  |  |  |  |
| 1   | 010x       | VLD3 (multiple 3-element structures)                                              |  |  |  |  |  |  |  |  |
|     | 1011       | UNALLOCATED                                                                       |  |  |  |  |  |  |  |  |
| 1   | 0110       | <u>VLD1 (multiple single elements)</u> — <u>T3</u>                                |  |  |  |  |  |  |  |  |
| 1   | 0111       | <u>VLD1 (multiple single elements)</u> — <u>T1</u>                                |  |  |  |  |  |  |  |  |
|     | 11xx       | UNALLOCATED                                                                       |  |  |  |  |  |  |  |  |
| 1   | 100x       | $\underline{\text{VLD2 (multiple 2-element structures)}} - \underline{\text{T1}}$ |  |  |  |  |  |  |  |  |
| 1   | 1010       | VLD1 (multiple single elements) — T2                                              |  |  |  |  |  |  |  |  |

# Advanced SIMD load single structure to all lanes

These instructions are under Advanced SIMD element or structure load/store.

| • | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7   | 6  | 5 | 4 | 3 | 2  | 1 | 0 |
|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|---|---|-----|----|---|---|---|----|---|---|
|   | 1  | 1  | 1  | 1  | 1  | 0  | 0 | 1 | 1 | D | L | 0 |   | R | n |   |    | ٧  | ′d |    | 1  | 1  | ١ | 1 | siz | ze | Т | а |   | Rı | m |   |

| De | code fie | lds | Instanceding Details                           |
|----|----------|-----|------------------------------------------------|
| L  | N        | a   | Instruction Details                            |
| 0  |          |     | UNALLOCATED                                    |
| 1  | 00       |     | VLD1 (single element to all lanes)             |
| 1  | 01       |     | VLD2 (single 2-element structure to all lanes) |
| 1  | 10       | 0   | VLD3 (single 3-element structure to all lanes) |
| 1  | 10       | 1   | UNALLOCATED                                    |
| 1  | 11       |     | VLD4 (single 4-element structure to all lanes) |

# Advanced SIMD load/store single structure to one lane

These instructions are under Advanced SIMD element or structure load/store.



The following constraints also apply to this encoding: size != 11 && size != 11

| D | ecode fie | lds | In street on Dataile |
|---|-----------|-----|----------------------|
| L | size      | N   | Instruction Details  |

| L | size | N  |                                                                    |
|---|------|----|--------------------------------------------------------------------|
| 0 | 00   | 00 | VST1 (single element from one lane) — T1                           |
| 0 | 00   | 01 | VST2 (single 2-element structure from one lane) — T1               |
| 0 | 00   | 10 | <u>VST3 (single 3-element structure from one lane)</u> — <u>T1</u> |
| 0 | 00   | 11 | VST4 (single 4-element structure from one lane) — T1               |
| 0 | 01   | 00 | <u>VST1 (single element from one lane)</u> — <u>T2</u>             |
| 0 | 01   | 01 | VST2 (single 2-element structure from one lane) — T2               |
| 0 | 01   | 10 | <u>VST3 (single 3-element structure from one lane)</u> — <u>T2</u> |
| 0 | 01   | 11 | <u>VST4 (single 4-element structure from one lane)</u> — <u>T2</u> |

| Do<br>L | ecode fie<br>size | elds<br>N | Instruction Details                                                |
|---------|-------------------|-----------|--------------------------------------------------------------------|
| 0       | 10                | 00        | <u>VST1 (single element from one lane)</u> — <u>T3</u>             |
| 0       | 10                | 01        | VST2 (single 2-element structure from one lane) — <u>T3</u>        |
| 0       | 10                | 10        | <u>VST3 (single 3-element structure from one lane)</u> — <u>T3</u> |
| 0       | 10                | 11        | VST4 (single 4-element structure from one lane) — T3               |
| 1       | 00                | 00        | <u>VLD1 (single element to one lane)</u> — <u>T1</u>               |
| 1       | 00                | 01        | VLD2 (single 2-element structure to one lane) — T1                 |
| 1       | 00                | 10        | VLD3 (single 3-element structure to one lane) — T1                 |
| 1       | 00                | 11        | VLD4 (single 4-element structure to one lane) — T1                 |
| 1       | 01                | 00        | VLD1 (single element to one lane) — T2                             |
| 1       | 01                | 01        | VLD2 (single 2-element structure to one lane) — T2                 |
| 1       | 01                | 10        | VLD3 (single 3-element structure to one lane) — T2                 |
| 1       | 01                | 11        | VLD4 (single 4-element structure to one lane) — T2                 |
| 1       | 10                | 00        | <u>VLD1 (single element to one lane)</u> — <u>T3</u>               |
| 1       | 10                | 01        | VLD2 (single 2-element structure to one lane) — T3                 |
| 1       | 10                | 10        | VLD3 (single 3-element structure to one lane) — T3                 |
| 1       | 10                | 11        | VLD4 (single 4-element structure to one lane) — T3                 |

# Load/store single

These instructions are under <u>32-bit</u>.

| 15 14 13 12 11 10 9 | 8 7 6 5 4 | 3 2 1 0 15 14 13 12 | 11 10 9 8 7 6 | 5 4 3 2 1 0 |
|---------------------|-----------|---------------------|---------------|-------------|
| 1111100             | op0 op1   | op2                 | op3           |             |

The following constraints also apply to this encoding: op0<1>:op1 !=10

|     |     | Decode fields |        | Instruction details                            |  |  |  |  |  |  |  |
|-----|-----|---------------|--------|------------------------------------------------|--|--|--|--|--|--|--|
| op0 | op1 | op2           | op3    | mstruction details                             |  |  |  |  |  |  |  |
| 00  |     | != 1111       | 000000 | Load/store, unsigned (register offset)         |  |  |  |  |  |  |  |
| 0.0 |     | != 1111       | 000001 | UNALLOCATED                                    |  |  |  |  |  |  |  |
| 0.0 |     | != 1111       | 00001x | UNALLOCATED                                    |  |  |  |  |  |  |  |
| 0.0 |     | != 1111       | 0001xx | UNALLOCATED                                    |  |  |  |  |  |  |  |
| 0.0 |     | != 1111       | 001xxx | UNALLOCATED                                    |  |  |  |  |  |  |  |
| 0.0 |     | != 1111       | 01xxxx | UNALLOCATED                                    |  |  |  |  |  |  |  |
| 0.0 |     | != 1111       | 10x0xx | UNALLOCATED                                    |  |  |  |  |  |  |  |
| 0.0 |     | != 1111       | 10x1xx | Load/store, unsigned (immediate, post-indexed) |  |  |  |  |  |  |  |
| 0.0 |     | != 1111       | 1100xx | Load/store, unsigned (negative immediate)      |  |  |  |  |  |  |  |
| 0.0 |     | != 1111       | 1110xx | Load/store, unsigned (unprivileged)            |  |  |  |  |  |  |  |
| 0.0 |     | != 1111       | 11x1xx | Load/store, unsigned (immediate, pre-indexed)  |  |  |  |  |  |  |  |
| 01  |     | != 1111       |        | Load/store, unsigned (positive immediate)      |  |  |  |  |  |  |  |
| 0x  |     | 1111          |        | Load, unsigned (literal)                       |  |  |  |  |  |  |  |
| 10  | 1   | != 1111       | 000000 | Load/store, signed (register offset)           |  |  |  |  |  |  |  |
| 10  | 1   | != 1111       | 000001 | UNALLOCATED                                    |  |  |  |  |  |  |  |
| 10  | 1   | != 1111       | 00001x | UNALLOCATED                                    |  |  |  |  |  |  |  |
| 10  | 1   | != 1111       | 0001xx | UNALLOCATED                                    |  |  |  |  |  |  |  |
| 10  | 1   | != 1111       | 001xxx | UNALLOCATED                                    |  |  |  |  |  |  |  |
| 10  | 1   | != 1111       | 01xxxx | UNALLOCATED                                    |  |  |  |  |  |  |  |
| 10  | 1   | != 1111       | 10x0xx | UNALLOCATED                                    |  |  |  |  |  |  |  |

| 10 | 1 | != 1111 | 10x1xx | Load/store, signed (immediate, post-indexed) |
|----|---|---------|--------|----------------------------------------------|
| 10 | 1 | != 1111 | 1100xx | Load/store, signed (negative immediate)      |
| 10 | 1 | != 1111 | 1110xx | Load/store, signed (unprivileged)            |
| 10 | 1 | != 1111 | 11x1xx | Load/store, signed (immediate, pre-indexed)  |
| 11 | 1 | != 1111 |        | Load/store, signed (positive immediate)      |
| 1x | 1 | 1111    |        | Load, signed (literal)                       |

#### Load/store, unsigned (register offset)

These instructions are under <u>Load/store single</u>.

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 5  | 4 | 3 | 2    | 1    | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5  | 4  | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|------|---|---|------|------|---|----|----|----|----|----|----|---|---|---|---|----|----|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 0 | 0 | 0 | size | L |   | != 1 | 1111 |   |    | F  | ₹t |    | 0  | 0  | 0 | 0 | 0 | 0 | im | m2 |   | R | m |   |
|    |    |    |    |    |    |   |   |   |      |   |   |      | )n   |   |    |    |    |    |    |    |   |   |   |   |    |    |   |   |   |   |

The following constraints also apply to this encoding: Rn != 1111 && Rn != 1111

|      | Decod | le fields | Instruction Details                  |  |  |  |  |  |  |
|------|-------|-----------|--------------------------------------|--|--|--|--|--|--|
| size | L     | Rt        | instruction Details                  |  |  |  |  |  |  |
| 00   | 0     |           | STRB (register)                      |  |  |  |  |  |  |
| 00   | 1     | != 1111   | LDRB (register)                      |  |  |  |  |  |  |
| 00   | 1     | 1111      | PLD, PLDW (register) — preload read  |  |  |  |  |  |  |
| 01   | 0     |           | STRH (register)                      |  |  |  |  |  |  |
| 01   | 1     | != 1111   | LDRH (register)                      |  |  |  |  |  |  |
| 01   | 1     | 1111      | PLD, PLDW (register) — preload write |  |  |  |  |  |  |
| 10   | 0     |           | STR (register)                       |  |  |  |  |  |  |
| 10   | 1     |           | LDR (register)                       |  |  |  |  |  |  |
| 11   |       |           | UNALLOCATED                          |  |  |  |  |  |  |

#### Load/store, unsigned (immediate, post-indexed)

These instructions are under <u>Load/store single</u>.



The following constraints also apply to this encoding: Rn != 1111 && Rn != 1111

| Decode | fields | Instruction Details |
|--------|--------|---------------------|
| size   | L      | instruction Details |
| 0.0    | 0      | STRB (immediate)    |
| 0.0    | 1      | LDRB (immediate)    |
| 01     | 0      | STRH (immediate)    |
| 01     | 1      | LDRH (immediate)    |
| 10     | 0      | STR (immediate)     |
| 10     | 1      | LDR (immediate)     |
| 11     |        | UNALLOCATED         |

# Load/store, unsigned (negative immediate)

These instructions are under <u>Load/store single</u>.

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 5  | 4 | 3 | 2    | 1    | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|------|---|---|------|------|---|----|----|----|----|----|----|---|---|---|---|---|----|----|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 0 | 0 | 0 | size | L |   | != 1 | 1111 |   |    | F  | ₹t |    | 1  | 1  | 0 | 0 |   |   |   | im | m8 |   |   |   |
|    |    |    |    |    |    |   |   |   |      |   |   | F    | ₹n   |   |    |    |    |    |    |    |   |   |   |   |   |    |    |   |   |   |

The following constraints also apply to this encoding: Rn != 1111 && Rn != 1111

|      | Decod | le fields | Instruction Details                   |
|------|-------|-----------|---------------------------------------|
| size | L     | Rt        | Instruction Details                   |
| 0.0  | 0     |           | STRB (immediate)                      |
| 0.0  | 1     | != 1111   | LDRB (immediate)                      |
| 0.0  | 1     | 1111      | PLD, PLDW (immediate) — preload read  |
| 01   | 0     |           | STRH (immediate)                      |
| 01   | 1     | != 1111   | LDRH (immediate)                      |
| 01   | 1     | 1111      | PLD, PLDW (immediate) — preload write |
| 10   | 0     |           | STR (immediate)                       |
| 10   | 1     |           | LDR (immediate)                       |
| 11   |       |           | UNALLOCATED                           |

# Load/store, unsigned (unprivileged)

These instructions are under <u>Load/store single</u>.

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 5  | 4 | 3 | 2    | 1    | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|------|---|---|------|------|---|----|----|----|----|----|----|---|---|---|---|---|----|----|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 0 | 0 | 0 | size | L |   | != 1 | 1111 |   |    | F  | ₹t |    | 1  | 1  | 1 | 0 |   |   |   | im | m8 |   |   |   |
|    |    |    |    |    |    |   |   |   |      |   |   | R    | ≀n   |   |    |    |    |    |    |    |   |   |   |   |   |    |    |   |   |   |

The following constraints also apply to this encoding: Rn != 1111 && Rn != 1111

| Decode<br>size | fields<br>L | Instruction Details |
|----------------|-------------|---------------------|
| 0.0            | 0           | <u>STRBT</u>        |
| 0.0            | 1           | <u>LDRBT</u>        |
| 01             | 0           | <u>STRHT</u>        |
| 01             | 1           | <u>LDRHT</u>        |
| 10             | 0           | <u>STRT</u>         |
| 10             | 1           | <u>LDRT</u>         |
| 11             |             | UNALLOCATED         |

# Load/store, unsigned (immediate, pre-indexed)

These instructions are under <u>Load/store single</u>.

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 5  | 5 | 4 | 3 | 2    | 1    | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|------|---|---|---|------|------|---|----|----|----|----|----|----|---|---|---|---|---|----|----|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 0 | 0 | 0 | size |   | L |   | != 1 | 1111 |   |    | F  | ₹t |    | 1  | 1  | כ | 1 |   |   |   | im | m8 |   |   |   |
|    |    |    |    |    |    |   |   |   |      |   |   |   | R    | n.   |   |    |    |    |    |    |    |   |   |   |   |   |    |    |   |   |   |

The following constraints also apply to this encoding: Rn != 1111 && Rn != 1111

|   | Decode | fields | Instruction Details |
|---|--------|--------|---------------------|
|   | size   | L      | instruction Details |
|   | 00     | 0      | STRB (immediate)    |
|   | 00     | 1      | LDRB (immediate)    |
| Γ | 01     | 0      | STRH (immediate)    |
|   | 01     | 1      | LDRH (immediate)    |

| Decode | fields | Instruction Details |
|--------|--------|---------------------|
| size   | L      | instruction Details |
| 10     | 0      | STR (immediate)     |
| 10     | 1      | LDR (immediate)     |
| 11     |        | UNALLOCATED         |

# Load/store, unsigned (positive immediate)

These instructions are under Load/store single.

| _ | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 5  | 4 | 3 | 2    | 1    | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|---|----|----|----|----|----|----|---|---|---|------|---|---|------|------|---|----|----|----|----|----|----|---|---|---|-----|-----|---|---|---|---|---|
|   | 1  | 1  | 1  | 1  | 1  | 0  | 0 | 0 | 1 | size | L |   | != 1 | 1111 |   |    | F  | ₹t |    |    |    |   |   |   | imr | n12 |   |   |   |   |   |
|   |    |    |    |    |    |    |   |   |   |      |   |   | R    | n    |   |    |    |    |    |    |    |   |   |   |     |     |   |   |   |   |   |

The following constraints also apply to this encoding: Rn != 1111 && Rn != 1111

|      | Decod | le fields | Instruction Details                   |
|------|-------|-----------|---------------------------------------|
| size | L     | Rt        | Thstruction Details                   |
| 0.0  | 0     |           | STRB (immediate)                      |
| 0.0  | 1     | != 1111   | LDRB (immediate)                      |
| 0.0  | 1     | 1111      | PLD, PLDW (immediate) — preload read  |
| 01   | 0     |           | STRH (immediate)                      |
| 01   | 1     | != 1111   | LDRH (immediate)                      |
| 01   | 1     | 1111      | PLD, PLDW (immediate) — preload write |
| 10   | 0     |           | STR (immediate)                       |
| 10   | 1     |           | LDR (immediate)                       |

# Load, unsigned (literal)

These instructions are under <u>Load/store single</u>.

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 5  | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0_ |
|----|----|----|----|----|----|---|---|---|------|---|---|---|---|---|----|----|----|----|----|----|---|---|---|-----|-----|---|---|---|---|----|
| 1  | 1  | 1  | 1  | 1  | 0  | 0 | 0 | С | size | L | 1 | 1 | 1 | 1 |    | F  | ₹t |    |    |    |   |   |   | imn | n12 |   |   |   |   |    |

|   |      | Decod | de fields | Instruction Details |
|---|------|-------|-----------|---------------------|
|   | size | L     | Rt        | instruction Details |
|   | 0x   | 1     | 1111      | PLD (literal)       |
|   | 00   | 1     | != 1111   | LDRB (literal)      |
| ſ | 01   | 1     | != 1111   | LDRH (literal)      |
| ſ | 10   | 1     |           | LDR (literal)       |
|   | 11   |       |           | UNALLOCATED         |

# Load/store, signed (register offset)

These instructions are under <u>Load/store single</u>.



The following constraints also apply to this encoding: Rn != 1111 && Rn != 1111

| De   | code fields | Instruction Details           |
|------|-------------|-------------------------------|
| size | Rt          | instruction Details           |
| 00   | != 1111     | LDRSB (register)              |
| 00   | 1111        | PLI (register)                |
| 01   | != 1111     | LDRSH (register)              |
| 01   | 1111        | Reserved hint, behaves as NOP |
| 1x   |             | UNALLOCATED                   |

# Load/store, signed (immediate, post-indexed)

These instructions are under <u>Load/store single</u>.

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 5  | 4 | 3 | 2    | 1    | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|------|---|---|------|------|---|----|----|----|----|----|----|---|---|---|---|---|----|----|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 0 | 1 | 0 | size | 1 |   | != 1 | 1111 |   |    | F  | ₹t |    | 1  | 0  | С | 1 |   |   |   | im | m8 |   |   |   |

Rn

The following constraints also apply to this encoding: Rn != 1111 && Rn != 1111

| Decode fields size | Instruction Details |
|--------------------|---------------------|
| 00                 | LDRSB (immediate)   |
| 01                 | LDRSH (immediate)   |
| 1x                 | UNALLOCATED         |

# Load/store, signed (negative immediate)

These instructions are under <u>Load/store single</u>.

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5  | 4 | 3 | 2    | 1    | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|-----|----|---|---|------|------|---|----|----|----|----|----|----|---|---|---|---|---|----|----|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 0 | 1 | 0 | Siz | ze | 1 |   | != 1 | 1111 |   |    | F  | ₹t |    | 1  | 1  | 0 | 0 |   |   |   | im | m8 |   |   |   |
|    |    |    |    |    |    |   |   |   |     |    |   |   |      |      |   |    |    |    |    |    |    |   |   |   |   |   |    |    |   |   |   |

Rn

The following constraints also apply to this encoding: Rn != 1111 && Rn != 1111

| De   | ecode fields | Instruction Details           |
|------|--------------|-------------------------------|
| size | Rt           | instruction Details           |
| 00   | != 1111      | LDRSB (immediate)             |
| 00   | 1111         | PLI (immediate, literal)      |
| 01   | != 1111      | LDRSH (immediate)             |
| 01   | 1111         | Reserved hint, behaves as NOP |
| 1x   |              | UNALLOCATED                   |

# Load/store, signed (unprivileged)

These instructions are under <u>Load/store single</u>.

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 5  | 4 | 3 | 2    | 1    | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0_ |
|----|----|----|----|----|----|---|---|---|------|---|---|------|------|---|----|----|----|----|----|----|---|---|---|---|---|----|----|---|---|----|
| 1  | 1  | 1  | 1  | 1  | 0  | 0 | 1 | 0 | size | 1 |   | != 1 | 1111 |   |    | F  | ₹t |    | 1  | 1  | 1 | 0 |   |   |   | im | m8 |   |   |    |

Rn

The following constraints also apply to this encoding: Rn != 1111 && Rn != 1111

| Decode fields<br>size | Instruction Details |
|-----------------------|---------------------|
| 0.0                   | <u>LDRSBT</u>       |

|   | Decode fields size | Instruction Details |
|---|--------------------|---------------------|
|   | 01                 | <u>LDRSHT</u>       |
| ſ | 1x                 | UNALLOCATED         |

# Load/store, signed (immediate, pre-indexed)

These instructions are under <u>Load/store single</u>.

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 5  | 4 | 3 | 2    | 1    | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|------|---|---|------|------|---|----|----|----|----|----|----|---|---|---|---|---|----|----|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 0 | 1 | 0 | size | 1 |   | != 1 | 1111 |   |    | F  | ₹t |    | 1  | 1  | כ | 1 |   |   |   | im | m8 |   |   |   |
|    |    |    |    |    |    |   |   |   |      |   |   | F    | ₹n   |   |    |    |    |    |    |    |   |   |   |   |   |    |    |   |   |   |

The following constraints also apply to this encoding: Rn != 1111 && Rn != 1111

| Decode fields<br>size | Instruction Details |
|-----------------------|---------------------|
| 00                    | LDRSB (immediate)   |
| 01                    | LDRSH (immediate)   |
| 1x                    | UNALLOCATED         |

#### Load/store, signed (positive immediate)

These instructions are under <u>Load/store single</u>.

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5  | 4 | 3 | 2    | 1    | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|-----|----|---|---|------|------|---|----|----|----|----|----|----|---|---|---|-----|-----|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 0 | 1 | 1 | siz | ze | 1 |   | != 1 | 1111 |   |    | F  | ₹t |    |    |    |   |   |   | imn | n12 |   |   |   |   |   |
|    |    |    |    |    |    |   |   |   |     |    |   |   | R    | n    |   |    |    |    |    |    |    |   |   |   |     |     |   |   |   |   |   |

The following constraints also apply to this encoding: Rn != 1111 && Rn != 1111

| De   | code fields | Instruction Details           |
|------|-------------|-------------------------------|
| size | Rt          | Instruction Details           |
| 00   | != 1111     | LDRSB (immediate)             |
| 00   | 1111        | PLI (immediate, literal)      |
| 01   | != 1111     | LDRSH (immediate)             |
| 01   | 1111        | Reserved hint, behaves as NOP |

# Load, signed (literal)

These instructions are under **Load/store single**.

| 1        | 5 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5  | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|----------|---|----|----|----|----|----|---|---|---|-----|----|---|---|---|---|---|----|----|----|----|----|----|---|---|---|-----|-----|---|---|---|---|---|
| <u> </u> |   | 1  | 1  | 1  | 1  | 0  | 0 | 1 | U | Siz | ze | 1 | 1 | 1 | 1 | 1 |    | F  | ₹t |    |    |    |   |   |   | imn | n12 |   |   |   |   |   |

| De   | ecode fields | Instruction Details           |
|------|--------------|-------------------------------|
| size | Rt           | instruction Details           |
| 00   | != 1111      | LDRSB (literal)               |
| 00   | 1111         | PLI (immediate, literal)      |
| 01   | != 1111      | LDRSH (literal)               |
| 01   | 1111         | Reserved hint, behaves as NOP |
| 1x   |              | UNALLOCATED                   |

# **Data-processing (register)**

These instructions are under <u>32-bit</u>.

| 1 | 15 | 14 | 13 | 12   | 11   | 10 | 9 | 8 | 3 | 7   | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5  | 4 | 3 | 2 | 1 | 0 |   |
|---|----|----|----|------|------|----|---|---|---|-----|---|---|---|---|---|---|---|----|----|----|----|----|----|---|---|---|---|----|---|---|---|---|---|---|
| Г |    |    |    | 1111 | 1101 | 10 |   |   | C | 0qq |   |   |   |   |   |   |   |    | 11 | 11 |    |    |    |   |   |   | O | p1 |   |   |   |   |   | 7 |

| Deco | de fields | Instruction details                                      |
|------|-----------|----------------------------------------------------------|
| op0  | op1       | Instruction details                                      |
| 0    | 0000      | MOV, MOVS (register-shifted register) — T2, Flag setting |
| 0    | 0001      | UNALLOCATED                                              |
| 0    | 001x      | UNALLOCATED                                              |
| 0    | 01xx      | UNALLOCATED                                              |
| 0    | 1xxx      | Register extends                                         |
| 1    | 0xxx      | Parallel add-subtract                                    |
| 1    | 10xx      | Data-processing (two source registers)                   |
| 1    | 11xx      | UNALLOCATED                                              |

# Register extends

These instructions are under <u>Data-processing (register)</u>.

| _15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6  | 5 | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4   | 3 | 2 | 1 | 0 |
|-----|----|----|----|----|----|---|---|---|----|---|---|---|---|----|---|----|----|----|----|----|----|---|---|---|-----|-----|-----|---|---|---|---|
| 1   | 1  | 1  | 1  | 1  | 0  | 1 | 0 | 0 | op | 1 | U |   | F | n. |   | 1  | 1  | 1  | 1  |    | R  | d |   | 1 | (0) | rot | ate |   | R | m |   |

| op1 | Decod | le fields<br>Rn | Instruction Details |
|-----|-------|-----------------|---------------------|
| 0.0 | 0     | != 1111         | <u>SXTAH</u>        |
| 0.0 | 0     | 1111            | <u>SXTH</u>         |
| 00  | 1     | != 1111         | <u>UXTAH</u>        |
| 0.0 | 1     | 1111            | <u>UXTH</u>         |
| 01  | 0     | != 1111         | SXTAB16             |
| 01  | 0     | 1111            | SXTB16              |
| 01  | 1     | != 1111         | <u>UXTAB16</u>      |
| 01  | 1     | 1111            | <u>UXTB16</u>       |
| 10  | 0     | != 1111         | <u>SXTAB</u>        |
| 10  | 0     | 1111            | <u>SXTB</u>         |
| 10  | 1     | != 1111         | <u>UXTAB</u>        |
| 10  | 1     | 1111            | <u>UXTB</u>         |
| 11  |       |                 | UNALLOCATED         |

# Parallel add-subtract

These instructions are under <u>Data-processing (register)</u>.

|   | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5   | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |  |
|---|----|----|----|----|----|----|---|---|---|---|-----|---|---|---|---|---|----|----|----|----|----|----|---|---|---|---|---|---|---|----|---|---|--|
| Г | 1  | 1  | 1  | 1  | 1  | 0  | 1 | 0 | 1 |   | 0p1 |   |   | R | n |   | 1  | 1  | 1  | 1  |    | R  | d |   | 0 | С | Н | S |   | Rı | n |   |  |

| D   | ecode | fields |   | Instruction Details |
|-----|-------|--------|---|---------------------|
| op1 | U     | Н      | S | instruction Details |
| 000 | 0     | 0      | 0 | SADD8               |
| 000 | 0     | 0      | 1 | QADD8               |
| 000 | 0     | 1      | 0 | SHADD8              |
| 000 | 0     | 1      | 1 | UNALLOCATED         |
| 000 | 1     | 0      | 0 | <u>UADD8</u>        |

| D<br>op1 | ecode<br>U | fields<br>H | S | Instruction Details |
|----------|------------|-------------|---|---------------------|
| 000      | 1          | 0           | 1 | <u>UQADD8</u>       |
| 000      | 1          | 1           | 0 | UHADD8              |
| 000      | 1          | 1           | 1 | UNALLOCATED         |
| 001      | 0          | 0           | 0 | SADD16              |
| 001      | 0          | 0           | 1 | QADD16              |
| 001      | 0          | 1           | 0 | SHADD16             |
| 001      | 0          | 1           | 1 | UNALLOCATED         |
| 001      | 1          | 0           | 0 | <u>UADD16</u>       |
| 001      | 1          | 0           | 1 | <u>UQADD16</u>      |
| 001      | 1          | 1           | 0 | <u>UHADD16</u>      |
| 001      | 1          | 1           | 1 | UNALLOCATED         |
| 010      | 0          | 0           | 0 | SASX                |
| 010      | 0          | 0           | 1 | QASX                |
| 010      | 0          | 1           | 0 | <u>SHASX</u>        |
| 010      | 0          | 1           | 1 | UNALLOCATED         |
| 010      | 1          | 0           | 0 | <u>UASX</u>         |
| 010      | 1          | 0           | 1 | <u>UQASX</u>        |
| 010      | 1          | 1           | 0 | <u>UHASX</u>        |
| 010      | 1          | 1           | 1 | UNALLOCATED         |
| 100      | 0          | 0           | 0 | SSUB8               |
| 100      | 0          | 0           | 1 | QSUB8               |
| 100      | 0          | 1           | 0 | SHSUB8              |
| 100      | 0          | 1           | 1 | UNALLOCATED         |
| 100      | 1          | 0           | 0 | <u>USUB8</u>        |
| 100      | 1          | 0           | 1 | <u>UQSUB8</u>       |
| 100      | 1          | 1           | 0 | <u>UHSUB8</u>       |
| 100      | 1          | 1           | 1 | UNALLOCATED         |
| 101      | 0          | 0           | 0 | SSUB16              |
| 101      | 0          | 0           | 1 | QSUB16              |
| 101      | 0          | 1           | 0 | SHSUB16             |
| 101      | 0          | 1           | 1 | UNALLOCATED         |
| 101      | 1          | 0           | 0 | <u>USUB16</u>       |
| 101      | 1          | 0           | 1 | <u>UQSUB16</u>      |
| 101      | 1          | 1           | 0 | <u>UHSUB16</u>      |
| 101      | 1          | 1           | 1 | UNALLOCATED         |
| 110      | 0          | 0           | 0 | SSAX                |
| 110      | 0          | 0           | 1 | <u>QSAX</u>         |
| 110      | 0          | 1           | 0 | SHSAX               |
| 110      | 0          | 1           | 1 | UNALLOCATED         |
| 110      | 1          | 0           | 0 | <u>USAX</u>         |
| 110      | 1          | 0           | 1 | <u>UQSAX</u>        |
| 110      | 1          | 1           | 0 | <u>UHSAX</u>        |
| 110      | 1          | 1           | 1 | UNALLOCATED         |
| 111      |            |             |   | UNALLOCATED         |

# **Data-processing (two source registers)**

These instructions are under <u>Data-processing (register)</u>.

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5   | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5  | 4  | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|-----|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|----|----|---|---|---|---|
| 1  | 1  | 1  | 1  | 1  | 0  | 1 | 0 | 1 |   | op1 |   |   | R | n. |   | 1  | 1  | 1  | 1  |    | R  | d |   | 1 | 0 | Or | 02 |   | R | m |   |

| Decode<br>op1 | e fields<br>op2 | Instruction Details                                    |
|---------------|-----------------|--------------------------------------------------------|
| 000           | 00              | QADD                                                   |
| 000           | 01              | <u>QDADD</u>                                           |
| 000           | 10              | <u>QSUB</u>                                            |
| 000           | 11              | <u>QDSUB</u>                                           |
| 001           | 00              | REV                                                    |
| 001           | 01              | <u>REV16</u>                                           |
| 001           | 10              | <u>RBIT</u>                                            |
| 001           | 11              | <u>REVSH</u>                                           |
| 010           | 00              | <u>SEL</u>                                             |
| 010           | 01              | UNALLOCATED                                            |
| 010           | 1x              | UNALLOCATED                                            |
| 011           | 00              | CLZ                                                    |
| 011           | 01              | UNALLOCATED                                            |
| 011           | 1x              | UNALLOCATED                                            |
| 100           | 00              | $\underline{\text{CRC32}} - \underline{\text{CRC32B}}$ |
| 100           | 01              | CRC32 — CRC32H                                         |
| 100           | 10              | $\underline{\text{CRC32}} - \underline{\text{CRC32W}}$ |
| 100           | 11              | CONSTRAINED UNPREDICTABLE                              |
| 101           | 00              | CRC32C — CRC32CB                                       |
| 101           | 01              | CRC32C — CRC32CH                                       |
| 101           | 10              | CRC32C — CRC32CW                                       |
| 101           | 11              | CONSTRAINED UNPREDICTABLE                              |
| 11x           |                 | UNALLOCATED                                            |

The behavior of the CONSTRAINED UNPREDICTABLE encodings in this table is described in CONSTRAINED UNPREDICTABLE behavior for A32 and T32 instruction encodings

# Multiply, multiply accumulate, and absolute difference

These instructions are under <u>32-bit</u>.

| 15 | 14 | 13 | 12  | 11   | 10  | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6        | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|-----|------|-----|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|---|---|----|----------|---|---|---|---|---|---|
|    |    |    | 111 | 1110 | 110 |   |   |   |   |   |   |   |   |   |   |    |    |    |    |    |    |   |   | ٥r | <u>س</u> |   |   |   |   |   |   |

| Decode fields<br>op0 | Instruction details              |
|----------------------|----------------------------------|
| 00                   | Multiply and absolute difference |
| 01                   | UNALLOCATED                      |
| 1x                   | UNALLOCATED                      |

# Multiply and absolute difference

These instructions are under Multiply, multiply accumulate, and absolute difference.

|   | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5   | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5  | 4 | 3 | 2  | 1 | 0 |
|---|----|----|----|----|----|----|---|---|---|---|-----|---|---|---|----|---|----|----|----|----|----|----|---|---|---|---|----|---|---|----|---|---|
| ſ | 1  | 1  | 1  | 1  | 1  | 0  | 1 | 1 | 0 |   | op1 |   |   | F | ₹n |   |    | F  | ≀a |    |    | R  | d |   | 0 | 0 | or | 2 |   | Rı | n |   |

| op1 | Decode fields<br>Ra | op2 | Instruction Details                                          |
|-----|---------------------|-----|--------------------------------------------------------------|
| 000 | != 1111             | 00  | MLA, MLAS                                                    |
| 000 |                     | 01  | MLS                                                          |
| 000 |                     | 1x  | UNALLOCATED                                                  |
| 000 | 1111                | 00  | MUL, MULS                                                    |
| 001 | != 1111             | 00  | SMLABB, SMLABT, SMLATB, SMLATT — SMLABB                      |
| 001 | != 1111             | 01  | SMLABB, SMLABT, SMLATB, SMLATT — SMLABT                      |
| 001 | != 1111             | 10  | SMLABB, SMLABT, SMLATB, SMLATT — SMLATB                      |
| 001 | != 1111             | 11  | SMLABB, SMLABT, SMLATB, SMLATT — SMLATT                      |
| 001 | 1111                | 00  | SMULBB, SMULBT, SMULTB, SMULTT — SMULBB                      |
| 001 | 1111                | 01  | SMULBB, SMULBT, SMULTB, SMULTT — SMULBT                      |
| 001 | 1111                | 10  | SMULBB, SMULBT, SMULTB, SMULTT — SMULTB                      |
| 001 | 1111                | 11  | SMULBB, SMULBT, SMULTB, SMULTT — SMULTT                      |
| 010 | != 1111             | 00  | SMLAD, SMLADX — SMLAD                                        |
| 010 | != 1111             | 01  | SMLAD, SMLADX — SMLADX                                       |
| 010 |                     | 1x  | UNALLOCATED                                                  |
| 010 | 1111                | 00  | SMUAD, SMUADX — SMUAD                                        |
| 010 | 1111                | 01  | SMUAD, SMUADX — SMUADX                                       |
| 011 | != 1111             | 00  | SMLAWB, SMLAWT — SMLAWB                                      |
| 011 | != 1111             | 01  | SMLAWB, SMLAWT — SMLAWT                                      |
| 011 |                     | 1x  | UNALLOCATED                                                  |
| 011 | 1111                | 00  | SMULWB, SMULWT — SMULWB                                      |
| 011 | 1111                | 01  | SMULWB, SMULWT — SMULWT                                      |
| 100 | != 1111             | 00  | SMLSD, SMLSDX — SMLSD                                        |
| 100 | != 1111             | 01  | $\underline{SMLSD}, \underline{SMLSDX} - \underline{SMLSDX}$ |
| 100 |                     | 1x  | UNALLOCATED                                                  |
| 100 | 1111                | 00  | SMUSD, SMUSDX — SMUSD                                        |
| 100 | 1111                | 01  | SMUSD, SMUSDX — SMUSDX                                       |
| 101 | != 1111             | 00  | SMMLA, SMMLAR — SMMLA                                        |
| 101 | != 1111             | 01  | SMMLA, SMMLAR — SMMLAR                                       |
| 101 |                     | 1x  | UNALLOCATED                                                  |
| 101 | 1111                | 00  | SMMUL, SMMULR — SMMUL                                        |
| 101 | 1111                | 01  | SMMUL, SMMULR — SMMULR                                       |
| 110 |                     | 00  | SMMLS, SMMLSR — SMMLS                                        |
| 110 |                     | 01  | SMMLS, SMMLSR — SMMLSR                                       |
| 110 |                     | 1x  | UNALLOCATED                                                  |
| 111 | != 1111             | 00  | <u>USADA8</u>                                                |
| 111 |                     | 01  | UNALLOCATED                                                  |
| 111 |                     | 1x  | UNALLOCATED                                                  |
| 111 | 1111                | 00  | USAD8                                                        |

# Long multiply and divide

These instructions are under  $\underline{32\text{-bit}}$ .

| _15 | 5 1 | 4 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5   | 4 | 3 | 2 | 1  | 0 | 15 | 14 | 13  | 12 | 11 | 10 | 9   | 8 | 7 | 6  | 5 | 4 | 3 | 2 | 1 | 0 |
|-----|-----|---|----|----|----|----|---|---|---|---|-----|---|---|---|----|---|----|----|-----|----|----|----|-----|---|---|----|---|---|---|---|---|---|
| 1   | 1   | 1 | 1  | 1  | 1  | 0  | 1 | 1 | 1 |   | op1 |   |   | F | ₹n |   |    | Ro | lLo |    |    | Ro | lHi |   |   | or | 2 |   |   | R | m |   |

# Decode fields op1 op2 Instruction Details

| opl | op2     |                                                                                           |
|-----|---------|-------------------------------------------------------------------------------------------|
| 000 | != 0000 | UNALLOCATED                                                                               |
| 000 | 0000    | SMULL, SMULLS                                                                             |
| 001 | != 1111 | UNALLOCATED                                                                               |
| 001 | 1111    | SDIV                                                                                      |
| 010 | != 0000 | UNALLOCATED                                                                               |
| 010 | 0000    | <u>UMULL, UMULLS</u>                                                                      |
| 011 | != 1111 | UNALLOCATED                                                                               |
| 011 | 1111    | <u>UDIV</u>                                                                               |
| 100 | 0000    | SMLAL, SMLALS                                                                             |
| 100 | 0001    | UNALLOCATED                                                                               |
| 100 | 001x    | UNALLOCATED                                                                               |
| 100 | 01xx    | UNALLOCATED                                                                               |
| 100 | 1000    | SMLALBB, SMLALBT, SMLALTB, SMLALTT — SMLALBB                                              |
| 100 | 1001    | SMLALBB, SMLALBT, SMLALTB, SMLALTT — SMLALBT                                              |
| 100 | 1010    | SMLALBB, SMLALBT, SMLALTB, SMLALTT — SMLALTB                                              |
| 100 | 1011    | SMLALBB, SMLALBT, SMLALTB, SMLALTT — SMLALTT                                              |
| 100 | 1100    | SMLALD, SMLALDX — SMLALD                                                                  |
| 100 | 1101    | SMLALD, SMLALDX — SMLALDX                                                                 |
| 100 | 111x    | UNALLOCATED                                                                               |
| 101 | 0xxx    | UNALLOCATED                                                                               |
| 101 | 10xx    | UNALLOCATED                                                                               |
| 101 | 1100    | $\underline{\text{SMLSLD}}$ , $\underline{\text{SMLSLDX}}$ — $\underline{\text{SMLSLD}}$  |
| 101 | 1101    | $\underline{\text{SMLSLD}}$ , $\underline{\text{SMLSLDX}}$ — $\underline{\text{SMLSLDX}}$ |
| 101 | 111x    | UNALLOCATED                                                                               |
| 110 | 0000    | <u>UMLAL, UMLALS</u>                                                                      |
| 110 | 0001    | UNALLOCATED                                                                               |
| 110 | 001x    | UNALLOCATED                                                                               |
| 110 | 010x    | UNALLOCATED                                                                               |
| 110 | 0110    | <u>UMAAL</u>                                                                              |
| 110 | 0111    | UNALLOCATED                                                                               |
| 110 | 1xxx    | UNALLOCATED                                                                               |
| 111 |         | UNALLOCATED                                                                               |
|     |         | •                                                                                         |

 $Internal\ version\ only: is a\ v00\_96,\ pseudocode\ r8p5\_00bet2\_rc5\ ;\ Build\ timestamp:\ 2019-03-28T07:59$ 

Copyright © 2010-2019 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.